2
0

Slice.td 2.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192
  1. // RUN: llvm-tblgen %s | FileCheck %s
  2. // XFAIL: vg_leak
  3. class ValueType<int size, int value> {
  4. int Size = size;
  5. int Value = value;
  6. }
  7. def f32 : ValueType<32, 1>; // 2 x i64 vector value
  8. class Intrinsic<string name> {
  9. string Name = name;
  10. }
  11. class Inst<bits<8> opcode, dag oopnds, dag iopnds, string asmstr,
  12. list<dag> pattern> {
  13. bits<8> Opcode = opcode;
  14. dag OutOperands = oopnds;
  15. dag InOperands = iopnds;
  16. string AssemblyString = asmstr;
  17. list<dag> Pattern = pattern;
  18. }
  19. def ops;
  20. def outs;
  21. def ins;
  22. def set;
  23. // Define registers
  24. class Register<string n> {
  25. string Name = n;
  26. }
  27. class RegisterClass<list<ValueType> regTypes, list<Register> regList> {
  28. list<ValueType> RegTypes = regTypes;
  29. list<Register> MemberList = regList;
  30. }
  31. def XMM0: Register<"xmm0">;
  32. def XMM1: Register<"xmm1">;
  33. def XMM2: Register<"xmm2">;
  34. def XMM3: Register<"xmm3">;
  35. def XMM4: Register<"xmm4">;
  36. def XMM5: Register<"xmm5">;
  37. def XMM6: Register<"xmm6">;
  38. def XMM7: Register<"xmm7">;
  39. def XMM8: Register<"xmm8">;
  40. def XMM9: Register<"xmm9">;
  41. def XMM10: Register<"xmm10">;
  42. def XMM11: Register<"xmm11">;
  43. def XMM12: Register<"xmm12">;
  44. def XMM13: Register<"xmm13">;
  45. def XMM14: Register<"xmm14">;
  46. def XMM15: Register<"xmm15">;
  47. def FR32 : RegisterClass<[f32],
  48. [XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
  49. XMM8, XMM9, XMM10, XMM11,
  50. XMM12, XMM13, XMM14, XMM15]>;
  51. class SDNode {}
  52. def not : SDNode;
  53. multiclass scalar<bits<8> opcode, string asmstr = "", list<list<dag>> patterns = []> {
  54. def SSrr : Inst<opcode, (outs FR32:$dst), (ins FR32:$src),
  55. !strconcat(asmstr, "\t$dst, $src"),
  56. !if(!empty(patterns),[]<dag>,patterns[0])>;
  57. def SSrm : Inst<opcode, (outs FR32:$dst), (ins FR32:$src),
  58. !strconcat(asmstr, "\t$dst, $src"),
  59. !if(!empty(patterns),[]<dag>,!if(!empty(!tail(patterns)),patterns[0],patterns[1]))>;
  60. }
  61. multiclass vscalar<bits<8> opcode, string asmstr = "", list<list<dag>> patterns = []> {
  62. def V#NAME#SSrr : Inst<opcode, (outs FR32:$dst), (ins FR32:$src),
  63. !strconcat(asmstr, "\t$dst, $src"),
  64. !if(!empty(patterns),[]<dag>,patterns[0])>;
  65. def V#NAME#SSrm : Inst<opcode, (outs FR32:$dst), (ins FR32:$src),
  66. !strconcat(asmstr, "\t$dst, $src"),
  67. !if(!empty(patterns),[]<dag>,!if(!empty(!tail(patterns)),patterns[0],patterns[1]))>;
  68. }
  69. multiclass myscalar<bits<8> opcode, string asmstr = "", list<list<dag>> patterns = []> :
  70. scalar<opcode, asmstr, patterns>,
  71. vscalar<opcode, asmstr, patterns>;
  72. defm NOT : myscalar<0x10, "not", [[], [(set FR32:$dst, (f32 (not FR32:$src)))]]>;
  73. // CHECK: Pattern = [(set FR32:$dst, (f32 (not FR32:$src)))];
  74. // CHECK: Pattern = [];
  75. // CHECK: Pattern = [(set FR32:$dst, (f32 (not FR32:$src)))];
  76. // CHECK: Pattern = [];