ExpandPostRAPseudos.cpp 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. //===-- ExpandPostRAPseudos.cpp - Pseudo instruction expansion pass -------===//
  2. //
  3. // The LLVM Compiler Infrastructure
  4. //
  5. // This file is distributed under the University of Illinois Open Source
  6. // License. See LICENSE.TXT for details.
  7. //
  8. //===----------------------------------------------------------------------===//
  9. //
  10. // This file defines a pass that expands COPY and SUBREG_TO_REG pseudo
  11. // instructions after register allocation.
  12. //
  13. //===----------------------------------------------------------------------===//
  14. #include "llvm/CodeGen/Passes.h"
  15. #include "llvm/CodeGen/MachineFunctionPass.h"
  16. #include "llvm/CodeGen/MachineInstr.h"
  17. #include "llvm/CodeGen/MachineInstrBuilder.h"
  18. #include "llvm/CodeGen/MachineRegisterInfo.h"
  19. #include "llvm/Support/Debug.h"
  20. #include "llvm/Support/raw_ostream.h"
  21. #include "llvm/Target/TargetInstrInfo.h"
  22. #include "llvm/Target/TargetRegisterInfo.h"
  23. #include "llvm/Target/TargetSubtargetInfo.h"
  24. using namespace llvm;
  25. #define DEBUG_TYPE "postrapseudos"
  26. namespace {
  27. struct ExpandPostRA : public MachineFunctionPass {
  28. private:
  29. const TargetRegisterInfo *TRI;
  30. const TargetInstrInfo *TII;
  31. public:
  32. static char ID; // Pass identification, replacement for typeid
  33. ExpandPostRA() : MachineFunctionPass(ID) {}
  34. void getAnalysisUsage(AnalysisUsage &AU) const override {
  35. AU.setPreservesCFG();
  36. AU.addPreservedID(MachineLoopInfoID);
  37. AU.addPreservedID(MachineDominatorsID);
  38. MachineFunctionPass::getAnalysisUsage(AU);
  39. }
  40. /// runOnMachineFunction - pass entry point
  41. bool runOnMachineFunction(MachineFunction&) override;
  42. private:
  43. bool LowerSubregToReg(MachineInstr *MI);
  44. bool LowerCopy(MachineInstr *MI);
  45. void TransferImplicitDefs(MachineInstr *MI);
  46. };
  47. } // end anonymous namespace
  48. char ExpandPostRA::ID = 0;
  49. char &llvm::ExpandPostRAPseudosID = ExpandPostRA::ID;
  50. INITIALIZE_PASS(ExpandPostRA, "postrapseudos",
  51. "Post-RA pseudo instruction expansion pass", false, false)
  52. /// TransferImplicitDefs - MI is a pseudo-instruction, and the lowered
  53. /// replacement instructions immediately precede it. Copy any implicit-def
  54. /// operands from MI to the replacement instruction.
  55. void
  56. ExpandPostRA::TransferImplicitDefs(MachineInstr *MI) {
  57. MachineBasicBlock::iterator CopyMI = MI;
  58. --CopyMI;
  59. for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
  60. MachineOperand &MO = MI->getOperand(i);
  61. if (!MO.isReg() || !MO.isImplicit() || MO.isUse())
  62. continue;
  63. CopyMI->addOperand(MachineOperand::CreateReg(MO.getReg(), true, true));
  64. }
  65. }
  66. bool ExpandPostRA::LowerSubregToReg(MachineInstr *MI) {
  67. MachineBasicBlock *MBB = MI->getParent();
  68. assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
  69. MI->getOperand(1).isImm() &&
  70. (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
  71. MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
  72. unsigned DstReg = MI->getOperand(0).getReg();
  73. unsigned InsReg = MI->getOperand(2).getReg();
  74. assert(!MI->getOperand(2).getSubReg() && "SubIdx on physreg?");
  75. unsigned SubIdx = MI->getOperand(3).getImm();
  76. assert(SubIdx != 0 && "Invalid index for insert_subreg");
  77. unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
  78. assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
  79. "Insert destination must be in a physical register");
  80. assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
  81. "Inserted value must be in a physical register");
  82. DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
  83. if (MI->allDefsAreDead()) {
  84. MI->setDesc(TII->get(TargetOpcode::KILL));
  85. DEBUG(dbgs() << "subreg: replaced by: " << *MI);
  86. return true;
  87. }
  88. if (DstSubReg == InsReg) {
  89. // No need to insert an identity copy instruction.
  90. // Watch out for case like this:
  91. // %RAX<def> = SUBREG_TO_REG 0, %EAX<kill>, 3
  92. // We must leave %RAX live.
  93. if (DstReg != InsReg) {
  94. MI->setDesc(TII->get(TargetOpcode::KILL));
  95. MI->RemoveOperand(3); // SubIdx
  96. MI->RemoveOperand(1); // Imm
  97. DEBUG(dbgs() << "subreg: replace by: " << *MI);
  98. return true;
  99. }
  100. DEBUG(dbgs() << "subreg: eliminated!");
  101. } else {
  102. TII->copyPhysReg(*MBB, MI, MI->getDebugLoc(), DstSubReg, InsReg,
  103. MI->getOperand(2).isKill());
  104. // Implicitly define DstReg for subsequent uses.
  105. MachineBasicBlock::iterator CopyMI = MI;
  106. --CopyMI;
  107. CopyMI->addRegisterDefined(DstReg);
  108. DEBUG(dbgs() << "subreg: " << *CopyMI);
  109. }
  110. DEBUG(dbgs() << '\n');
  111. MBB->erase(MI);
  112. return true;
  113. }
  114. bool ExpandPostRA::LowerCopy(MachineInstr *MI) {
  115. if (MI->allDefsAreDead()) {
  116. DEBUG(dbgs() << "dead copy: " << *MI);
  117. MI->setDesc(TII->get(TargetOpcode::KILL));
  118. DEBUG(dbgs() << "replaced by: " << *MI);
  119. return true;
  120. }
  121. MachineOperand &DstMO = MI->getOperand(0);
  122. MachineOperand &SrcMO = MI->getOperand(1);
  123. if (SrcMO.getReg() == DstMO.getReg()) {
  124. DEBUG(dbgs() << "identity copy: " << *MI);
  125. // No need to insert an identity copy instruction, but replace with a KILL
  126. // if liveness is changed.
  127. if (SrcMO.isUndef() || MI->getNumOperands() > 2) {
  128. // We must make sure the super-register gets killed. Replace the
  129. // instruction with KILL.
  130. MI->setDesc(TII->get(TargetOpcode::KILL));
  131. DEBUG(dbgs() << "replaced by: " << *MI);
  132. return true;
  133. }
  134. // Vanilla identity copy.
  135. MI->eraseFromParent();
  136. return true;
  137. }
  138. DEBUG(dbgs() << "real copy: " << *MI);
  139. TII->copyPhysReg(*MI->getParent(), MI, MI->getDebugLoc(),
  140. DstMO.getReg(), SrcMO.getReg(), SrcMO.isKill());
  141. if (MI->getNumOperands() > 2)
  142. TransferImplicitDefs(MI);
  143. DEBUG({
  144. MachineBasicBlock::iterator dMI = MI;
  145. dbgs() << "replaced by: " << *(--dMI);
  146. });
  147. MI->eraseFromParent();
  148. return true;
  149. }
  150. /// runOnMachineFunction - Reduce subregister inserts and extracts to register
  151. /// copies.
  152. ///
  153. bool ExpandPostRA::runOnMachineFunction(MachineFunction &MF) {
  154. DEBUG(dbgs() << "Machine Function\n"
  155. << "********** EXPANDING POST-RA PSEUDO INSTRS **********\n"
  156. << "********** Function: " << MF.getName() << '\n');
  157. TRI = MF.getSubtarget().getRegisterInfo();
  158. TII = MF.getSubtarget().getInstrInfo();
  159. bool MadeChange = false;
  160. for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
  161. mbbi != mbbe; ++mbbi) {
  162. for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
  163. mi != me;) {
  164. MachineInstr *MI = mi;
  165. // Advance iterator here because MI may be erased.
  166. ++mi;
  167. // Only expand pseudos.
  168. if (!MI->isPseudo())
  169. continue;
  170. // Give targets a chance to expand even standard pseudos.
  171. if (TII->expandPostRAPseudo(MI)) {
  172. MadeChange = true;
  173. continue;
  174. }
  175. // Expand standard pseudos.
  176. switch (MI->getOpcode()) {
  177. case TargetOpcode::SUBREG_TO_REG:
  178. MadeChange |= LowerSubregToReg(MI);
  179. break;
  180. case TargetOpcode::COPY:
  181. MadeChange |= LowerCopy(MI);
  182. break;
  183. case TargetOpcode::DBG_VALUE:
  184. continue;
  185. case TargetOpcode::INSERT_SUBREG:
  186. case TargetOpcode::EXTRACT_SUBREG:
  187. llvm_unreachable("Sub-register pseudos should have been eliminated.");
  188. }
  189. }
  190. }
  191. return MadeChange;
  192. }