2012-01-02-nopreheader.ll 3.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. ; RUN: opt -loop-reduce -S < %s | FileCheck %s
  2. ;
  3. ; <rdar://10619599> "SelectionDAGBuilder shouldn't visit PHI nodes!" assert.
  4. ; <rdar://10655343> SCEVExpander segfault on simple test case
  5. target datalayout = "e-p:32:32:32-i1:8:8-i8:8:8-i16:16:16-i32:32:32-i64:32:64-f32:32:32-f64:32:64-v64:64:64-v128:128:128-a0:0:64-f80:128:128-f128:128:128-n8:16:32"
  6. target triple = "i386-apple-darwin"
  7. ; LSR should convert the inner loop (bb7.us) IV (j.01.us) into float*.
  8. ; This involves a nested AddRec, the outer AddRec's loop invariant components
  9. ; cannot find a preheader, so they should be expanded in the loop header
  10. ; (bb7.lr.ph.us) below the existing phi i.12.us.
  11. ; Currently, LSR won't kick in on such loops.
  12. ; CHECK-LABEL: @nopreheader(
  13. ; CHECK: bb7.us:
  14. ; CHECK-NOT: phi float*
  15. ; CHECK: %j.01.us = phi i32
  16. ; CHECK-NOT: phi float*
  17. define void @nopreheader(float* nocapture %a, i32 %n) nounwind {
  18. entry:
  19. %0 = sdiv i32 %n, undef
  20. indirectbr i8* undef, [label %bb10.preheader]
  21. bb10.preheader: ; preds = %bb4
  22. indirectbr i8* undef, [label %bb8.preheader.lr.ph, label %return]
  23. bb8.preheader.lr.ph: ; preds = %bb10.preheader
  24. indirectbr i8* null, [label %bb7.lr.ph.us, label %bb9]
  25. bb7.lr.ph.us: ; preds = %bb9.us, %bb8.preheader.lr.ph
  26. %i.12.us = phi i32 [ %2, %bb9.us ], [ 0, %bb8.preheader.lr.ph ]
  27. %tmp30 = mul i32 %0, %i.12.us
  28. indirectbr i8* undef, [label %bb7.us]
  29. bb7.us: ; preds = %bb7.lr.ph.us, %bb7.us
  30. %j.01.us = phi i32 [ 0, %bb7.lr.ph.us ], [ %1, %bb7.us ]
  31. %tmp31 = add i32 %tmp30, %j.01.us
  32. %scevgep9 = getelementptr float, float* %a, i32 %tmp31
  33. store float undef, float* %scevgep9, align 1
  34. %1 = add nsw i32 %j.01.us, 1
  35. indirectbr i8* undef, [label %bb9.us, label %bb7.us]
  36. bb9.us: ; preds = %bb7.us
  37. %2 = add nsw i32 %i.12.us, 1
  38. indirectbr i8* undef, [label %bb7.lr.ph.us, label %return]
  39. bb9: ; preds = %bb9, %bb8.preheader.lr.ph
  40. indirectbr i8* undef, [label %bb9, label %return]
  41. return: ; preds = %bb9, %bb9.us, %bb10.preheader
  42. ret void
  43. }
  44. ; In this case, SCEVExpander simply cannot materialize the AddRecExpr
  45. ; that LSR picks. We must detect that %bb8.preheader does not have a
  46. ; preheader and avoid performing LSR on %bb7.
  47. ; CHECK-LABEL: @nopreheader2(
  48. ; CHECK: bb7:
  49. ; CHECK: %indvar = phi i32
  50. define fastcc void @nopreheader2([200 x i32]* nocapture %Array2) nounwind {
  51. entry:
  52. indirectbr i8* undef, [label %bb]
  53. bb: ; preds = %bb, %entry
  54. indirectbr i8* undef, [label %bb3, label %bb]
  55. bb3: ; preds = %bb3, %bb
  56. indirectbr i8* undef, [label %bb8.preheader, label %bb3]
  57. bb8.preheader: ; preds = %bb9, %bb3
  58. %indvar5 = phi i32 [ %indvar.next6, %bb9 ], [ 0, %bb3 ]
  59. %tmp26 = add i32 %indvar5, 13
  60. indirectbr i8* null, [label %bb7]
  61. bb7: ; preds = %bb8.preheader, %bb7
  62. %indvar = phi i32 [ 0, %bb8.preheader ], [ %indvar.next, %bb7 ]
  63. %scevgep = getelementptr [200 x i32], [200 x i32]* %Array2, i32 %tmp26, i32 %indvar
  64. store i32 undef, i32* %scevgep, align 4
  65. %indvar.next = add i32 %indvar, 1
  66. indirectbr i8* undef, [label %bb9, label %bb7]
  67. bb9: ; preds = %bb7
  68. %indvar.next6 = add i32 %indvar5, 1
  69. indirectbr i8* undef, [label %return, label %bb8.preheader]
  70. return: ; preds = %bb9
  71. ret void
  72. }