2011-11-18-TwoSwitches.ll 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. ; REQUIRES: asserts
  2. ; RUN: opt -loop-unswitch -loop-unswitch-threshold 1000 -disable-output -stats -info-output-file - < %s | FileCheck --check-prefix=STATS %s
  3. ; RUN: opt -S -loop-unswitch -loop-unswitch-threshold 1000 -verify-loop-info -verify-dom-info < %s | FileCheck %s
  4. ; STATS: 1 loop-simplify - Number of pre-header or exit blocks inserted
  5. ; STATS: 3 loop-unswitch - Number of switches unswitched
  6. ; CHECK: %1 = icmp eq i32 %c, 1
  7. ; CHECK-NEXT: br i1 %1, label %.split.us, label %..split_crit_edge
  8. ; CHECK: ..split_crit_edge: ; preds = %0
  9. ; CHECK-NEXT: br label %.split
  10. ; CHECK: .split.us: ; preds = %0
  11. ; CHECK-NEXT: %2 = icmp eq i32 %d, 1
  12. ; CHECK-NEXT: br i1 %2, label %.split.us.split.us, label %.split.us..split.us.split_crit_edge
  13. ; CHECK: .split.us..split.us.split_crit_edge: ; preds = %.split.us
  14. ; CHECK-NEXT: br label %.split.us.split
  15. ; CHECK: .split.us.split.us: ; preds = %.split.us
  16. ; CHECK-NEXT: br label %loop_begin.us.us
  17. ; CHECK: loop_begin.us.us: ; preds = %loop_begin.backedge.us.us, %.split.us.split.us
  18. ; CHECK-NEXT: %var_val.us.us = load i32, i32* %var
  19. ; CHECK-NEXT: switch i32 1, label %second_switch.us.us [
  20. ; CHECK-NEXT: i32 1, label %inc.us.us
  21. ; CHECK: second_switch.us.us: ; preds = %loop_begin.us.us
  22. ; CHECK-NEXT: switch i32 1, label %default.us.us [
  23. ; CHECK-NEXT: i32 1, label %inc.us.us
  24. ; CHECK: inc.us.us: ; preds = %second_switch.us.us, %loop_begin.us.us
  25. ; CHECK-NEXT: call void @incf() [[NOR_NUW:#[0-9]+]]
  26. ; CHECK-NEXT: br label %loop_begin.backedge.us.us
  27. ; CHECK: .split.us.split: ; preds = %.split.us..split.us.split_crit_edge
  28. ; CHECK-NEXT: br label %loop_begin.us
  29. ; CHECK: loop_begin.us: ; preds = %loop_begin.backedge.us, %.split.us.split
  30. ; CHECK-NEXT: %var_val.us = load i32, i32* %var
  31. ; CHECK-NEXT: switch i32 1, label %second_switch.us [
  32. ; CHECK-NEXT: i32 1, label %inc.us
  33. ; CHECK: second_switch.us: ; preds = %loop_begin.us
  34. ; CHECK-NEXT: switch i32 %d, label %default.us [
  35. ; CHECK-NEXT: i32 1, label %second_switch.us.inc.us_crit_edge
  36. ; CHECK-NEXT: ]
  37. ; CHECK: second_switch.us.inc.us_crit_edge: ; preds = %second_switch.us
  38. ; CHECK-NEXT: br i1 true, label %us-unreachable8, label %inc.us
  39. ; CHECK: inc.us: ; preds = %second_switch.us.inc.us_crit_edge, %loop_begin.us
  40. ; CHECK-NEXT: call void @incf() [[NOR_NUW]]
  41. ; CHECK-NEXT: br label %loop_begin.backedge.us
  42. ; CHECK: .split: ; preds = %..split_crit_edge
  43. ; CHECK-NEXT: %3 = icmp eq i32 %d, 1
  44. ; CHECK-NEXT: br i1 %3, label %.split.split.us, label %.split..split.split_crit_edge
  45. ; CHECK: .split..split.split_crit_edge: ; preds = %.split
  46. ; CHECK-NEXT: br label %.split.split
  47. ; CHECK: .split.split.us: ; preds = %.split
  48. ; CHECK-NEXT: br label %loop_begin.us1
  49. ; CHECK: loop_begin.us1: ; preds = %loop_begin.backedge.us6, %.split.split.us
  50. ; CHECK-NEXT: %var_val.us.2 = load i32, i32* %var
  51. ; CHECK-NEXT: switch i32 %c, label %second_switch.us3 [
  52. ; CHECK-NEXT: i32 1, label %loop_begin.inc_crit_edge.us
  53. ; CHECK-NEXT: ]
  54. ; CHECK: second_switch.us3: ; preds = %loop_begin.us1
  55. ; CHECK-NEXT: switch i32 1, label %default.us5 [
  56. ; CHECK-NEXT: i32 1, label %inc.us4
  57. ; CHECK-NEXT: ]
  58. ; CHECK: inc.us4: ; preds = %loop_begin.inc_crit_edge.us, %second_switch.us3
  59. ; CHECK-NEXT: call void @incf() [[NOR_NUW]]
  60. ; CHECK-NEXT: br label %loop_begin.backedge.us6
  61. ; CHECK: loop_begin.inc_crit_edge.us: ; preds = %loop_begin.us1
  62. ; CHECK-NEXT: br i1 true, label %us-unreachable.us-lcssa.us, label %inc.us4
  63. ; CHECK: .split.split: ; preds = %.split..split.split_crit_edge
  64. ; CHECK-NEXT: br label %loop_begin
  65. ; CHECK: loop_begin: ; preds = %loop_begin.backedge, %.split.split
  66. ; CHECK-NEXT: %var_val = load i32, i32* %var
  67. ; CHECK-NEXT: switch i32 %c, label %second_switch [
  68. ; CHECK-NEXT: i32 1, label %loop_begin.inc_crit_edge
  69. ; CHECK-NEXT: ]
  70. ; CHECK: loop_begin.inc_crit_edge: ; preds = %loop_begin
  71. ; CHECK-NEXT: br i1 true, label %us-unreachable.us-lcssa, label %inc
  72. ; CHECK: second_switch: ; preds = %loop_begin
  73. ; CHECK-NEXT: switch i32 %d, label %default [
  74. ; CHECK-NEXT: i32 1, label %second_switch.inc_crit_edge
  75. ; CHECK-NEXT: ]
  76. ; CHECK: second_switch.inc_crit_edge: ; preds = %second_switch
  77. ; CHECK-NEXT: br i1 true, label %us-unreachable7, label %inc
  78. define i32 @test(i32* %var) {
  79. %mem = alloca i32
  80. store i32 2, i32* %mem
  81. %c = load i32, i32* %mem
  82. %d = load i32, i32* %mem
  83. br label %loop_begin
  84. loop_begin:
  85. %var_val = load i32, i32* %var
  86. switch i32 %c, label %second_switch [
  87. i32 1, label %inc
  88. ]
  89. second_switch:
  90. switch i32 %d, label %default [
  91. i32 1, label %inc
  92. ]
  93. inc:
  94. call void @incf() noreturn nounwind
  95. br label %loop_begin
  96. default:
  97. br label %loop_begin
  98. loop_exit:
  99. ret i32 0
  100. }
  101. declare void @incf() noreturn
  102. declare void @decf() noreturn
  103. ; CHECK: attributes #0 = { noreturn }
  104. ; CHECK: attributes [[NOR_NUW]] = { noreturn nounwind }