vector-loads.ll 1.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566
  1. ; RUN: llc < %s -march=nvptx -mcpu=sm_20 | FileCheck %s
  2. ; Even though general vector types are not supported in PTX, we can still
  3. ; optimize loads/stores with pseudo-vector instructions of the form:
  4. ;
  5. ; ld.v2.f32 {%f0, %f1}, [%r0]
  6. ;
  7. ; which will load two floats at once into scalar registers.
  8. define void @foo(<2 x float>* %a) {
  9. ; CHECK: .func foo
  10. ; CHECK: ld.v2.f32 {%f{{[0-9]+}}, %f{{[0-9]+}}}
  11. %t1 = load <2 x float>, <2 x float>* %a
  12. %t2 = fmul <2 x float> %t1, %t1
  13. store <2 x float> %t2, <2 x float>* %a
  14. ret void
  15. }
  16. define void @foo2(<4 x float>* %a) {
  17. ; CHECK: .func foo2
  18. ; CHECK: ld.v4.f32 {%f{{[0-9]+}}, %f{{[0-9]+}}, %f{{[0-9]+}}, %f{{[0-9]+}}}
  19. %t1 = load <4 x float>, <4 x float>* %a
  20. %t2 = fmul <4 x float> %t1, %t1
  21. store <4 x float> %t2, <4 x float>* %a
  22. ret void
  23. }
  24. define void @foo3(<8 x float>* %a) {
  25. ; CHECK: .func foo3
  26. ; CHECK: ld.v4.f32 {%f{{[0-9]+}}, %f{{[0-9]+}}, %f{{[0-9]+}}, %f{{[0-9]+}}}
  27. ; CHECK-NEXT: ld.v4.f32 {%f{{[0-9]+}}, %f{{[0-9]+}}, %f{{[0-9]+}}, %f{{[0-9]+}}}
  28. %t1 = load <8 x float>, <8 x float>* %a
  29. %t2 = fmul <8 x float> %t1, %t1
  30. store <8 x float> %t2, <8 x float>* %a
  31. ret void
  32. }
  33. define void @foo4(<2 x i32>* %a) {
  34. ; CHECK: .func foo4
  35. ; CHECK: ld.v2.u32 {%r{{[0-9]+}}, %r{{[0-9]+}}}
  36. %t1 = load <2 x i32>, <2 x i32>* %a
  37. %t2 = mul <2 x i32> %t1, %t1
  38. store <2 x i32> %t2, <2 x i32>* %a
  39. ret void
  40. }
  41. define void @foo5(<4 x i32>* %a) {
  42. ; CHECK: .func foo5
  43. ; CHECK: ld.v4.u32 {%r{{[0-9]+}}, %r{{[0-9]+}}, %r{{[0-9]+}}, %r{{[0-9]+}}}
  44. %t1 = load <4 x i32>, <4 x i32>* %a
  45. %t2 = mul <4 x i32> %t1, %t1
  46. store <4 x i32> %t2, <4 x i32>* %a
  47. ret void
  48. }
  49. define void @foo6(<8 x i32>* %a) {
  50. ; CHECK: .func foo6
  51. ; CHECK: ld.v4.u32 {%r{{[0-9]+}}, %r{{[0-9]+}}, %r{{[0-9]+}}, %r{{[0-9]+}}}
  52. ; CHECK-NEXT: ld.v4.u32 {%r{{[0-9]+}}, %r{{[0-9]+}}, %r{{[0-9]+}}, %r{{[0-9]+}}}
  53. %t1 = load <8 x i32>, <8 x i32>* %a
  54. %t2 = mul <8 x i32> %t1, %t1
  55. store <8 x i32> %t2, <8 x i32>* %a
  56. ret void
  57. }