cgcpu.pas 88 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the PowerPC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,symtype,symdef,
  22. cgbase,cgobj,
  23. aasmbase,aasmcpu,aasmtai,aasmdata,
  24. cpubase,cpuinfo,cgutils,cg64f32,rgcpu,
  25. parabase;
  26. type
  27. tcgppc = class(tcg)
  28. procedure init_register_allocators;override;
  29. procedure done_register_allocators;override;
  30. { passing parameters, per default the parameter is pushed }
  31. { nr gives the number of the parameter (enumerated from }
  32. { left to right), this allows to move the parameter to }
  33. { register, if the cpu supports register calling }
  34. { conventions }
  35. procedure a_param_const(list : TAsmList;size : tcgsize;a : aint;const paraloc : tcgpara);override;
  36. procedure a_param_ref(list : TAsmList;size : tcgsize;const r : treference;const paraloc : tcgpara);override;
  37. procedure a_paramaddr_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);override;
  38. procedure a_call_name(list : TAsmList;const s : string);override;
  39. procedure a_call_reg(list : TAsmList;reg: tregister); override;
  40. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister); override;
  41. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  42. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  43. size: tcgsize; a: aint; src, dst: tregister); override;
  44. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  45. size: tcgsize; src1, src2, dst: tregister); override;
  46. { move instructions }
  47. procedure a_load_const_reg(list : TAsmList; size: tcgsize; a : aint;reg : tregister);override;
  48. procedure a_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference);override;
  49. procedure a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);override;
  50. procedure a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);override;
  51. { fpu move instructions }
  52. procedure a_loadfpu_reg_reg(list: TAsmList; size: tcgsize; reg1, reg2: tregister); override;
  53. procedure a_loadfpu_ref_reg(list: TAsmList; size: tcgsize; const ref: treference; reg: tregister); override;
  54. procedure a_loadfpu_reg_ref(list: TAsmList; size: tcgsize; reg: tregister; const ref: treference); override;
  55. { comparison operations }
  56. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  57. l : tasmlabel);override;
  58. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  59. procedure a_jmp_name(list : TAsmList;const s : string); override;
  60. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  61. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  62. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister); override;
  63. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  64. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  65. procedure g_save_standard_registers(list:TAsmList); override;
  66. procedure g_restore_standard_registers(list:TAsmList); override;
  67. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  68. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  69. procedure g_overflowcheck(list: TAsmList; const l: tlocation; def: tdef); override;
  70. { find out whether a is of the form 11..00..11b or 00..11...00. If }
  71. { that's the case, we can use rlwinm to do an AND operation }
  72. function get_rlwi_const(a: aint; var l1, l2: longint): boolean;
  73. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  74. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  75. private
  76. (* NOT IN USE: *)
  77. procedure g_stackframe_entry_mac(list : TAsmList;localsize : longint);
  78. (* NOT IN USE: *)
  79. procedure g_return_from_proc_mac(list : TAsmList;parasize : aint);
  80. { Make sure ref is a valid reference for the PowerPC and sets the }
  81. { base to the value of the index if (base = R_NO). }
  82. { Returns true if the reference contained a base, index and an }
  83. { offset or symbol, in which case the base will have been changed }
  84. { to a tempreg (which has to be freed by the caller) containing }
  85. { the sum of part of the original reference }
  86. function fixref(list: TAsmList; var ref: treference): boolean;
  87. { returns whether a reference can be used immediately in a powerpc }
  88. { instruction }
  89. function issimpleref(const ref: treference): boolean;
  90. { contains the common code of a_load_reg_ref and a_load_ref_reg }
  91. procedure a_load_store(list:TAsmList;op: tasmop;reg:tregister;
  92. ref: treference);
  93. { creates the correct branch instruction for a given combination }
  94. { of asmcondflags and destination addressing mode }
  95. procedure a_jmp(list: TAsmList; op: tasmop;
  96. c: tasmcondflag; crval: longint; l: tasmlabel);
  97. function save_regs(list : TAsmList):longint;
  98. procedure restore_regs(list : TAsmList);
  99. function get_darwin_call_stub(const s: string): tasmsymbol;
  100. end;
  101. tcg64fppc = class(tcg64f32)
  102. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  103. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  104. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  105. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  106. end;
  107. const
  108. TOpCG2AsmOpConstLo: Array[topcg] of TAsmOp = (A_NONE,A_MR,A_ADDI,A_ANDI_,A_DIVWU,
  109. A_DIVW,A_MULLW, A_MULLW, A_NONE,A_NONE,A_ORI,
  110. A_SRAWI,A_SLWI,A_SRWI,A_SUBI,A_XORI);
  111. TOpCG2AsmOpConstHi: Array[topcg] of TAsmOp = (A_NONE,A_MR,A_ADDIS,A_ANDIS_,
  112. A_DIVWU,A_DIVW, A_MULLW,A_MULLW,A_NONE,A_NONE,
  113. A_ORIS,A_NONE, A_NONE,A_NONE,A_SUBIS,A_XORIS);
  114. TOpCmp2AsmCond: Array[topcmp] of TAsmCondFlag = (C_NONE,C_EQ,C_GT,
  115. C_LT,C_GE,C_LE,C_NE,C_LE,C_LT,C_GE,C_GT);
  116. implementation
  117. uses
  118. globals,verbose,systems,cutils,
  119. symconst,symsym,fmodule,
  120. rgobj,tgobj,cpupi,procinfo,paramgr;
  121. procedure tcgppc.init_register_allocators;
  122. begin
  123. inherited init_register_allocators;
  124. if target_info.system=system_powerpc_darwin then
  125. begin
  126. {
  127. if pi_needs_got in current_procinfo.flags then
  128. begin
  129. current_procinfo.got:=NR_R31;
  130. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,
  131. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  132. RS_R9,RS_R10,RS_R11,RS_R12,RS_R30,RS_R29,
  133. RS_R28,RS_R27,RS_R26,RS_R25,RS_R24,RS_R23,RS_R22,
  134. RS_R21,RS_R20,RS_R19,RS_R18,RS_R17,RS_R16,RS_R15,
  135. RS_R14,RS_R13],first_int_imreg,[]);
  136. end
  137. else}
  138. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,
  139. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  140. RS_R9,RS_R10,RS_R11,RS_R12,RS_R31,RS_R30,RS_R29,
  141. RS_R28,RS_R27,RS_R26,RS_R25,RS_R24,RS_R23,RS_R22,
  142. RS_R21,RS_R20,RS_R19,RS_R18,RS_R17,RS_R16,RS_R15,
  143. RS_R14,RS_R13],first_int_imreg,[]);
  144. end
  145. else
  146. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,
  147. [RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  148. RS_R9,RS_R10,RS_R11,RS_R12,RS_R31,RS_R30,RS_R29,
  149. RS_R28,RS_R27,RS_R26,RS_R25,RS_R24,RS_R23,RS_R22,
  150. RS_R21,RS_R20,RS_R19,RS_R18,RS_R17,RS_R16,RS_R15,
  151. RS_R14,RS_R13],first_int_imreg,[]);
  152. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  153. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,RS_F8,RS_F9,
  154. RS_F10,RS_F11,RS_F12,RS_F13,RS_F31,RS_F30,RS_F29,RS_F28,RS_F27,
  155. RS_F26,RS_F25,RS_F24,RS_F23,RS_F22,RS_F21,RS_F20,RS_F19,RS_F18,
  156. RS_F17,RS_F16,RS_F15,RS_F14],first_fpu_imreg,[]);
  157. {$warning FIX ME}
  158. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  159. [RS_M0,RS_M1,RS_M2],first_mm_imreg,[]);
  160. end;
  161. procedure tcgppc.done_register_allocators;
  162. begin
  163. rg[R_INTREGISTER].free;
  164. rg[R_FPUREGISTER].free;
  165. rg[R_MMREGISTER].free;
  166. inherited done_register_allocators;
  167. end;
  168. procedure tcgppc.a_param_const(list : TAsmList;size : tcgsize;a : aint;const paraloc : tcgpara);
  169. var
  170. ref: treference;
  171. begin
  172. paraloc.check_simple_location;
  173. case paraloc.location^.loc of
  174. LOC_REGISTER,LOC_CREGISTER:
  175. a_load_const_reg(list,size,a,paraloc.location^.register);
  176. LOC_REFERENCE:
  177. begin
  178. reference_reset(ref);
  179. ref.base:=paraloc.location^.reference.index;
  180. ref.offset:=paraloc.location^.reference.offset;
  181. a_load_const_ref(list,size,a,ref);
  182. end;
  183. else
  184. internalerror(2002081101);
  185. end;
  186. end;
  187. procedure tcgppc.a_param_ref(list : TAsmList;size : tcgsize;const r : treference;const paraloc : tcgpara);
  188. var
  189. tmpref, ref: treference;
  190. location: pcgparalocation;
  191. sizeleft: aint;
  192. begin
  193. location := paraloc.location;
  194. tmpref := r;
  195. sizeleft := paraloc.intsize;
  196. while assigned(location) do
  197. begin
  198. case location^.loc of
  199. LOC_REGISTER,LOC_CREGISTER:
  200. begin
  201. {$ifndef cpu64bit}
  202. if (sizeleft <> 3) then
  203. begin
  204. a_load_ref_reg(list,location^.size,location^.size,tmpref,location^.register);
  205. { the following is only for AIX abi systems, but the }
  206. { conditions should never be true for SYSV (if they }
  207. { are, there is a bug in cpupara) }
  208. { update: this doesn't work yet (we have to shift }
  209. { right again in ncgutil when storing the parameters, }
  210. { and additionally Apple's documentation seems to be }
  211. { wrong, in that these values are always kept in the }
  212. { lower bytes of the registers }
  213. {
  214. if (paraloc.composite) and
  215. (sizeleft <= 2) and
  216. ((paraloc.intsize > 4) or
  217. (target_info.system <> system_powerpc_darwin)) then
  218. begin
  219. case sizeleft of
  220. 1:
  221. a_op_const_reg(list,OP_SHL,OS_INT,24,location^.register);
  222. 2:
  223. a_op_const_reg(list,OP_SHL,OS_INT,16,location^.register);
  224. else
  225. internalerror(2005010910);
  226. end;
  227. end;
  228. }
  229. end
  230. else
  231. begin
  232. a_load_ref_reg(list,OS_16,OS_16,tmpref,location^.register);
  233. a_reg_alloc(list,NR_R0);
  234. inc(tmpref.offset,2);
  235. a_load_ref_reg(list,OS_8,OS_8,tmpref,newreg(R_INTREGISTER,RS_R0,R_SUBNONE));
  236. a_op_const_reg(list,OP_SHL,OS_INT,16,location^.register);
  237. list.concat(taicpu.op_reg_reg_const_const_const(A_RLWIMI,location^.register,newreg(R_INTREGISTER,RS_R0,R_SUBNONE),8,16,31-8));
  238. a_reg_dealloc(list,NR_R0);
  239. dec(tmpref.offset,2);
  240. end;
  241. {$else not cpu64bit}
  242. {$error add 64 bit support for non power of 2 loads in a_param_ref}
  243. {$endif not cpu64bit}
  244. end;
  245. LOC_REFERENCE:
  246. begin
  247. reference_reset_base(ref,location^.reference.index,location^.reference.offset);
  248. g_concatcopy(list,tmpref,ref,sizeleft);
  249. if assigned(location^.next) then
  250. internalerror(2005010710);
  251. end;
  252. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  253. case location^.size of
  254. OS_F32, OS_F64:
  255. a_loadfpu_ref_reg(list,location^.size,tmpref,location^.register);
  256. else
  257. internalerror(2002072801);
  258. end;
  259. LOC_VOID:
  260. begin
  261. // nothing to do
  262. end;
  263. else
  264. internalerror(2002081103);
  265. end;
  266. inc(tmpref.offset,tcgsize2size[location^.size]);
  267. dec(sizeleft,tcgsize2size[location^.size]);
  268. location := location^.next;
  269. end;
  270. end;
  271. procedure tcgppc.a_paramaddr_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);
  272. var
  273. ref: treference;
  274. tmpreg: tregister;
  275. begin
  276. paraloc.check_simple_location;
  277. case paraloc.location^.loc of
  278. LOC_REGISTER,LOC_CREGISTER:
  279. a_loadaddr_ref_reg(list,r,paraloc.location^.register);
  280. LOC_REFERENCE:
  281. begin
  282. reference_reset(ref);
  283. ref.base := paraloc.location^.reference.index;
  284. ref.offset := paraloc.location^.reference.offset;
  285. tmpreg := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  286. a_loadaddr_ref_reg(list,r,tmpreg);
  287. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  288. end;
  289. else
  290. internalerror(2002080701);
  291. end;
  292. end;
  293. function tcgppc.get_darwin_call_stub(const s: string): tasmsymbol;
  294. var
  295. stubname: string;
  296. href: treference;
  297. l1: tasmsymbol;
  298. begin
  299. { function declared in the current unit? }
  300. { doesn't work correctly, because this will also return a hit if we }
  301. { previously took the address of an external procedure. It doesn't }
  302. { really matter, the linker will remove all unnecessary stubs. }
  303. { result := current_asmdata.getasmsymbol(s);
  304. if not(assigned(result)) then
  305. begin }
  306. stubname := 'L'+s+'$stub';
  307. result := current_asmdata.getasmsymbol(stubname);
  308. { end; }
  309. if assigned(result) then
  310. exit;
  311. if current_asmdata.asmlists[al_imports]=nil then
  312. current_asmdata.asmlists[al_imports]:=TAsmList.create;
  313. current_asmdata.asmlists[al_imports].concat(Tai_section.create(sec_stub,'',0));
  314. current_asmdata.asmlists[al_imports].concat(Tai_align.Create(16));
  315. result := current_asmdata.RefAsmSymbol(stubname);
  316. current_asmdata.asmlists[al_imports].concat(Tai_symbol.Create(result,0));
  317. current_asmdata.asmlists[al_imports].concat(tai_directive.create(asd_indirect_symbol,s));
  318. l1 := current_asmdata.RefAsmSymbol('L'+s+'$lazy_ptr');
  319. reference_reset_symbol(href,l1,0);
  320. href.refaddr := addr_hi;
  321. current_asmdata.asmlists[al_imports].concat(taicpu.op_reg_ref(A_LIS,NR_R11,href));
  322. href.refaddr := addr_lo;
  323. href.base := NR_R11;
  324. current_asmdata.asmlists[al_imports].concat(taicpu.op_reg_ref(A_LWZU,NR_R12,href));
  325. current_asmdata.asmlists[al_imports].concat(taicpu.op_reg(A_MTCTR,NR_R12));
  326. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_BCTR));
  327. current_asmdata.asmlists[al_imports].concat(tai_directive.create(asd_lazy_symbol_pointer,''));
  328. current_asmdata.asmlists[al_imports].concat(Tai_symbol.Create(l1,0));
  329. current_asmdata.asmlists[al_imports].concat(tai_directive.create(asd_indirect_symbol,s));
  330. current_asmdata.asmlists[al_imports].concat(tai_const.createname(strpnew('dyld_stub_binding_helper'),0));
  331. end;
  332. { calling a procedure by name }
  333. procedure tcgppc.a_call_name(list : TAsmList;const s : string);
  334. begin
  335. { MacOS: The linker on MacOS (PPCLink) inserts a call to glue code,
  336. if it is a cross-TOC call. If so, it also replaces the NOP
  337. with some restore code.}
  338. if (target_info.system <> system_powerpc_darwin) then
  339. begin
  340. list.concat(taicpu.op_sym(A_BL,current_asmdata.RefAsmSymbol(s)));
  341. if target_info.system=system_powerpc_macos then
  342. list.concat(taicpu.op_none(A_NOP));
  343. end
  344. else
  345. list.concat(taicpu.op_sym(A_BL,get_darwin_call_stub(s)));
  346. {
  347. the compiler does not properly set this flag anymore in pass 1, and
  348. for now we only need it after pass 2 (I hope) (JM)
  349. if not(pi_do_call in current_procinfo.flags) then
  350. internalerror(2003060703);
  351. }
  352. include(current_procinfo.flags,pi_do_call);
  353. end;
  354. { calling a procedure by address }
  355. procedure tcgppc.a_call_reg(list : TAsmList;reg: tregister);
  356. var
  357. tmpreg : tregister;
  358. tmpref : treference;
  359. begin
  360. if target_info.system=system_powerpc_macos then
  361. begin
  362. {Generate instruction to load the procedure address from
  363. the transition vector.}
  364. //TODO: Support cross-TOC calls.
  365. tmpreg := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  366. reference_reset(tmpref);
  367. tmpref.offset := 0;
  368. //tmpref.symaddr := refs_full;
  369. tmpref.base:= reg;
  370. list.concat(taicpu.op_reg_ref(A_LWZ,tmpreg,tmpref));
  371. list.concat(taicpu.op_reg(A_MTCTR,tmpreg));
  372. end
  373. else
  374. list.concat(taicpu.op_reg(A_MTCTR,reg));
  375. list.concat(taicpu.op_none(A_BCTRL));
  376. //if target_info.system=system_powerpc_macos then
  377. // //NOP is not needed here.
  378. // list.concat(taicpu.op_none(A_NOP));
  379. include(current_procinfo.flags,pi_do_call);
  380. {
  381. if not(pi_do_call in current_procinfo.flags) then
  382. internalerror(2003060704);
  383. }
  384. //list.concat(tai_comment.create(strpnew('***** a_call_reg')));
  385. end;
  386. {********************** load instructions ********************}
  387. procedure tcgppc.a_load_const_reg(list : TAsmList; size: TCGSize; a : aint; reg : TRegister);
  388. begin
  389. if not(size in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
  390. internalerror(2002090902);
  391. if (a >= low(smallint)) and
  392. (a <= high(smallint)) then
  393. list.concat(taicpu.op_reg_const(A_LI,reg,smallint(a)))
  394. else if ((a and $ffff) <> 0) then
  395. begin
  396. list.concat(taicpu.op_reg_const(A_LI,reg,smallint(a and $ffff)));
  397. if ((a shr 16) <> 0) or
  398. (smallint(a and $ffff) < 0) then
  399. list.concat(taicpu.op_reg_reg_const(A_ADDIS,reg,reg,
  400. smallint((a shr 16)+ord(smallint(a and $ffff) < 0))))
  401. end
  402. else
  403. list.concat(taicpu.op_reg_const(A_LIS,reg,smallint(a shr 16)));
  404. end;
  405. procedure tcgppc.a_load_reg_ref(list : TAsmList; fromsize, tosize: TCGSize; reg : tregister;const ref : treference);
  406. const
  407. StoreInstr: Array[OS_8..OS_32,boolean, boolean] of TAsmOp =
  408. { indexed? updating?}
  409. (((A_STB,A_STBU),(A_STBX,A_STBUX)),
  410. ((A_STH,A_STHU),(A_STHX,A_STHUX)),
  411. ((A_STW,A_STWU),(A_STWX,A_STWUX)));
  412. var
  413. op: TAsmOp;
  414. ref2: TReference;
  415. begin
  416. ref2 := ref;
  417. fixref(list,ref2);
  418. if tosize in [OS_S8..OS_S16] then
  419. { storing is the same for signed and unsigned values }
  420. tosize := tcgsize(ord(tosize)-(ord(OS_S8)-ord(OS_8)));
  421. { 64 bit stuff should be handled separately }
  422. if tosize in [OS_64,OS_S64] then
  423. internalerror(200109236);
  424. op := storeinstr[tcgsize2unsigned[tosize],ref2.index<>NR_NO,false];
  425. a_load_store(list,op,reg,ref2);
  426. End;
  427. procedure tcgppc.a_load_ref_reg(list : TAsmList; fromsize,tosize : tcgsize;const ref: treference;reg : tregister);
  428. const
  429. LoadInstr: Array[OS_8..OS_S32,boolean, boolean] of TAsmOp =
  430. { indexed? updating?}
  431. (((A_LBZ,A_LBZU),(A_LBZX,A_LBZUX)),
  432. ((A_LHZ,A_LHZU),(A_LHZX,A_LHZUX)),
  433. ((A_LWZ,A_LWZU),(A_LWZX,A_LWZUX)),
  434. { 64bit stuff should be handled separately }
  435. ((A_NONE,A_NONE),(A_NONE,A_NONE)),
  436. { 128bit stuff too }
  437. ((A_NONE,A_NONE),(A_NONE,A_NONE)),
  438. { there's no load-byte-with-sign-extend :( }
  439. ((A_LBZ,A_LBZU),(A_LBZX,A_LBZUX)),
  440. ((A_LHA,A_LHAU),(A_LHAX,A_LHAUX)),
  441. ((A_LWZ,A_LWZU),(A_LWZX,A_LWZUX)));
  442. var
  443. op: tasmop;
  444. ref2: treference;
  445. begin
  446. { TODO: optimize/take into consideration fromsize/tosize. Will }
  447. { probably only matter for OS_S8 loads though }
  448. if not(fromsize in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
  449. internalerror(2002090902);
  450. ref2 := ref;
  451. fixref(list,ref2);
  452. { the caller is expected to have adjusted the reference already }
  453. { in this case }
  454. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  455. fromsize := tosize;
  456. op := loadinstr[fromsize,ref2.index<>NR_NO,false];
  457. a_load_store(list,op,reg,ref2);
  458. { sign extend shortint if necessary, since there is no }
  459. { load instruction that does that automatically (JM) }
  460. if fromsize = OS_S8 then
  461. list.concat(taicpu.op_reg_reg(A_EXTSB,reg,reg));
  462. end;
  463. procedure tcgppc.a_load_reg_reg(list : TAsmList;fromsize, tosize : tcgsize;reg1,reg2 : tregister);
  464. var
  465. instr: taicpu;
  466. begin
  467. case tosize of
  468. OS_8:
  469. instr := taicpu.op_reg_reg_const_const_const(A_RLWINM,
  470. reg2,reg1,0,31-8+1,31);
  471. OS_S8:
  472. instr := taicpu.op_reg_reg(A_EXTSB,reg2,reg1);
  473. OS_16:
  474. instr := taicpu.op_reg_reg_const_const_const(A_RLWINM,
  475. reg2,reg1,0,31-16+1,31);
  476. OS_S16:
  477. instr := taicpu.op_reg_reg(A_EXTSH,reg2,reg1);
  478. OS_32,OS_S32:
  479. instr := taicpu.op_reg_reg(A_MR,reg2,reg1);
  480. else internalerror(2002090901);
  481. end;
  482. list.concat(instr);
  483. rg[R_INTREGISTER].add_move_instruction(instr);
  484. end;
  485. procedure tcgppc.a_loadfpu_reg_reg(list: TAsmList; size: tcgsize; reg1, reg2: tregister);
  486. var
  487. instr: taicpu;
  488. begin
  489. instr := taicpu.op_reg_reg(A_FMR,reg2,reg1);
  490. list.concat(instr);
  491. rg[R_FPUREGISTER].add_move_instruction(instr);
  492. end;
  493. procedure tcgppc.a_loadfpu_ref_reg(list: TAsmList; size: tcgsize; const ref: treference; reg: tregister);
  494. const
  495. FpuLoadInstr: Array[OS_F32..OS_F64,boolean, boolean] of TAsmOp =
  496. { indexed? updating?}
  497. (((A_LFS,A_LFSU),(A_LFSX,A_LFSUX)),
  498. ((A_LFD,A_LFDU),(A_LFDX,A_LFDUX)));
  499. var
  500. op: tasmop;
  501. ref2: treference;
  502. begin
  503. { several functions call this procedure with OS_32 or OS_64 }
  504. { so this makes life easier (FK) }
  505. case size of
  506. OS_32,OS_F32:
  507. size:=OS_F32;
  508. OS_64,OS_F64,OS_C64:
  509. size:=OS_F64;
  510. else
  511. internalerror(200201121);
  512. end;
  513. ref2 := ref;
  514. fixref(list,ref2);
  515. op := fpuloadinstr[size,ref2.index <> NR_NO,false];
  516. a_load_store(list,op,reg,ref2);
  517. end;
  518. procedure tcgppc.a_loadfpu_reg_ref(list: TAsmList; size: tcgsize; reg: tregister; const ref: treference);
  519. const
  520. FpuStoreInstr: Array[OS_F32..OS_F64,boolean, boolean] of TAsmOp =
  521. { indexed? updating?}
  522. (((A_STFS,A_STFSU),(A_STFSX,A_STFSUX)),
  523. ((A_STFD,A_STFDU),(A_STFDX,A_STFDUX)));
  524. var
  525. op: tasmop;
  526. ref2: treference;
  527. begin
  528. if not(size in [OS_F32,OS_F64]) then
  529. internalerror(200201122);
  530. ref2 := ref;
  531. fixref(list,ref2);
  532. op := fpustoreinstr[size,ref2.index <> NR_NO,false];
  533. a_load_store(list,op,reg,ref2);
  534. end;
  535. procedure tcgppc.a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister);
  536. begin
  537. a_op_const_reg_reg(list,op,size,a,reg,reg);
  538. end;
  539. procedure tcgppc.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  540. begin
  541. a_op_reg_reg_reg(list,op,size,src,dst,dst);
  542. end;
  543. procedure tcgppc.a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  544. size: tcgsize; a: aint; src, dst: tregister);
  545. var
  546. l1,l2: longint;
  547. oplo, ophi: tasmop;
  548. scratchreg: tregister;
  549. useReg, gotrlwi: boolean;
  550. procedure do_lo_hi;
  551. begin
  552. list.concat(taicpu.op_reg_reg_const(oplo,dst,src,word(a)));
  553. list.concat(taicpu.op_reg_reg_const(ophi,dst,dst,word(a shr 16)));
  554. end;
  555. begin
  556. if (op = OP_MOVE) then
  557. internalerror(2006031401);
  558. if op = OP_SUB then
  559. begin
  560. a_op_const_reg_reg(list,OP_ADD,size,-a,src,dst);
  561. exit;
  562. end;
  563. ophi := TOpCG2AsmOpConstHi[op];
  564. oplo := TOpCG2AsmOpConstLo[op];
  565. gotrlwi := get_rlwi_const(a,l1,l2);
  566. if (op in [OP_AND,OP_OR,OP_XOR]) then
  567. begin
  568. if (a = 0) then
  569. begin
  570. if op = OP_AND then
  571. list.concat(taicpu.op_reg_const(A_LI,dst,0))
  572. else
  573. a_load_reg_reg(list,size,size,src,dst);
  574. exit;
  575. end
  576. else if (a = -1) then
  577. begin
  578. case op of
  579. OP_OR:
  580. list.concat(taicpu.op_reg_const(A_LI,dst,-1));
  581. OP_XOR:
  582. list.concat(taicpu.op_reg_reg(A_NOT,dst,src));
  583. OP_AND:
  584. a_load_reg_reg(list,size,size,src,dst);
  585. end;
  586. exit;
  587. end
  588. else if (aword(a) <= high(word)) and
  589. ((op <> OP_AND) or
  590. not gotrlwi) then
  591. begin
  592. list.concat(taicpu.op_reg_reg_const(oplo,dst,src,word(a)));
  593. exit;
  594. end;
  595. { all basic constant instructions also have a shifted form that }
  596. { works only on the highest 16bits, so if lo(a) is 0, we can }
  597. { use that one }
  598. if (word(a) = 0) and
  599. (not(op = OP_AND) or
  600. not gotrlwi) then
  601. begin
  602. list.concat(taicpu.op_reg_reg_const(ophi,dst,src,word(a shr 16)));
  603. exit;
  604. end;
  605. end
  606. else if (op = OP_ADD) then
  607. if a = 0 then
  608. begin
  609. a_load_reg_reg(list,size,size,src,dst);
  610. exit
  611. end
  612. else if (a >= low(smallint)) and
  613. (a <= high(smallint)) then
  614. begin
  615. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,src,smallint(a)));
  616. exit;
  617. end;
  618. { otherwise, the instructions we can generate depend on the }
  619. { operation }
  620. useReg := false;
  621. case op of
  622. OP_DIV,OP_IDIV:
  623. if (a = 0) then
  624. internalerror(200208103)
  625. else if (a = 1) then
  626. begin
  627. a_load_reg_reg(list,OS_INT,OS_INT,src,dst);
  628. exit
  629. end
  630. else if ispowerof2(a,l1) then
  631. begin
  632. case op of
  633. OP_DIV:
  634. list.concat(taicpu.op_reg_reg_const(A_SRWI,dst,src,l1));
  635. OP_IDIV:
  636. begin
  637. list.concat(taicpu.op_reg_reg_const(A_SRAWI,dst,src,l1));
  638. list.concat(taicpu.op_reg_reg(A_ADDZE,dst,dst));
  639. end;
  640. end;
  641. exit;
  642. end
  643. else
  644. usereg := true;
  645. OP_IMUL, OP_MUL:
  646. if (a = 0) then
  647. begin
  648. list.concat(taicpu.op_reg_const(A_LI,dst,0));
  649. exit
  650. end
  651. else if (a = 1) then
  652. begin
  653. a_load_reg_reg(list,OS_INT,OS_INT,src,dst);
  654. exit
  655. end
  656. else if ispowerof2(a,l1) then
  657. list.concat(taicpu.op_reg_reg_const(A_SLWI,dst,src,l1))
  658. else if (longint(a) >= low(smallint)) and
  659. (longint(a) <= high(smallint)) then
  660. list.concat(taicpu.op_reg_reg_const(A_MULLI,dst,src,smallint(a)))
  661. else
  662. usereg := true;
  663. OP_ADD:
  664. begin
  665. list.concat(taicpu.op_reg_reg_const(oplo,dst,src,smallint(a)));
  666. list.concat(taicpu.op_reg_reg_const(ophi,dst,dst,
  667. smallint((a shr 16) + ord(smallint(a) < 0))));
  668. end;
  669. OP_OR:
  670. { try to use rlwimi }
  671. if gotrlwi and
  672. (src = dst) then
  673. begin
  674. scratchreg := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  675. list.concat(taicpu.op_reg_const(A_LI,scratchreg,-1));
  676. list.concat(taicpu.op_reg_reg_const_const_const(A_RLWIMI,dst,
  677. scratchreg,0,l1,l2));
  678. end
  679. else
  680. do_lo_hi;
  681. OP_AND:
  682. { try to use rlwinm }
  683. if gotrlwi then
  684. list.concat(taicpu.op_reg_reg_const_const_const(A_RLWINM,dst,
  685. src,0,l1,l2))
  686. else
  687. useReg := true;
  688. OP_XOR:
  689. do_lo_hi;
  690. OP_SHL,OP_SHR,OP_SAR:
  691. begin
  692. if (a and 31) <> 0 Then
  693. list.concat(taicpu.op_reg_reg_const(
  694. TOpCG2AsmOpConstLo[Op],dst,src,a and 31))
  695. else
  696. a_load_reg_reg(list,size,size,src,dst);
  697. if (a shr 5) <> 0 then
  698. internalError(68991);
  699. end
  700. else
  701. internalerror(200109091);
  702. end;
  703. { if all else failed, load the constant in a register and then }
  704. { perform the operation }
  705. if useReg then
  706. begin
  707. scratchreg := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  708. a_load_const_reg(list,OS_32,a,scratchreg);
  709. a_op_reg_reg_reg(list,op,OS_32,scratchreg,src,dst);
  710. end;
  711. end;
  712. procedure tcgppc.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  713. size: tcgsize; src1, src2, dst: tregister);
  714. const
  715. op_reg_reg_opcg2asmop: array[TOpCG] of tasmop =
  716. (A_NONE,A_MR,A_ADD,A_AND,A_DIVWU,A_DIVW,A_MULLW,A_MULLW,A_NEG,A_NOT,A_OR,
  717. A_SRAW,A_SLW,A_SRW,A_SUB,A_XOR);
  718. begin
  719. if (op = OP_MOVE) then
  720. internalerror(2006031402);
  721. case op of
  722. OP_NEG,OP_NOT:
  723. begin
  724. list.concat(taicpu.op_reg_reg(op_reg_reg_opcg2asmop[op],dst,src1));
  725. if (op = OP_NOT) and
  726. not(size in [OS_32,OS_S32]) then
  727. { zero/sign extend result again }
  728. a_load_reg_reg(list,OS_32,size,dst,dst);
  729. end;
  730. else
  731. list.concat(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop[op],dst,src2,src1));
  732. end;
  733. end;
  734. {*************** compare instructructions ****************}
  735. procedure tcgppc.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  736. l : tasmlabel);
  737. var
  738. scratch_register: TRegister;
  739. signed: boolean;
  740. begin
  741. signed := cmp_op in [OC_GT,OC_LT,OC_GTE,OC_LTE,OC_EQ,OC_NE];
  742. { in the following case, we generate more efficient code when }
  743. { signed is false }
  744. if (cmp_op in [OC_EQ,OC_NE]) and
  745. (aword(a) >= $8000) and
  746. (aword(a) <= $ffff) then
  747. signed := false;
  748. if signed then
  749. if (a >= low(smallint)) and (a <= high(smallint)) Then
  750. list.concat(taicpu.op_reg_reg_const(A_CMPWI,NR_CR0,reg,a))
  751. else
  752. begin
  753. scratch_register := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  754. a_load_const_reg(list,OS_32,a,scratch_register);
  755. list.concat(taicpu.op_reg_reg_reg(A_CMPW,NR_CR0,reg,scratch_register));
  756. end
  757. else
  758. if (aword(a) <= $ffff) then
  759. list.concat(taicpu.op_reg_reg_const(A_CMPLWI,NR_CR0,reg,aword(a)))
  760. else
  761. begin
  762. scratch_register := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  763. a_load_const_reg(list,OS_32,a,scratch_register);
  764. list.concat(taicpu.op_reg_reg_reg(A_CMPLW,NR_CR0,reg,scratch_register));
  765. end;
  766. a_jmp(list,A_BC,TOpCmp2AsmCond[cmp_op],0,l);
  767. end;
  768. procedure tcgppc.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;
  769. reg1,reg2 : tregister;l : tasmlabel);
  770. var
  771. op: tasmop;
  772. begin
  773. if cmp_op in [OC_GT,OC_LT,OC_GTE,OC_LTE] then
  774. op := A_CMPW
  775. else
  776. op := A_CMPLW;
  777. list.concat(taicpu.op_reg_reg_reg(op,NR_CR0,reg2,reg1));
  778. a_jmp(list,A_BC,TOpCmp2AsmCond[cmp_op],0,l);
  779. end;
  780. procedure tcgppc.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  781. begin
  782. a_jmp(list,A_BC,TOpCmp2AsmCond[cond],0,l);
  783. end;
  784. procedure tcgppc.a_jmp_name(list : TAsmList;const s : string);
  785. var
  786. p : taicpu;
  787. begin
  788. if (target_info.system = system_powerpc_darwin) then
  789. p := taicpu.op_sym(A_B,get_darwin_call_stub(s))
  790. else
  791. p := taicpu.op_sym(A_B,current_asmdata.RefAsmSymbol(s));
  792. p.is_jmp := true;
  793. list.concat(p)
  794. end;
  795. procedure tcgppc.a_jmp_always(list : TAsmList;l: tasmlabel);
  796. begin
  797. a_jmp(list,A_B,C_None,0,l);
  798. end;
  799. procedure tcgppc.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  800. var
  801. c: tasmcond;
  802. begin
  803. c := flags_to_cond(f);
  804. a_jmp(list,A_BC,c.cond,c.cr-RS_CR0,l);
  805. end;
  806. procedure tcgppc.g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister);
  807. var
  808. testbit: byte;
  809. bitvalue: boolean;
  810. begin
  811. { get the bit to extract from the conditional register + its }
  812. { requested value (0 or 1) }
  813. testbit := ((f.cr-RS_CR0) * 4);
  814. case f.flag of
  815. F_EQ,F_NE:
  816. begin
  817. inc(testbit,2);
  818. bitvalue := f.flag = F_EQ;
  819. end;
  820. F_LT,F_GE:
  821. begin
  822. bitvalue := f.flag = F_LT;
  823. end;
  824. F_GT,F_LE:
  825. begin
  826. inc(testbit);
  827. bitvalue := f.flag = F_GT;
  828. end;
  829. else
  830. internalerror(200112261);
  831. end;
  832. { load the conditional register in the destination reg }
  833. list.concat(taicpu.op_reg(A_MFCR,reg));
  834. { we will move the bit that has to be tested to bit 0 by rotating }
  835. { left }
  836. testbit := (testbit + 1) and 31;
  837. { extract bit }
  838. list.concat(taicpu.op_reg_reg_const_const_const(
  839. A_RLWINM,reg,reg,testbit,31,31));
  840. { if we need the inverse, xor with 1 }
  841. if not bitvalue then
  842. list.concat(taicpu.op_reg_reg_const(A_XORI,reg,reg,1));
  843. end;
  844. (*
  845. procedure tcgppc.g_cond2reg(list: TAsmList; const f: TAsmCond; reg: TRegister);
  846. var
  847. testbit: byte;
  848. bitvalue: boolean;
  849. begin
  850. { get the bit to extract from the conditional register + its }
  851. { requested value (0 or 1) }
  852. case f.simple of
  853. false:
  854. begin
  855. { we don't generate this in the compiler }
  856. internalerror(200109062);
  857. end;
  858. true:
  859. case f.cond of
  860. C_None:
  861. internalerror(200109063);
  862. C_LT..C_NU:
  863. begin
  864. testbit := (ord(f.cr) - ord(R_CR0))*4;
  865. inc(testbit,AsmCondFlag2BI[f.cond]);
  866. bitvalue := AsmCondFlagTF[f.cond];
  867. end;
  868. C_T,C_F,C_DNZT,C_DNZF,C_DZT,C_DZF:
  869. begin
  870. testbit := f.crbit
  871. bitvalue := AsmCondFlagTF[f.cond];
  872. end;
  873. else
  874. internalerror(200109064);
  875. end;
  876. end;
  877. { load the conditional register in the destination reg }
  878. list.concat(taicpu.op_reg_reg(A_MFCR,reg));
  879. { we will move the bit that has to be tested to bit 31 -> rotate }
  880. { left by bitpos+1 (remember, this is big-endian!) }
  881. if bitpos <> 31 then
  882. inc(bitpos)
  883. else
  884. bitpos := 0;
  885. { extract bit }
  886. list.concat(taicpu.op_reg_reg_const_const_const(
  887. A_RLWINM,reg,reg,bitpos,31,31));
  888. { if we need the inverse, xor with 1 }
  889. if not bitvalue then
  890. list.concat(taicpu.op_reg_reg_const(A_XORI,reg,reg,1));
  891. end;
  892. *)
  893. { *********** entry/exit code and address loading ************ }
  894. procedure tcgppc.g_save_standard_registers(list:TAsmList);
  895. begin
  896. { this work is done in g_proc_entry }
  897. end;
  898. procedure tcgppc.g_restore_standard_registers(list:TAsmList);
  899. begin
  900. { this work is done in g_proc_exit }
  901. end;
  902. procedure tcgppc.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  903. { generated the entry code of a procedure/function. Note: localsize is the }
  904. { sum of the size necessary for local variables and the maximum possible }
  905. { combined size of ALL the parameters of a procedure called by the current }
  906. { one. }
  907. { This procedure may be called before, as well as after g_return_from_proc }
  908. { is called. NOTE registers are not to be allocated through the register }
  909. { allocator here, because the register colouring has already occured !! }
  910. var regcounter,firstregfpu,firstregint: TSuperRegister;
  911. href : treference;
  912. usesfpr,usesgpr,gotgot : boolean;
  913. cond : tasmcond;
  914. instr : taicpu;
  915. begin
  916. { CR and LR only have to be saved in case they are modified by the current }
  917. { procedure, but currently this isn't checked, so save them always }
  918. { following is the entry code as described in "Altivec Programming }
  919. { Interface Manual", bar the saving of AltiVec registers }
  920. a_reg_alloc(list,NR_STACK_POINTER_REG);
  921. usesgpr := false;
  922. usesfpr := false;
  923. if not(po_assembler in current_procinfo.procdef.procoptions) then
  924. begin
  925. { save link register? }
  926. if (pi_do_call in current_procinfo.flags) or
  927. ([cs_lineinfo,cs_debuginfo] * aktmoduleswitches <> []) then
  928. begin
  929. a_reg_alloc(list,NR_R0);
  930. { save return address... }
  931. list.concat(taicpu.op_reg(A_MFLR,NR_R0));
  932. { ... in caller's frame }
  933. case target_info.abi of
  934. abi_powerpc_aix:
  935. reference_reset_base(href,NR_STACK_POINTER_REG,LA_LR_AIX);
  936. abi_powerpc_sysv:
  937. reference_reset_base(href,NR_STACK_POINTER_REG,LA_LR_SYSV);
  938. end;
  939. list.concat(taicpu.op_reg_ref(A_STW,NR_R0,href));
  940. a_reg_dealloc(list,NR_R0);
  941. end;
  942. (*
  943. { save the CR if necessary in callers frame. }
  944. if target_info.abi = abi_powerpc_aix then
  945. if false then { Not needed at the moment. }
  946. begin
  947. a_reg_alloc(list,NR_R0);
  948. list.concat(taicpu.op_reg_reg(A_MFSPR,NR_R0,NR_CR));
  949. reference_reset_base(href,NR_STACK_POINTER_REG,LA_CR_AIX);
  950. list.concat(taicpu.op_reg_ref(A_STW,NR_R0,href));
  951. a_reg_dealloc(list,NR_R0);
  952. end;
  953. *)
  954. firstregfpu := tppcprocinfo(current_procinfo).get_first_save_fpu_reg;
  955. firstregint := tppcprocinfo(current_procinfo).get_first_save_int_reg;
  956. usesgpr := firstregint <> 32;
  957. usesfpr := firstregfpu <> 32;
  958. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then
  959. begin
  960. a_reg_alloc(list,NR_R12);
  961. list.concat(taicpu.op_reg_reg(A_MR,NR_R12,NR_STACK_POINTER_REG));
  962. end;
  963. end;
  964. { no GOT pointer loaded yet }
  965. gotgot:=false;
  966. if usesfpr then
  967. begin
  968. { save floating-point registers
  969. if (cs_create_pic in aktmoduleswitches) and not(usesgpr) then
  970. begin
  971. a_call_name(current_asmdata.RefAsmSymbol('_savefpr_'+tostr(ord(firstregfpu)-ord(R_F14)+14)+'_g'));
  972. gotgot:=true;
  973. end
  974. else
  975. a_call_name(current_asmdata.RefAsmSymbol('_savefpr_'+tostr(ord(firstregfpu)-ord(R_F14)+14)));
  976. }
  977. reference_reset_base(href,NR_R1,-8);
  978. for regcounter:=firstregfpu to RS_F31 do
  979. begin
  980. a_loadfpu_reg_ref(list,OS_F64,newreg(R_FPUREGISTER,regcounter,R_SUBNONE),href);
  981. dec(href.offset,8);
  982. end;
  983. { compute start of gpr save area }
  984. inc(href.offset,4);
  985. end
  986. else
  987. { compute start of gpr save area }
  988. reference_reset_base(href,NR_R1,-4);
  989. { save gprs and fetch GOT pointer }
  990. if usesgpr then
  991. begin
  992. {
  993. if cs_create_pic in aktmoduleswitches then
  994. begin
  995. a_call_name(current_asmdata.RefAsmSymbol('_savegpr_'+tostr(ord(firstreggpr)-ord(R_14)+14)+'_g'));
  996. gotgot:=true;
  997. end
  998. else
  999. a_call_name(current_asmdata.RefAsmSymbol('_savegpr_'+tostr(ord(firstreggpr)-ord(R_14)+14)))
  1000. }
  1001. if (firstregint <= RS_R22) or
  1002. ((cs_opt_size in aktoptimizerswitches) and
  1003. { with RS_R30 it's also already smaller, but too big a speed trade-off to make }
  1004. (firstregint <= RS_R29)) then
  1005. begin
  1006. dec(href.offset,(RS_R31-firstregint)*sizeof(aint));
  1007. list.concat(taicpu.op_reg_ref(A_STMW,newreg(R_INTREGISTER,firstregint,R_SUBNONE),href));
  1008. end
  1009. else
  1010. for regcounter:=firstregint to RS_R31 do
  1011. begin
  1012. a_load_reg_ref(list,OS_INT,OS_INT,newreg(R_INTREGISTER,regcounter,R_SUBNONE),href);
  1013. dec(href.offset,4);
  1014. end;
  1015. end;
  1016. { done in ncgutil because it may only be released after the parameters }
  1017. { have been moved to their final resting place }
  1018. { if (tppcprocinfo(current_procinfo).needs_frame_pointer) then }
  1019. { a_reg_dealloc(list,NR_R12); }
  1020. { if we didn't get the GOT pointer till now, we've to calculate it now }
  1021. (*
  1022. if not(gotgot) and (pi_needs_got in current_procinfo.flags) then
  1023. case target_info.system of
  1024. system_powerpc_darwin:
  1025. begin
  1026. list.concat(taicpu.op_reg_reg(A_MFSPR,NR_R0,NR_LR));
  1027. fillchar(cond,sizeof(cond),0);
  1028. cond.simple:=false;
  1029. cond.bo:=20;
  1030. cond.bi:=31;
  1031. instr:=taicpu.op_sym(A_BCL,current_procinfo.CurrGOTLabel);
  1032. instr.setcondition(cond);
  1033. list.concat(instr);
  1034. a_label(list,current_procinfo.CurrGOTLabel);
  1035. list.concat(taicpu.op_reg_reg(A_MFSPR,current_procinfo.got,NR_LR));
  1036. list.concat(taicpu.op_reg_reg(A_MTSPR,NR_LR,NR_R0));
  1037. end;
  1038. else
  1039. begin
  1040. a_reg_alloc(list,NR_R31);
  1041. { place GOT ptr in r31 }
  1042. list.concat(taicpu.op_reg_reg(A_MFSPR,NR_R31,NR_LR));
  1043. end;
  1044. end;
  1045. *)
  1046. if (not nostackframe) and
  1047. (localsize <> 0) then
  1048. begin
  1049. if (localsize <= high(smallint)) then
  1050. begin
  1051. reference_reset_base(href,NR_STACK_POINTER_REG,-localsize);
  1052. a_load_store(list,A_STWU,NR_STACK_POINTER_REG,href);
  1053. end
  1054. else
  1055. begin
  1056. reference_reset_base(href,NR_STACK_POINTER_REG,0);
  1057. { can't use getregisterint here, the register colouring }
  1058. { is already done when we get here }
  1059. href.index := NR_R11;
  1060. a_reg_alloc(list,href.index);
  1061. a_load_const_reg(list,OS_S32,-localsize,href.index);
  1062. a_load_store(list,A_STWUX,NR_STACK_POINTER_REG,href);
  1063. a_reg_dealloc(list,href.index);
  1064. end;
  1065. end;
  1066. { save the CR if necessary ( !!! never done currently ) }
  1067. { still need to find out where this has to be done for SystemV
  1068. a_reg_alloc(list,R_0);
  1069. list.concat(taicpu.op_reg_reg(A_MFSPR,R_0,R_CR);
  1070. list.concat(taicpu.op_reg_ref(A_STW,scratch_register,
  1071. new_reference(STACK_POINTER_REG,LA_CR)));
  1072. a_reg_dealloc(list,R_0);
  1073. }
  1074. { now comes the AltiVec context save, not yet implemented !!! }
  1075. end;
  1076. procedure tcgppc.g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean);
  1077. { This procedure may be called before, as well as after g_stackframe_entry }
  1078. { is called. NOTE registers are not to be allocated through the register }
  1079. { allocator here, because the register colouring has already occured !! }
  1080. var
  1081. regcounter,firstregfpu,firstregint: TsuperRegister;
  1082. href : treference;
  1083. usesfpr,usesgpr,genret : boolean;
  1084. localsize: aint;
  1085. begin
  1086. { AltiVec context restore, not yet implemented !!! }
  1087. usesfpr:=false;
  1088. usesgpr:=false;
  1089. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1090. begin
  1091. firstregfpu := tppcprocinfo(current_procinfo).get_first_save_fpu_reg;
  1092. firstregint := tppcprocinfo(current_procinfo).get_first_save_int_reg;
  1093. usesgpr := firstregint <> 32;
  1094. usesfpr := firstregfpu <> 32;
  1095. end;
  1096. localsize:= tppcprocinfo(current_procinfo).calc_stackframe_size;
  1097. { adjust r1 }
  1098. { (register allocator is no longer valid at this time and an add of 0 }
  1099. { is translated into a move, which is then registered with the register }
  1100. { allocator, causing a crash }
  1101. if (not nostackframe) and
  1102. (localsize <> 0) then
  1103. a_op_const_reg(list,OP_ADD,OS_ADDR,localsize,NR_R1);
  1104. { no return (blr) generated yet }
  1105. genret:=true;
  1106. if usesfpr then
  1107. begin
  1108. reference_reset_base(href,NR_R1,-8);
  1109. for regcounter := firstregfpu to RS_F31 do
  1110. begin
  1111. a_loadfpu_ref_reg(list,OS_F64,href,newreg(R_FPUREGISTER,regcounter,R_SUBNONE));
  1112. dec(href.offset,8);
  1113. end;
  1114. inc(href.offset,4);
  1115. end
  1116. else
  1117. reference_reset_base(href,NR_R1,-4);
  1118. if (usesgpr) then
  1119. begin
  1120. if (firstregint <= RS_R22) or
  1121. ((cs_opt_size in aktoptimizerswitches) and
  1122. { with RS_R30 it's also already smaller, but too big a speed trade-off to make }
  1123. (firstregint <= RS_R29)) then
  1124. begin
  1125. dec(href.offset,(RS_R31-firstregint)*sizeof(aint));
  1126. list.concat(taicpu.op_reg_ref(A_LMW,newreg(R_INTREGISTER,firstregint,R_SUBNONE),href));
  1127. end
  1128. else
  1129. for regcounter:=firstregint to RS_R31 do
  1130. begin
  1131. a_load_ref_reg(list,OS_INT,OS_INT,href,newreg(R_INTREGISTER,regcounter,R_SUBNONE));
  1132. dec(href.offset,4);
  1133. end;
  1134. end;
  1135. (*
  1136. { restore fprs and return }
  1137. if usesfpr then
  1138. begin
  1139. { address of fpr save area to r11 }
  1140. r:=NR_R12;
  1141. list.concat(taicpu.op_reg_reg_const(A_ADDI,r,r,(ord(R_F31)-ord(firstregfpu.enum)+1)*8));
  1142. {
  1143. if (pi_do_call in current_procinfo.flags) then
  1144. a_call_name(current_asmdata.RefAsmSymbol('_restfpr_'+tostr(ord(firstregfpu)-ord(R_F14)+14)+'_x'))
  1145. else
  1146. { leaf node => lr haven't to be restored }
  1147. a_call_name('_restfpr_'+tostr(ord(firstregfpu.enum)-ord(R_F14)+14)+'_l');
  1148. genret:=false;
  1149. }
  1150. end;
  1151. *)
  1152. { if we didn't generate the return code, we've to do it now }
  1153. if genret then
  1154. begin
  1155. { load link register? }
  1156. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1157. begin
  1158. if (pi_do_call in current_procinfo.flags) then
  1159. begin
  1160. case target_info.abi of
  1161. abi_powerpc_aix:
  1162. reference_reset_base(href,NR_STACK_POINTER_REG,LA_LR_AIX);
  1163. abi_powerpc_sysv:
  1164. reference_reset_base(href,NR_STACK_POINTER_REG,LA_LR_SYSV);
  1165. end;
  1166. list.concat(taicpu.op_reg_ref(A_LWZ,NR_R0,href));
  1167. list.concat(taicpu.op_reg(A_MTLR,NR_R0));
  1168. end;
  1169. (*
  1170. { restore the CR if necessary from callers frame}
  1171. if target_info.abi = abi_powerpc_aix then
  1172. if false then { Not needed at the moment. }
  1173. begin
  1174. reference_reset_base(href,NR_STACK_POINTER_REG,LA_CR_AIX);
  1175. list.concat(taicpu.op_reg_ref(A_LWZ,NR_R0,href));
  1176. list.concat(taicpu.op_reg_reg(A_MTSPR,NR_R0,NR_CR));
  1177. a_reg_dealloc(list,NR_R0);
  1178. end;
  1179. *)
  1180. end;
  1181. list.concat(taicpu.op_none(A_BLR));
  1182. end;
  1183. end;
  1184. function tcgppc.save_regs(list : TAsmList):longint;
  1185. {Generates code which saves used non-volatile registers in
  1186. the save area right below the address the stackpointer point to.
  1187. Returns the actual used save area size.}
  1188. var regcounter,firstregfpu,firstreggpr: TSuperRegister;
  1189. usesfpr,usesgpr: boolean;
  1190. href : treference;
  1191. offset: aint;
  1192. regcounter2, firstfpureg: Tsuperregister;
  1193. begin
  1194. usesfpr:=false;
  1195. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1196. begin
  1197. { FIXME: has to be R_F14 instad of R_F8 for SYSV-64bit }
  1198. case target_info.abi of
  1199. abi_powerpc_aix:
  1200. firstfpureg := RS_F14;
  1201. abi_powerpc_sysv:
  1202. firstfpureg := RS_F9;
  1203. else
  1204. internalerror(2003122903);
  1205. end;
  1206. for regcounter:=firstfpureg to RS_F31 do
  1207. begin
  1208. if regcounter in rg[R_FPUREGISTER].used_in_proc then
  1209. begin
  1210. usesfpr:=true;
  1211. firstregfpu:=regcounter;
  1212. break;
  1213. end;
  1214. end;
  1215. end;
  1216. usesgpr:=false;
  1217. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1218. for regcounter2:=RS_R13 to RS_R31 do
  1219. begin
  1220. if regcounter2 in rg[R_INTREGISTER].used_in_proc then
  1221. begin
  1222. usesgpr:=true;
  1223. firstreggpr:=regcounter2;
  1224. break;
  1225. end;
  1226. end;
  1227. offset:= 0;
  1228. { save floating-point registers }
  1229. if usesfpr then
  1230. for regcounter := firstregfpu to RS_F31 do
  1231. begin
  1232. offset:= offset - 8;
  1233. reference_reset_base(href, NR_STACK_POINTER_REG, offset);
  1234. list.concat(taicpu.op_reg_ref(A_STFD, tregister(regcounter), href));
  1235. end;
  1236. (* Optimiztion in the future: a_call_name(list,'_savefXX'); *)
  1237. { save gprs in gpr save area }
  1238. if usesgpr then
  1239. if firstreggpr < RS_R30 then
  1240. begin
  1241. offset:= offset - 4 * (RS_R31 - firstreggpr + 1);
  1242. reference_reset_base(href,NR_STACK_POINTER_REG,offset);
  1243. list.concat(taicpu.op_reg_ref(A_STMW,tregister(firstreggpr),href));
  1244. {STMW stores multiple registers}
  1245. end
  1246. else
  1247. begin
  1248. for regcounter := firstreggpr to RS_R31 do
  1249. begin
  1250. offset:= offset - 4;
  1251. reference_reset_base(href, NR_STACK_POINTER_REG, offset);
  1252. list.concat(taicpu.op_reg_ref(A_STW, newreg(R_INTREGISTER,regcounter,R_SUBWHOLE), href));
  1253. end;
  1254. end;
  1255. { now comes the AltiVec context save, not yet implemented !!! }
  1256. save_regs:= -offset;
  1257. end;
  1258. procedure tcgppc.restore_regs(list : TAsmList);
  1259. {Generates code which restores used non-volatile registers from
  1260. the save area right below the address the stackpointer point to.}
  1261. var regcounter,firstregfpu,firstreggpr: TSuperRegister;
  1262. usesfpr,usesgpr: boolean;
  1263. href : treference;
  1264. offset: integer;
  1265. regcounter2, firstfpureg: Tsuperregister;
  1266. begin
  1267. usesfpr:=false;
  1268. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1269. begin
  1270. { FIXME: has to be R_F14 instad of R_F8 for SYSV-64bit }
  1271. case target_info.abi of
  1272. abi_powerpc_aix:
  1273. firstfpureg := RS_F14;
  1274. abi_powerpc_sysv:
  1275. firstfpureg := RS_F9;
  1276. else
  1277. internalerror(2003122903);
  1278. end;
  1279. for regcounter:=firstfpureg to RS_F31 do
  1280. begin
  1281. if regcounter in rg[R_FPUREGISTER].used_in_proc then
  1282. begin
  1283. usesfpr:=true;
  1284. firstregfpu:=regcounter;
  1285. break;
  1286. end;
  1287. end;
  1288. end;
  1289. usesgpr:=false;
  1290. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1291. for regcounter2:=RS_R13 to RS_R31 do
  1292. begin
  1293. if regcounter2 in rg[R_INTREGISTER].used_in_proc then
  1294. begin
  1295. usesgpr:=true;
  1296. firstreggpr:=regcounter2;
  1297. break;
  1298. end;
  1299. end;
  1300. offset:= 0;
  1301. { restore fp registers }
  1302. if usesfpr then
  1303. for regcounter := firstregfpu to RS_F31 do
  1304. begin
  1305. offset:= offset - 8;
  1306. reference_reset_base(href, NR_STACK_POINTER_REG, offset);
  1307. list.concat(taicpu.op_reg_ref(A_LFD, newreg(R_FPUREGISTER,regcounter,R_SUBWHOLE), href));
  1308. end;
  1309. (* Optimiztion in the future: a_call_name(list,'_restfXX'); *)
  1310. { restore gprs }
  1311. if usesgpr then
  1312. if firstreggpr < RS_R30 then
  1313. begin
  1314. offset:= offset - 4 * (RS_R31 - firstreggpr + 1);
  1315. reference_reset_base(href,NR_STACK_POINTER_REG,offset); //-220
  1316. list.concat(taicpu.op_reg_ref(A_LMW,tregister(firstreggpr),href));
  1317. {LMW loads multiple registers}
  1318. end
  1319. else
  1320. begin
  1321. for regcounter := firstreggpr to RS_R31 do
  1322. begin
  1323. offset:= offset - 4;
  1324. reference_reset_base(href, NR_STACK_POINTER_REG, offset);
  1325. list.concat(taicpu.op_reg_ref(A_LWZ, newreg(R_INTREGISTER,regcounter,R_SUBWHOLE), href));
  1326. end;
  1327. end;
  1328. { now comes the AltiVec context restore, not yet implemented !!! }
  1329. end;
  1330. procedure tcgppc.g_stackframe_entry_mac(list : TAsmList;localsize : longint);
  1331. (* NOT IN USE *)
  1332. { generated the entry code of a procedure/function. Note: localsize is the }
  1333. { sum of the size necessary for local variables and the maximum possible }
  1334. { combined size of ALL the parameters of a procedure called by the current }
  1335. { one }
  1336. const
  1337. macosLinkageAreaSize = 24;
  1338. var
  1339. href : treference;
  1340. registerSaveAreaSize : longint;
  1341. begin
  1342. if (localsize mod 8) <> 0 then
  1343. internalerror(58991);
  1344. { CR and LR only have to be saved in case they are modified by the current }
  1345. { procedure, but currently this isn't checked, so save them always }
  1346. { following is the entry code as described in "Altivec Programming }
  1347. { Interface Manual", bar the saving of AltiVec registers }
  1348. a_reg_alloc(list,NR_STACK_POINTER_REG);
  1349. a_reg_alloc(list,NR_R0);
  1350. { save return address in callers frame}
  1351. list.concat(taicpu.op_reg_reg(A_MFSPR,NR_R0,NR_LR));
  1352. { ... in caller's frame }
  1353. reference_reset_base(href,NR_STACK_POINTER_REG,8);
  1354. list.concat(taicpu.op_reg_ref(A_STW,NR_R0,href));
  1355. a_reg_dealloc(list,NR_R0);
  1356. { save non-volatile registers in callers frame}
  1357. registerSaveAreaSize:= save_regs(list);
  1358. { save the CR if necessary in callers frame ( !!! always done currently ) }
  1359. a_reg_alloc(list,NR_R0);
  1360. list.concat(taicpu.op_reg_reg(A_MFSPR,NR_R0,NR_CR));
  1361. reference_reset_base(href,NR_STACK_POINTER_REG,LA_CR_AIX);
  1362. list.concat(taicpu.op_reg_ref(A_STW,NR_R0,href));
  1363. a_reg_dealloc(list,NR_R0);
  1364. (*
  1365. { save pointer to incoming arguments }
  1366. list.concat(taicpu.op_reg_reg_const(A_ORI,R_31,STACK_POINTER_REG,0));
  1367. *)
  1368. (*
  1369. a_reg_alloc(list,R_12);
  1370. { 0 or 8 based on SP alignment }
  1371. list.concat(taicpu.op_reg_reg_const_const_const(A_RLWINM,
  1372. R_12,STACK_POINTER_REG,0,28,28));
  1373. { add in stack length }
  1374. list.concat(taicpu.op_reg_reg_const(A_SUBFIC,R_12,R_12,
  1375. -localsize));
  1376. { establish new alignment }
  1377. list.concat(taicpu.op_reg_reg_reg(A_STWUX,STACK_POINTER_REG,STACK_POINTER_REG,R_12));
  1378. a_reg_dealloc(list,R_12);
  1379. *)
  1380. { allocate stack frame }
  1381. localsize:= align(localsize + macosLinkageAreaSize + registerSaveAreaSize, 16);
  1382. inc(localsize,tg.lasttemp);
  1383. localsize:=align(localsize,16);
  1384. //tppcprocinfo(current_procinfo).localsize:=localsize;
  1385. if (localsize <> 0) then
  1386. begin
  1387. if (localsize <= high(smallint)) then
  1388. begin
  1389. reference_reset_base(href,NR_STACK_POINTER_REG,-localsize);
  1390. a_load_store(list,A_STWU,NR_STACK_POINTER_REG,href);
  1391. end
  1392. else
  1393. begin
  1394. reference_reset_base(href,NR_STACK_POINTER_REG,0);
  1395. href.index := NR_R11;
  1396. a_reg_alloc(list,href.index);
  1397. a_load_const_reg(list,OS_S32,-localsize,href.index);
  1398. a_load_store(list,A_STWUX,NR_STACK_POINTER_REG,href);
  1399. a_reg_dealloc(list,href.index);
  1400. end;
  1401. end;
  1402. end;
  1403. procedure tcgppc.g_return_from_proc_mac(list : TAsmList;parasize : aint);
  1404. (* NOT IN USE *)
  1405. var
  1406. href : treference;
  1407. begin
  1408. a_reg_alloc(list,NR_R0);
  1409. { restore stack pointer }
  1410. reference_reset_base(href,NR_STACK_POINTER_REG,LA_SP);
  1411. list.concat(taicpu.op_reg_ref(A_LWZ,NR_STACK_POINTER_REG,href));
  1412. (*
  1413. list.concat(taicpu.op_reg_reg_const(A_ORI,NR_STACK_POINTER_REG,R_31,0));
  1414. *)
  1415. { restore the CR if necessary from callers frame
  1416. ( !!! always done currently ) }
  1417. reference_reset_base(href,NR_STACK_POINTER_REG,LA_CR_AIX);
  1418. list.concat(taicpu.op_reg_ref(A_LWZ,NR_R0,href));
  1419. list.concat(taicpu.op_reg_reg(A_MTSPR,NR_R0,NR_CR));
  1420. a_reg_dealloc(list,NR_R0);
  1421. (*
  1422. { restore return address from callers frame }
  1423. reference_reset_base(href,STACK_POINTER_REG,8);
  1424. list.concat(taicpu.op_reg_ref(A_LWZ,R_0,href));
  1425. *)
  1426. { restore non-volatile registers from callers frame }
  1427. restore_regs(list);
  1428. (*
  1429. { return to caller }
  1430. list.concat(taicpu.op_reg_reg(A_MTSPR,R_0,R_LR));
  1431. list.concat(taicpu.op_none(A_BLR));
  1432. *)
  1433. { restore return address from callers frame }
  1434. reference_reset_base(href,NR_STACK_POINTER_REG,8);
  1435. list.concat(taicpu.op_reg_ref(A_LWZ,NR_R0,href));
  1436. { return to caller }
  1437. list.concat(taicpu.op_reg_reg(A_MTSPR,NR_R0,NR_LR));
  1438. list.concat(taicpu.op_none(A_BLR));
  1439. end;
  1440. procedure tcgppc.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  1441. var
  1442. ref2, tmpref: treference;
  1443. begin
  1444. ref2 := ref;
  1445. fixref(list,ref2);
  1446. if assigned(ref2.symbol) then
  1447. begin
  1448. if target_info.system = system_powerpc_macos then
  1449. begin
  1450. if macos_direct_globals then
  1451. begin
  1452. reference_reset(tmpref);
  1453. tmpref.offset := ref2.offset;
  1454. tmpref.symbol := ref2.symbol;
  1455. tmpref.base := NR_NO;
  1456. list.concat(taicpu.op_reg_reg_ref(A_ADDI,r,NR_RTOC,tmpref));
  1457. end
  1458. else
  1459. begin
  1460. reference_reset(tmpref);
  1461. tmpref.symbol := ref2.symbol;
  1462. tmpref.offset := 0;
  1463. tmpref.base := NR_RTOC;
  1464. list.concat(taicpu.op_reg_ref(A_LWZ,r,tmpref));
  1465. if ref2.offset <> 0 then
  1466. begin
  1467. reference_reset(tmpref);
  1468. tmpref.offset := ref2.offset;
  1469. tmpref.base:= r;
  1470. list.concat(taicpu.op_reg_ref(A_LA,r,tmpref));
  1471. end;
  1472. end;
  1473. if ref2.base <> NR_NO then
  1474. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,r,ref2.base));
  1475. //list.concat(tai_comment.create(strpnew('*** a_loadaddr_ref_reg')));
  1476. end
  1477. else
  1478. begin
  1479. { add the symbol's value to the base of the reference, and if the }
  1480. { reference doesn't have a base, create one }
  1481. reference_reset(tmpref);
  1482. tmpref.offset := ref2.offset;
  1483. tmpref.symbol := ref2.symbol;
  1484. tmpref.relsymbol := ref2.relsymbol;
  1485. tmpref.refaddr := addr_hi;
  1486. if ref2.base<> NR_NO then
  1487. begin
  1488. list.concat(taicpu.op_reg_reg_ref(A_ADDIS,r,
  1489. ref2.base,tmpref));
  1490. end
  1491. else
  1492. list.concat(taicpu.op_reg_ref(A_LIS,r,tmpref));
  1493. tmpref.base := NR_NO;
  1494. tmpref.refaddr := addr_lo;
  1495. { can be folded with one of the next instructions by the }
  1496. { optimizer probably }
  1497. list.concat(taicpu.op_reg_reg_ref(A_ADDI,r,r,tmpref));
  1498. end
  1499. end
  1500. else if ref2.offset <> 0 Then
  1501. if ref2.base <> NR_NO then
  1502. a_op_const_reg_reg(list,OP_ADD,OS_32,ref2.offset,ref2.base,r)
  1503. { FixRef makes sure that "(ref.index <> R_NO) and (ref.offset <> 0)" never}
  1504. { occurs, so now only ref.offset has to be loaded }
  1505. else
  1506. a_load_const_reg(list,OS_32,ref2.offset,r)
  1507. else if ref2.index <> NR_NO Then
  1508. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref2.base,ref2.index))
  1509. else if (ref2.base <> NR_NO) and
  1510. (r <> ref2.base) then
  1511. a_load_reg_reg(list,OS_ADDR,OS_ADDR,ref2.base,r)
  1512. else
  1513. list.concat(taicpu.op_reg_const(A_LI,r,0));
  1514. end;
  1515. { ************* concatcopy ************ }
  1516. {$ifndef ppc603}
  1517. const
  1518. maxmoveunit = 8;
  1519. {$else ppc603}
  1520. const
  1521. maxmoveunit = 4;
  1522. {$endif ppc603}
  1523. procedure tcgppc.g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);
  1524. var
  1525. countreg: TRegister;
  1526. src, dst: TReference;
  1527. lab: tasmlabel;
  1528. count, count2: aint;
  1529. size: tcgsize;
  1530. copyreg: tregister;
  1531. begin
  1532. {$ifdef extdebug}
  1533. if len > high(longint) then
  1534. internalerror(2002072704);
  1535. {$endif extdebug}
  1536. if (references_equal(source,dest)) then
  1537. exit;
  1538. { make sure short loads are handled as optimally as possible }
  1539. if (len <= maxmoveunit) and
  1540. (byte(len) in [1,2,4,8]) then
  1541. begin
  1542. if len < 8 then
  1543. begin
  1544. size := int_cgsize(len);
  1545. a_load_ref_ref(list,size,size,source,dest);
  1546. end
  1547. else
  1548. begin
  1549. copyreg := getfpuregister(list,OS_F64);
  1550. a_loadfpu_ref_reg(list,OS_F64,source,copyreg);
  1551. a_loadfpu_reg_ref(list,OS_F64,copyreg,dest);
  1552. end;
  1553. exit;
  1554. end;
  1555. count := len div maxmoveunit;
  1556. reference_reset(src);
  1557. reference_reset(dst);
  1558. { load the address of source into src.base }
  1559. if (count > 4) or
  1560. not issimpleref(source) or
  1561. ((source.index <> NR_NO) and
  1562. ((source.offset + longint(len)) > high(smallint))) then
  1563. begin
  1564. src.base := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  1565. a_loadaddr_ref_reg(list,source,src.base);
  1566. end
  1567. else
  1568. begin
  1569. src := source;
  1570. end;
  1571. { load the address of dest into dst.base }
  1572. if (count > 4) or
  1573. not issimpleref(dest) or
  1574. ((dest.index <> NR_NO) and
  1575. ((dest.offset + longint(len)) > high(smallint))) then
  1576. begin
  1577. dst.base := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  1578. a_loadaddr_ref_reg(list,dest,dst.base);
  1579. end
  1580. else
  1581. begin
  1582. dst := dest;
  1583. end;
  1584. {$ifndef ppc603}
  1585. if count > 4 then
  1586. { generate a loop }
  1587. begin
  1588. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1589. { have to be set to 8. I put an Inc there so debugging may be }
  1590. { easier (should offset be different from zero here, it will be }
  1591. { easy to notice in the generated assembler }
  1592. inc(dst.offset,8);
  1593. inc(src.offset,8);
  1594. list.concat(taicpu.op_reg_reg_const(A_SUBI,src.base,src.base,8));
  1595. list.concat(taicpu.op_reg_reg_const(A_SUBI,dst.base,dst.base,8));
  1596. countreg := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  1597. a_load_const_reg(list,OS_32,count,countreg);
  1598. copyreg := getfpuregister(list,OS_F64);
  1599. a_reg_sync(list,copyreg);
  1600. current_asmdata.getjumplabel(lab);
  1601. a_label(list, lab);
  1602. list.concat(taicpu.op_reg_reg_const(A_SUBIC_,countreg,countreg,1));
  1603. list.concat(taicpu.op_reg_ref(A_LFDU,copyreg,src));
  1604. list.concat(taicpu.op_reg_ref(A_STFDU,copyreg,dst));
  1605. a_jmp(list,A_BC,C_NE,0,lab);
  1606. a_reg_sync(list,copyreg);
  1607. len := len mod 8;
  1608. end;
  1609. count := len div 8;
  1610. if count > 0 then
  1611. { unrolled loop }
  1612. begin
  1613. copyreg := getfpuregister(list,OS_F64);
  1614. for count2 := 1 to count do
  1615. begin
  1616. a_loadfpu_ref_reg(list,OS_F64,src,copyreg);
  1617. a_loadfpu_reg_ref(list,OS_F64,copyreg,dst);
  1618. inc(src.offset,8);
  1619. inc(dst.offset,8);
  1620. end;
  1621. len := len mod 8;
  1622. end;
  1623. if (len and 4) <> 0 then
  1624. begin
  1625. a_reg_alloc(list,NR_R0);
  1626. a_load_ref_reg(list,OS_32,OS_32,src,NR_R0);
  1627. a_load_reg_ref(list,OS_32,OS_32,NR_R0,dst);
  1628. inc(src.offset,4);
  1629. inc(dst.offset,4);
  1630. a_reg_dealloc(list,NR_R0);
  1631. end;
  1632. {$else not ppc603}
  1633. if count > 4 then
  1634. { generate a loop }
  1635. begin
  1636. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1637. { have to be set to 4. I put an Inc there so debugging may be }
  1638. { easier (should offset be different from zero here, it will be }
  1639. { easy to notice in the generated assembler }
  1640. inc(dst.offset,4);
  1641. inc(src.offset,4);
  1642. list.concat(taicpu.op_reg_reg_const(A_SUBI,src.base,src.base,4));
  1643. list.concat(taicpu.op_reg_reg_const(A_SUBI,dst.base,dst.base,4));
  1644. countreg := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  1645. a_load_const_reg(list,OS_32,count,countreg);
  1646. { explicitely allocate R_0 since it can be used safely here }
  1647. { (for holding date that's being copied) }
  1648. a_reg_alloc(list,NR_R0);
  1649. current_asmdata.getjumplabel(lab);
  1650. a_label(list, lab);
  1651. list.concat(taicpu.op_reg_reg_const(A_SUBIC_,countreg,countreg,1));
  1652. list.concat(taicpu.op_reg_ref(A_LWZU,NR_R0,src));
  1653. list.concat(taicpu.op_reg_ref(A_STWU,NR_R0,dst));
  1654. a_jmp(list,A_BC,C_NE,0,lab);
  1655. a_reg_dealloc(list,NR_R0);
  1656. len := len mod 4;
  1657. end;
  1658. count := len div 4;
  1659. if count > 0 then
  1660. { unrolled loop }
  1661. begin
  1662. a_reg_alloc(list,NR_R0);
  1663. for count2 := 1 to count do
  1664. begin
  1665. a_load_ref_reg(list,OS_32,OS_32,src,NR_R0);
  1666. a_load_reg_ref(list,OS_32,OS_32,NR_R0,dst);
  1667. inc(src.offset,4);
  1668. inc(dst.offset,4);
  1669. end;
  1670. a_reg_dealloc(list,NR_R0);
  1671. len := len mod 4;
  1672. end;
  1673. {$endif not ppc603}
  1674. { copy the leftovers }
  1675. if (len and 2) <> 0 then
  1676. begin
  1677. a_reg_alloc(list,NR_R0);
  1678. a_load_ref_reg(list,OS_16,OS_16,src,NR_R0);
  1679. a_load_reg_ref(list,OS_16,OS_16,NR_R0,dst);
  1680. inc(src.offset,2);
  1681. inc(dst.offset,2);
  1682. a_reg_dealloc(list,NR_R0);
  1683. end;
  1684. if (len and 1) <> 0 then
  1685. begin
  1686. a_reg_alloc(list,NR_R0);
  1687. a_load_ref_reg(list,OS_8,OS_8,src,NR_R0);
  1688. a_load_reg_ref(list,OS_8,OS_8,NR_R0,dst);
  1689. a_reg_dealloc(list,NR_R0);
  1690. end;
  1691. end;
  1692. procedure tcgppc.g_overflowcheck(list: TAsmList; const l: tlocation; def: tdef);
  1693. var
  1694. hl : tasmlabel;
  1695. begin
  1696. if not(cs_check_overflow in aktlocalswitches) then
  1697. exit;
  1698. current_asmdata.getjumplabel(hl);
  1699. if not ((def.deftype=pointerdef) or
  1700. ((def.deftype=orddef) and
  1701. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,
  1702. bool8bit,bool16bit,bool32bit]))) then
  1703. begin
  1704. list.concat(taicpu.op_reg(A_MCRXR,NR_CR7));
  1705. a_jmp(list,A_BC,C_NO,7,hl)
  1706. end
  1707. else
  1708. a_jmp_cond(list,OC_AE,hl);
  1709. a_call_name(list,'FPC_OVERFLOW');
  1710. a_label(list,hl);
  1711. end;
  1712. procedure tcgppc.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1713. procedure loadvmttor11;
  1714. var
  1715. href : treference;
  1716. begin
  1717. reference_reset_base(href,NR_R3,0);
  1718. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_R11);
  1719. end;
  1720. procedure op_onr11methodaddr;
  1721. var
  1722. href : treference;
  1723. begin
  1724. if (procdef.extnumber=$ffff) then
  1725. Internalerror(200006139);
  1726. { call/jmp vmtoffs(%eax) ; method offs }
  1727. reference_reset_base(href,NR_R11,procdef._class.vmtmethodoffset(procdef.extnumber));
  1728. if not((longint(href.offset) >= low(smallint)) and
  1729. (longint(href.offset) <= high(smallint))) then
  1730. begin
  1731. list.concat(taicpu.op_reg_reg_const(A_ADDIS,NR_R11,NR_R11,
  1732. smallint((href.offset shr 16)+ord(smallint(href.offset and $ffff) < 0))));
  1733. href.offset := smallint(href.offset and $ffff);
  1734. end;
  1735. list.concat(taicpu.op_reg_ref(A_LWZ,NR_R11,href));
  1736. list.concat(taicpu.op_reg(A_MTCTR,NR_R11));
  1737. list.concat(taicpu.op_none(A_BCTR));
  1738. end;
  1739. var
  1740. make_global : boolean;
  1741. begin
  1742. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1743. Internalerror(200006137);
  1744. if not assigned(procdef._class) or
  1745. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1746. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1747. Internalerror(200006138);
  1748. if procdef.owner.symtabletype<>objectsymtable then
  1749. Internalerror(200109191);
  1750. make_global:=false;
  1751. if (not current_module.is_unit) or
  1752. (cs_create_smart in aktmoduleswitches) or
  1753. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1754. make_global:=true;
  1755. if make_global then
  1756. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1757. else
  1758. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1759. { set param1 interface to self }
  1760. g_adjust_self_value(list,procdef,ioffset);
  1761. { case 4 }
  1762. if po_virtualmethod in procdef.procoptions then
  1763. begin
  1764. loadvmttor11;
  1765. op_onr11methodaddr;
  1766. end
  1767. { case 0 }
  1768. else
  1769. list.concat(taicpu.op_sym(A_B,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1770. List.concat(Tai_symbol_end.Createname(labelname));
  1771. end;
  1772. {***************** This is private property, keep out! :) *****************}
  1773. function tcgppc.issimpleref(const ref: treference): boolean;
  1774. begin
  1775. if (ref.base = NR_NO) and
  1776. (ref.index <> NR_NO) then
  1777. internalerror(200208101);
  1778. result :=
  1779. not(assigned(ref.symbol)) and
  1780. (((ref.index = NR_NO) and
  1781. (ref.offset >= low(smallint)) and
  1782. (ref.offset <= high(smallint))) or
  1783. ((ref.index <> NR_NO) and
  1784. (ref.offset = 0)));
  1785. end;
  1786. function tcgppc.fixref(list: TAsmList; var ref: treference): boolean;
  1787. var
  1788. tmpreg: tregister;
  1789. begin
  1790. result := false;
  1791. if (target_info.system = system_powerpc_darwin) and
  1792. assigned(ref.symbol) and
  1793. (ref.symbol.bind = AB_EXTERNAL) then
  1794. begin
  1795. tmpreg := g_indirect_sym_load(list,ref.symbol.name);
  1796. if (ref.base = NR_NO) then
  1797. ref.base := tmpreg
  1798. else if (ref.index = NR_NO) then
  1799. ref.index := tmpreg
  1800. else
  1801. begin
  1802. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  1803. ref.base := tmpreg;
  1804. end;
  1805. ref.symbol := nil;
  1806. end;
  1807. if (ref.base = NR_NO) then
  1808. begin
  1809. ref.base := ref.index;
  1810. ref.index := NR_NO;
  1811. end;
  1812. if (ref.base <> NR_NO) then
  1813. begin
  1814. if (ref.index <> NR_NO) and
  1815. ((ref.offset <> 0) or assigned(ref.symbol)) then
  1816. begin
  1817. result := true;
  1818. tmpreg := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  1819. list.concat(taicpu.op_reg_reg_reg(
  1820. A_ADD,tmpreg,ref.base,ref.index));
  1821. ref.index := NR_NO;
  1822. ref.base := tmpreg;
  1823. end
  1824. end
  1825. else
  1826. if ref.index <> NR_NO then
  1827. internalerror(200208102);
  1828. end;
  1829. { find out whether a is of the form 11..00..11b or 00..11...00. If }
  1830. { that's the case, we can use rlwinm to do an AND operation }
  1831. function tcgppc.get_rlwi_const(a: aint; var l1, l2: longint): boolean;
  1832. var
  1833. temp : longint;
  1834. testbit : aint;
  1835. compare: boolean;
  1836. begin
  1837. get_rlwi_const := false;
  1838. if (a = 0) or (a = -1) then
  1839. exit;
  1840. { start with the lowest bit }
  1841. testbit := 1;
  1842. { check its value }
  1843. compare := boolean(a and testbit);
  1844. { find out how long the run of bits with this value is }
  1845. { (it's impossible that all bits are 1 or 0, because in that case }
  1846. { this function wouldn't have been called) }
  1847. l1 := 31;
  1848. while (((a and testbit) <> 0) = compare) do
  1849. begin
  1850. testbit := testbit shl 1;
  1851. dec(l1);
  1852. end;
  1853. { check the length of the run of bits that comes next }
  1854. compare := not compare;
  1855. l2 := l1;
  1856. while (((a and testbit) <> 0) = compare) and
  1857. (l2 >= 0) do
  1858. begin
  1859. testbit := testbit shl 1;
  1860. dec(l2);
  1861. end;
  1862. { and finally the check whether the rest of the bits all have the }
  1863. { same value }
  1864. compare := not compare;
  1865. temp := l2;
  1866. if temp >= 0 then
  1867. if (a shr (31-temp)) <> ((-ord(compare)) shr (31-temp)) then
  1868. exit;
  1869. { we have done "not(not(compare))", so compare is back to its }
  1870. { initial value. If the lowest bit was 0, a is of the form }
  1871. { 00..11..00 and we need "rlwinm reg,reg,0,l2+1,l1", (+1 }
  1872. { because l2 now contains the position of the last zero of the }
  1873. { first run instead of that of the first 1) so switch l1 and l2 }
  1874. { in that case (we will generate "rlwinm reg,reg,0,l1,l2") }
  1875. if not compare then
  1876. begin
  1877. temp := l1;
  1878. l1 := l2+1;
  1879. l2 := temp;
  1880. end
  1881. else
  1882. { otherwise, l1 currently contains the position of the last }
  1883. { zero instead of that of the first 1 of the second run -> +1 }
  1884. inc(l1);
  1885. { the following is the same as "if l1 = -1 then l1 := 31;" }
  1886. l1 := l1 and 31;
  1887. l2 := l2 and 31;
  1888. get_rlwi_const := true;
  1889. end;
  1890. procedure tcgppc.a_load_store(list:TAsmList;op: tasmop;reg:tregister;
  1891. ref: treference);
  1892. var
  1893. tmpreg: tregister;
  1894. tmpref: treference;
  1895. largeOffset: Boolean;
  1896. begin
  1897. tmpreg := NR_NO;
  1898. if target_info.system = system_powerpc_macos then
  1899. begin
  1900. largeOffset:= (cardinal(ref.offset-low(smallint)) >
  1901. high(smallint)-low(smallint));
  1902. if assigned(ref.symbol) then
  1903. begin {Load symbol's value}
  1904. tmpreg := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  1905. reference_reset(tmpref);
  1906. tmpref.symbol := ref.symbol;
  1907. tmpref.base := NR_RTOC;
  1908. if macos_direct_globals then
  1909. list.concat(taicpu.op_reg_ref(A_LA,tmpreg,tmpref))
  1910. else
  1911. list.concat(taicpu.op_reg_ref(A_LWZ,tmpreg,tmpref));
  1912. end;
  1913. if largeOffset then
  1914. begin {Add hi part of offset}
  1915. reference_reset(tmpref);
  1916. if Smallint(Lo(ref.offset)) < 0 then
  1917. tmpref.offset := Hi(ref.offset) + 1 {Compensate when lo part is negative}
  1918. else
  1919. tmpref.offset := Hi(ref.offset);
  1920. if (tmpreg <> NR_NO) then
  1921. list.concat(taicpu.op_reg_reg_ref(A_ADDIS,tmpreg, tmpreg,tmpref))
  1922. else
  1923. begin
  1924. tmpreg := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  1925. list.concat(taicpu.op_reg_ref(A_LIS,tmpreg,tmpref));
  1926. end;
  1927. end;
  1928. if (tmpreg <> NR_NO) then
  1929. begin
  1930. {Add content of base register}
  1931. if ref.base <> NR_NO then
  1932. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,
  1933. ref.base,tmpreg));
  1934. {Make ref ready to be used by op}
  1935. ref.symbol:= nil;
  1936. ref.base:= tmpreg;
  1937. if largeOffset then
  1938. ref.offset := Smallint(Lo(ref.offset));
  1939. list.concat(taicpu.op_reg_ref(op,reg,ref));
  1940. //list.concat(tai_comment.create(strpnew('*** a_load_store indirect global')));
  1941. end
  1942. else
  1943. list.concat(taicpu.op_reg_ref(op,reg,ref));
  1944. end
  1945. else {if target_info.system <> system_powerpc_macos}
  1946. begin
  1947. if assigned(ref.symbol) or
  1948. (cardinal(ref.offset-low(smallint)) >
  1949. high(smallint)-low(smallint)) then
  1950. begin
  1951. tmpreg := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  1952. reference_reset(tmpref);
  1953. tmpref.symbol := ref.symbol;
  1954. tmpref.relsymbol := ref.relsymbol;
  1955. tmpref.offset := ref.offset;
  1956. tmpref.refaddr := addr_hi;
  1957. if ref.base <> NR_NO then
  1958. list.concat(taicpu.op_reg_reg_ref(A_ADDIS,tmpreg,
  1959. ref.base,tmpref))
  1960. else
  1961. list.concat(taicpu.op_reg_ref(A_LIS,tmpreg,tmpref));
  1962. ref.base := tmpreg;
  1963. ref.refaddr := addr_lo;
  1964. list.concat(taicpu.op_reg_ref(op,reg,ref));
  1965. end
  1966. else
  1967. list.concat(taicpu.op_reg_ref(op,reg,ref));
  1968. end;
  1969. end;
  1970. procedure tcgppc.a_jmp(list: TAsmList; op: tasmop; c: tasmcondflag;
  1971. crval: longint; l: tasmlabel);
  1972. var
  1973. p: taicpu;
  1974. begin
  1975. p := taicpu.op_sym(op,l);
  1976. if op <> A_B then
  1977. create_cond_norm(c,crval,p.condition);
  1978. p.is_jmp := true;
  1979. list.concat(p)
  1980. end;
  1981. procedure tcg64fppc.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  1982. begin
  1983. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  1984. end;
  1985. procedure tcg64fppc.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  1986. begin
  1987. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  1988. end;
  1989. procedure tcg64fppc.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1990. begin
  1991. case op of
  1992. OP_AND,OP_OR,OP_XOR:
  1993. begin
  1994. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  1995. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  1996. end;
  1997. OP_ADD:
  1998. begin
  1999. list.concat(taicpu.op_reg_reg_reg(A_ADDC,regdst.reglo,regsrc1.reglo,regsrc2.reglo));
  2000. list.concat(taicpu.op_reg_reg_reg(A_ADDE,regdst.reghi,regsrc1.reghi,regsrc2.reghi));
  2001. end;
  2002. OP_SUB:
  2003. begin
  2004. list.concat(taicpu.op_reg_reg_reg(A_SUBC,regdst.reglo,regsrc2.reglo,regsrc1.reglo));
  2005. list.concat(taicpu.op_reg_reg_reg(A_SUBFE,regdst.reghi,regsrc1.reghi,regsrc2.reghi));
  2006. end;
  2007. else
  2008. internalerror(2002072801);
  2009. end;
  2010. end;
  2011. procedure tcg64fppc.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);
  2012. const
  2013. ops: array[boolean,1..3] of tasmop = ((A_ADDIC,A_ADDC,A_ADDZE),
  2014. (A_SUBIC,A_SUBC,A_ADDME));
  2015. var
  2016. tmpreg: tregister;
  2017. tmpreg64: tregister64;
  2018. issub: boolean;
  2019. begin
  2020. case op of
  2021. OP_AND,OP_OR,OP_XOR:
  2022. begin
  2023. cg.a_op_const_reg_reg(list,op,OS_32,aint(value),regsrc.reglo,regdst.reglo);
  2024. cg.a_op_const_reg_reg(list,op,OS_32,aint(value shr 32),regsrc.reghi,
  2025. regdst.reghi);
  2026. end;
  2027. OP_ADD, OP_SUB:
  2028. begin
  2029. if (value < 0) then
  2030. begin
  2031. if op = OP_ADD then
  2032. op := OP_SUB
  2033. else
  2034. op := OP_ADD;
  2035. value := -value;
  2036. end;
  2037. if (longint(value) <> 0) then
  2038. begin
  2039. issub := op = OP_SUB;
  2040. if (value > 0) and
  2041. (value-ord(issub) <= 32767) then
  2042. begin
  2043. list.concat(taicpu.op_reg_reg_const(ops[issub,1],
  2044. regdst.reglo,regsrc.reglo,longint(value)));
  2045. list.concat(taicpu.op_reg_reg(ops[issub,3],
  2046. regdst.reghi,regsrc.reghi));
  2047. end
  2048. else if ((value shr 32) = 0) then
  2049. begin
  2050. tmpreg := tcgppc(cg).rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  2051. cg.a_load_const_reg(list,OS_32,cardinal(value),tmpreg);
  2052. list.concat(taicpu.op_reg_reg_reg(ops[issub,2],
  2053. regdst.reglo,regsrc.reglo,tmpreg));
  2054. list.concat(taicpu.op_reg_reg(ops[issub,3],
  2055. regdst.reghi,regsrc.reghi));
  2056. end
  2057. else
  2058. begin
  2059. tmpreg64.reglo := tcgppc(cg).rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  2060. tmpreg64.reghi := tcgppc(cg).rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  2061. a_load64_const_reg(list,value,tmpreg64);
  2062. a_op64_reg_reg_reg(list,op,size,tmpreg64,regsrc,regdst);
  2063. end
  2064. end
  2065. else
  2066. begin
  2067. cg.a_load_reg_reg(list,OS_INT,OS_INT,regsrc.reglo,regdst.reglo);
  2068. cg.a_op_const_reg_reg(list,op,OS_32,aint(value shr 32),regsrc.reghi,
  2069. regdst.reghi);
  2070. end;
  2071. end;
  2072. else
  2073. internalerror(2002072802);
  2074. end;
  2075. end;
  2076. begin
  2077. cg := tcgppc.create;
  2078. cg64 :=tcg64fppc.create;
  2079. end.