cgcpu.pas 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cgobj,cg64f32,cgx86,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,parabase,cgutils,
  25. symconst,symdef,symsym
  26. ;
  27. type
  28. tcg386 = class(tcgx86)
  29. procedure init_register_allocators;override;
  30. procedure do_register_allocation(list:TAsmList;headertai:tai);override;
  31. { passing parameter using push instead of mov }
  32. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  33. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  34. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  35. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  36. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  37. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  38. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  39. procedure g_exception_reason_save(list : TAsmList; const href : treference);override;
  40. procedure g_exception_reason_save_const(list : TAsmList; const href : treference; a: tcgint);override;
  41. procedure g_exception_reason_load(list : TAsmList; const href : treference);override;
  42. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  43. procedure g_maybe_got_init(list: TAsmList); override;
  44. end;
  45. tcg64f386 = class(tcg64f32)
  46. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  47. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  48. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  49. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);override;
  50. private
  51. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  52. end;
  53. procedure create_codegen;
  54. implementation
  55. uses
  56. globals,verbose,systems,cutils,
  57. paramgr,procinfo,fmodule,
  58. rgcpu,rgx86,cpuinfo;
  59. function use_push(const cgpara:tcgpara):boolean;
  60. begin
  61. result:=(not paramanager.use_fixed_stack) and
  62. assigned(cgpara.location) and
  63. (cgpara.location^.loc=LOC_REFERENCE) and
  64. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  65. end;
  66. procedure tcg386.init_register_allocators;
  67. begin
  68. inherited init_register_allocators;
  69. if not(target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  70. (cs_create_pic in current_settings.moduleswitches) then
  71. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP])
  72. else
  73. if (cs_useebp in current_settings.optimizerswitches) and assigned(current_procinfo) and (current_procinfo.framepointer<>NR_EBP) then
  74. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI,RS_EBP],first_int_imreg,[])
  75. else
  76. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  77. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  78. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBWHOLE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  79. rgfpu:=Trgx86fpu.create;
  80. end;
  81. procedure tcg386.do_register_allocation(list:TAsmList;headertai:tai);
  82. begin
  83. if (pi_needs_got in current_procinfo.flags) then
  84. begin
  85. if getsupreg(current_procinfo.got) < first_int_imreg then
  86. include(rg[R_INTREGISTER].used_in_proc,getsupreg(current_procinfo.got));
  87. end;
  88. inherited do_register_allocation(list,headertai);
  89. end;
  90. procedure tcg386.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  91. var
  92. pushsize : tcgsize;
  93. begin
  94. check_register_size(size,r);
  95. if use_push(cgpara) then
  96. begin
  97. cgpara.check_simple_location;
  98. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  99. pushsize:=cgpara.location^.size
  100. else
  101. pushsize:=int_cgsize(cgpara.alignment);
  102. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  103. end
  104. else
  105. inherited a_load_reg_cgpara(list,size,r,cgpara);
  106. end;
  107. procedure tcg386.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  108. var
  109. pushsize : tcgsize;
  110. begin
  111. if use_push(cgpara) then
  112. begin
  113. cgpara.check_simple_location;
  114. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  115. pushsize:=cgpara.location^.size
  116. else
  117. pushsize:=int_cgsize(cgpara.alignment);
  118. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  119. end
  120. else
  121. inherited a_load_const_cgpara(list,size,a,cgpara);
  122. end;
  123. procedure tcg386.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  124. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  125. var
  126. pushsize : tcgsize;
  127. opsize : topsize;
  128. tmpreg : tregister;
  129. href : treference;
  130. begin
  131. if not assigned(paraloc) then
  132. exit;
  133. if (paraloc^.loc<>LOC_REFERENCE) or
  134. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  135. (tcgsize2size[paraloc^.size]>sizeof(aint)) then
  136. internalerror(200501162);
  137. { Pushes are needed in reverse order, add the size of the
  138. current location to the offset where to load from. This
  139. prevents wrong calculations for the last location when
  140. the size is not a power of 2 }
  141. if assigned(paraloc^.next) then
  142. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  143. { Push the data starting at ofs }
  144. href:=r;
  145. inc(href.offset,ofs);
  146. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  147. pushsize:=paraloc^.size
  148. else
  149. pushsize:=int_cgsize(cgpara.alignment);
  150. opsize:=TCgsize2opsize[pushsize];
  151. { for go32v2 we obtain OS_F32,
  152. but pushs is not valid, we need pushl }
  153. if opsize=S_FS then
  154. opsize:=S_L;
  155. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  156. begin
  157. tmpreg:=getintregister(list,pushsize);
  158. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  159. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  160. end
  161. else
  162. begin
  163. make_simple_ref(list,href);
  164. list.concat(taicpu.op_ref(A_PUSH,opsize,href));
  165. end;
  166. end;
  167. var
  168. len : tcgint;
  169. href : treference;
  170. begin
  171. { cgpara.size=OS_NO requires a copy on the stack }
  172. if use_push(cgpara) then
  173. begin
  174. { Record copy? }
  175. if (cgpara.size in [OS_NO,OS_F64]) or (size=OS_NO) then
  176. begin
  177. cgpara.check_simple_location;
  178. len:=align(cgpara.intsize,cgpara.alignment);
  179. g_stackpointer_alloc(list,len);
  180. reference_reset_base(href,NR_STACK_POINTER_REG,0,4);
  181. g_concatcopy(list,r,href,len);
  182. end
  183. else
  184. begin
  185. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  186. internalerror(200501161);
  187. { We need to push the data in reverse order,
  188. therefor we use a recursive algorithm }
  189. pushdata(cgpara.location,0);
  190. end
  191. end
  192. else
  193. inherited a_load_ref_cgpara(list,size,r,cgpara);
  194. end;
  195. procedure tcg386.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  196. var
  197. tmpreg : tregister;
  198. opsize : topsize;
  199. tmpref : treference;
  200. begin
  201. with r do
  202. begin
  203. if use_push(cgpara) then
  204. begin
  205. cgpara.check_simple_location;
  206. opsize:=tcgsize2opsize[OS_ADDR];
  207. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  208. begin
  209. if assigned(symbol) then
  210. begin
  211. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  212. ((r.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  213. (cs_create_pic in current_settings.moduleswitches)) then
  214. begin
  215. tmpreg:=getaddressregister(list);
  216. a_loadaddr_ref_reg(list,r,tmpreg);
  217. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  218. end
  219. else if cs_create_pic in current_settings.moduleswitches then
  220. begin
  221. if offset<>0 then
  222. begin
  223. tmpreg:=getaddressregister(list);
  224. a_loadaddr_ref_reg(list,r,tmpreg);
  225. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  226. end
  227. else
  228. begin
  229. reference_reset_symbol(tmpref,r.symbol,0,r.alignment);
  230. tmpref.refaddr:=addr_pic;
  231. tmpref.base:=current_procinfo.got;
  232. {$ifdef EXTDEBUG}
  233. if not (pi_needs_got in current_procinfo.flags) then
  234. Comment(V_warning,'pi_needs_got not included');
  235. {$endif EXTDEBUG}
  236. include(current_procinfo.flags,pi_needs_got);
  237. list.concat(taicpu.op_ref(A_PUSH,S_L,tmpref));
  238. end
  239. end
  240. else
  241. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset));
  242. end
  243. else
  244. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  245. end
  246. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  247. (offset=0) and (scalefactor=0) and (symbol=nil) then
  248. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  249. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  250. (offset=0) and (symbol=nil) then
  251. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  252. else
  253. begin
  254. tmpreg:=getaddressregister(list);
  255. a_loadaddr_ref_reg(list,r,tmpreg);
  256. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  257. end;
  258. end
  259. else
  260. inherited a_loadaddr_ref_cgpara(list,r,cgpara);
  261. end;
  262. end;
  263. procedure tcg386.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  264. procedure increase_sp(a : tcgint);
  265. var
  266. href : treference;
  267. begin
  268. reference_reset_base(href,NR_STACK_POINTER_REG,a,0);
  269. { normally, lea is a better choice than an add }
  270. list.concat(Taicpu.op_ref_reg(A_LEA,TCGSize2OpSize[OS_ADDR],href,NR_STACK_POINTER_REG));
  271. end;
  272. begin
  273. { MMX needs to call EMMS }
  274. if assigned(rg[R_MMXREGISTER]) and
  275. (rg[R_MMXREGISTER].uses_registers) then
  276. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  277. { remove stackframe }
  278. if not nostackframe then
  279. begin
  280. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  281. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  282. begin
  283. if current_procinfo.final_localsize<>0 then
  284. increase_sp(current_procinfo.final_localsize);
  285. if (not paramanager.use_fixed_stack) then
  286. internal_restore_regs(list,true);
  287. if (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  288. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  289. end
  290. else
  291. begin
  292. if (not paramanager.use_fixed_stack) then
  293. internal_restore_regs(list,not (pi_has_stack_allocs in current_procinfo.flags));
  294. list.concat(Taicpu.op_none(A_LEAVE,S_NO));
  295. end;
  296. list.concat(tai_regalloc.dealloc(current_procinfo.framepointer,nil));
  297. end;
  298. { return from proc }
  299. if (po_interrupt in current_procinfo.procdef.procoptions) and
  300. { this messes up stack alignment }
  301. (target_info.stackalign=4) then
  302. begin
  303. if assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  304. (current_procinfo.procdef.funcretloc[calleeside].location^.loc=LOC_REGISTER) then
  305. begin
  306. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.register)=RS_EAX) then
  307. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  308. else
  309. internalerror(2010053001);
  310. end
  311. else
  312. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  313. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  314. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  315. if (current_procinfo.procdef.funcretloc[calleeside].size in [OS_64,OS_S64]) and
  316. assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  317. assigned(current_procinfo.procdef.funcretloc[calleeside].location^.next) and
  318. (current_procinfo.procdef.funcretloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  319. begin
  320. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.next^.register)=RS_EDX) then
  321. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  322. else
  323. internalerror(2010053002);
  324. end
  325. else
  326. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  327. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  328. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  329. { .... also the segment registers }
  330. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  331. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  332. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  333. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  334. { this restores the flags }
  335. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  336. end
  337. { Routines with the poclearstack flag set use only a ret }
  338. else if (current_procinfo.procdef.proccalloption in clearstack_pocalls) and
  339. (not paramanager.use_fixed_stack) then
  340. begin
  341. { complex return values are removed from stack in C code PM }
  342. { but not on win32 }
  343. { and not for safecall with hidden exceptions, because the result }
  344. { wich contains the exception is passed in EAX }
  345. if ((target_info.system <> system_i386_win32) or
  346. (target_info.abi=abi_old_win32_gnu)) and
  347. not ((current_procinfo.procdef.proccalloption = pocall_safecall) and
  348. (tf_safecall_exceptions in target_info.flags)) and
  349. paramanager.ret_in_param(current_procinfo.procdef.returndef,
  350. current_procinfo.procdef) then
  351. list.concat(Taicpu.Op_const(A_RET,S_W,sizeof(aint)))
  352. else
  353. list.concat(Taicpu.Op_none(A_RET,S_NO));
  354. end
  355. { ... also routines with parasize=0 }
  356. else if (parasize=0) then
  357. list.concat(Taicpu.Op_none(A_RET,S_NO))
  358. else
  359. begin
  360. { parameters are limited to 65535 bytes because ret allows only imm16 }
  361. if (parasize>65535) then
  362. CGMessage(cg_e_parasize_too_big);
  363. list.concat(Taicpu.Op_const(A_RET,S_W,parasize));
  364. end;
  365. end;
  366. procedure tcg386.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  367. var
  368. power : longint;
  369. opsize : topsize;
  370. {$ifndef __NOWINPECOFF__}
  371. again,ok : tasmlabel;
  372. {$endif}
  373. begin
  374. { get stack space }
  375. getcpuregister(list,NR_EDI);
  376. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  377. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  378. { Now EDI contains (high+1). }
  379. { special case handling for elesize=8, 4 and 2:
  380. set ECX = (high+1) instead of ECX = (high+1)*elesize.
  381. In the case of elesize=4 and 2, this allows us to avoid the SHR later.
  382. In the case of elesize=8, we can later use a SHL ECX, 1 instead of
  383. SHR ECX, 2 which is one byte shorter. }
  384. if (elesize=8) or (elesize=4) or (elesize=2) then
  385. begin
  386. { Now EDI contains (high+1). Copy it to ECX for later use. }
  387. getcpuregister(list,NR_ECX);
  388. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  389. end;
  390. { EDI := EDI * elesize }
  391. if (elesize<>1) then
  392. begin
  393. if ispowerof2(elesize, power) then
  394. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  395. else
  396. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  397. end;
  398. if (elesize<>8) and (elesize<>4) and (elesize<>2) then
  399. begin
  400. { Now EDI contains (high+1)*elesize. Copy it to ECX for later use. }
  401. getcpuregister(list,NR_ECX);
  402. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  403. end;
  404. {$ifndef __NOWINPECOFF__}
  405. { windows guards only a few pages for stack growing, }
  406. { so we have to access every page first }
  407. if target_info.system=system_i386_win32 then
  408. begin
  409. current_asmdata.getjumplabel(again);
  410. current_asmdata.getjumplabel(ok);
  411. a_label(list,again);
  412. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  413. a_jmp_cond(list,OC_B,ok);
  414. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  415. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  416. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  417. a_jmp_always(list,again);
  418. a_label(list,ok);
  419. end;
  420. {$endif __NOWINPECOFF__}
  421. { If we were probing pages, EDI=(size mod pagesize) and ESP is decremented
  422. by (size div pagesize)*pagesize, otherwise EDI=size.
  423. Either way, subtracting EDI from ESP will set ESP to desired final value. }
  424. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  425. { align stack on 4 bytes }
  426. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  427. { load destination, don't use a_load_reg_reg, that will add a move instruction
  428. that can confuse the reg allocator }
  429. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  430. { Allocate ESI and load it with source }
  431. getcpuregister(list,NR_ESI);
  432. a_loadaddr_ref_reg(list,ref,NR_ESI);
  433. { calculate size }
  434. opsize:=S_B;
  435. if elesize=8 then
  436. begin
  437. opsize:=S_L;
  438. { ECX is number of qwords, convert to dwords }
  439. list.concat(Taicpu.op_const_reg(A_SHL,S_L,1,NR_ECX))
  440. end
  441. else if elesize=4 then
  442. begin
  443. opsize:=S_L;
  444. { ECX is already number of dwords, so no need to SHL/SHR }
  445. end
  446. else if elesize=2 then
  447. begin
  448. opsize:=S_W;
  449. { ECX is already number of words, so no need to SHL/SHR }
  450. end
  451. else
  452. if (elesize and 3)=0 then
  453. begin
  454. opsize:=S_L;
  455. { ECX is number of bytes, convert to dwords }
  456. list.concat(Taicpu.op_const_reg(A_SHR,S_L,2,NR_ECX))
  457. end
  458. else
  459. if (elesize and 1)=0 then
  460. begin
  461. opsize:=S_W;
  462. { ECX is number of bytes, convert to words }
  463. list.concat(Taicpu.op_const_reg(A_SHR,S_L,1,NR_ECX))
  464. end;
  465. if ts_cld in current_settings.targetswitches then
  466. list.concat(Taicpu.op_none(A_CLD,S_NO));
  467. list.concat(Taicpu.op_none(A_REP,S_NO));
  468. case opsize of
  469. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  470. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  471. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  472. end;
  473. ungetcpuregister(list,NR_EDI);
  474. ungetcpuregister(list,NR_ECX);
  475. ungetcpuregister(list,NR_ESI);
  476. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  477. that can confuse the reg allocator }
  478. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  479. include(current_procinfo.flags,pi_has_stack_allocs);
  480. end;
  481. procedure tcg386.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  482. begin
  483. { Nothing to release }
  484. end;
  485. procedure tcg386.g_exception_reason_save(list : TAsmList; const href : treference);
  486. begin
  487. if not paramanager.use_fixed_stack then
  488. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  489. else
  490. inherited g_exception_reason_save(list,href);
  491. end;
  492. procedure tcg386.g_exception_reason_save_const(list : TAsmList;const href : treference; a: tcgint);
  493. begin
  494. if not paramanager.use_fixed_stack then
  495. list.concat(Taicpu.op_const(A_PUSH,tcgsize2opsize[OS_INT],a))
  496. else
  497. inherited g_exception_reason_save_const(list,href,a);
  498. end;
  499. procedure tcg386.g_exception_reason_load(list : TAsmList; const href : treference);
  500. begin
  501. if not paramanager.use_fixed_stack then
  502. begin
  503. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  504. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  505. end
  506. else
  507. inherited g_exception_reason_load(list,href);
  508. end;
  509. procedure tcg386.g_maybe_got_init(list: TAsmList);
  510. var
  511. notdarwin: boolean;
  512. begin
  513. { allocate PIC register }
  514. if (cs_create_pic in current_settings.moduleswitches) and
  515. (tf_pic_uses_got in target_info.flags) and
  516. (pi_needs_got in current_procinfo.flags) then
  517. begin
  518. notdarwin:=not(target_info.system in [system_i386_darwin,system_i386_iphonesim]);
  519. { on darwin, the got register is virtual (and allocated earlier
  520. already) }
  521. if notdarwin then
  522. { ecx could be used in leaf procedures that don't use ecx to pass
  523. aparameter }
  524. current_procinfo.got:=NR_EBX;
  525. if notdarwin { needs testing before it can be enabled for non-darwin platforms
  526. and
  527. (current_settings.optimizecputype in [cpu_Pentium2,cpu_Pentium3,cpu_Pentium4]) } then
  528. begin
  529. current_module.requires_ebx_pic_helper:=true;
  530. cg.a_call_name_static(list,'fpc_geteipasebx');
  531. end
  532. else
  533. begin
  534. { call/pop is faster than call/ret/mov on Core Solo and later
  535. according to Apple's benchmarking -- and all Intel Macs
  536. have at least a Core Solo (furthermore, the i386 - Pentium 1
  537. don't have a return stack buffer) }
  538. a_call_name_static(list,current_procinfo.CurrGOTLabel.name);
  539. a_label(list,current_procinfo.CurrGotLabel);
  540. list.concat(taicpu.op_reg(A_POP,S_L,current_procinfo.got))
  541. end;
  542. if notdarwin then
  543. begin
  544. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_L,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_'),0,NR_PIC_OFFSET_REG));
  545. list.concat(tai_regalloc.alloc(NR_PIC_OFFSET_REG,nil));
  546. end;
  547. end;
  548. end;
  549. procedure tcg386.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  550. {
  551. possible calling conventions:
  552. default stdcall cdecl pascal register
  553. default(0): OK OK OK OK OK
  554. virtual(1): OK OK OK OK OK(2 or 1)
  555. (0):
  556. set self parameter to correct value
  557. jmp mangledname
  558. (1): The wrapper code use %ecx to reach the virtual method address
  559. set self to correct value
  560. move self,%eax
  561. mov 0(%eax),%ecx ; load vmt
  562. jmp vmtoffs(%ecx) ; method offs
  563. (2): Virtual use values pushed on stack to reach the method address
  564. so the following code be generated:
  565. set self to correct value
  566. push %ebx ; allocate space for function address
  567. push %eax
  568. mov self,%eax
  569. mov 0(%eax),%eax ; load vmt
  570. mov vmtoffs(%eax),eax ; method offs
  571. mov %eax,4(%esp)
  572. pop %eax
  573. ret 0; jmp the address
  574. }
  575. { returns whether ECX is used (either as a parameter or is nonvolatile and shouldn't be changed) }
  576. function is_ecx_used: boolean;
  577. var
  578. i: Integer;
  579. hp: tparavarsym;
  580. paraloc: PCGParaLocation;
  581. begin
  582. if not (RS_ECX in paramanager.get_volatile_registers_int(procdef.proccalloption)) then
  583. exit(true);
  584. for i:=0 to procdef.paras.count-1 do
  585. begin
  586. hp:=tparavarsym(procdef.paras[i]);
  587. procdef.init_paraloc_info(calleeside);
  588. paraloc:=hp.paraloc[calleeside].Location;
  589. while paraloc<>nil do
  590. begin
  591. if (paraloc^.Loc=LOC_REGISTER) and (getsupreg(paraloc^.register)=RS_ECX) then
  592. exit(true);
  593. paraloc:=paraloc^.Next;
  594. end;
  595. end;
  596. Result:=false;
  597. end;
  598. procedure getselftoeax(offs: longint);
  599. var
  600. href : treference;
  601. selfoffsetfromsp : longint;
  602. begin
  603. { mov offset(%esp),%eax }
  604. if (procdef.proccalloption<>pocall_register) then
  605. begin
  606. { framepointer is pushed for nested procs }
  607. if procdef.parast.symtablelevel>normal_function_level then
  608. selfoffsetfromsp:=2*sizeof(aint)
  609. else
  610. selfoffsetfromsp:=sizeof(aint);
  611. reference_reset_base(href,NR_ESP,selfoffsetfromsp+offs,4);
  612. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  613. end;
  614. end;
  615. procedure loadvmtto(reg: tregister);
  616. var
  617. href : treference;
  618. begin
  619. { mov 0(%eax),%reg ; load vmt}
  620. reference_reset_base(href,NR_EAX,0,4);
  621. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,reg);
  622. end;
  623. procedure op_onregmethodaddr(op: TAsmOp; reg: tregister);
  624. var
  625. href : treference;
  626. begin
  627. if (procdef.extnumber=$ffff) then
  628. Internalerror(200006139);
  629. { call/jmp vmtoffs(%reg) ; method offs }
  630. reference_reset_base(href,reg,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  631. list.concat(taicpu.op_ref(op,S_L,href));
  632. end;
  633. procedure loadmethodoffstoeax;
  634. var
  635. href : treference;
  636. begin
  637. if (procdef.extnumber=$ffff) then
  638. Internalerror(200006139);
  639. { mov vmtoffs(%eax),%eax ; method offs }
  640. reference_reset_base(href,NR_EAX,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  641. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  642. end;
  643. var
  644. lab : tasmsymbol;
  645. make_global : boolean;
  646. href : treference;
  647. begin
  648. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  649. Internalerror(200006137);
  650. if not assigned(procdef.struct) or
  651. (procdef.procoptions*[po_classmethod, po_staticmethod,
  652. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  653. Internalerror(200006138);
  654. if procdef.owner.symtabletype<>ObjectSymtable then
  655. Internalerror(200109191);
  656. make_global:=false;
  657. if (not current_module.is_unit) or
  658. create_smartlink or
  659. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  660. make_global:=true;
  661. if make_global then
  662. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  663. else
  664. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  665. { set param1 interface to self }
  666. g_adjust_self_value(list,procdef,ioffset);
  667. if (po_virtualmethod in procdef.procoptions) and
  668. not is_objectpascal_helper(procdef.struct) then
  669. begin
  670. if (procdef.proccalloption=pocall_register) and is_ecx_used then
  671. begin
  672. { case 2 }
  673. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EBX)); { allocate space for address}
  674. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  675. getselftoeax(8);
  676. loadvmtto(NR_EAX);
  677. loadmethodoffstoeax;
  678. { mov %eax,4(%esp) }
  679. reference_reset_base(href,NR_ESP,4,4);
  680. list.concat(taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  681. { pop %eax }
  682. list.concat(taicpu.op_reg(A_POP,S_L,NR_EAX));
  683. { ret ; jump to the address }
  684. list.concat(taicpu.op_none(A_RET,S_L));
  685. end
  686. else
  687. begin
  688. { case 1 }
  689. getselftoeax(0);
  690. loadvmtto(NR_ECX);
  691. op_onregmethodaddr(A_JMP,NR_ECX);
  692. end;
  693. end
  694. { case 0 }
  695. else
  696. begin
  697. if (target_info.system <> system_i386_darwin) then
  698. begin
  699. lab:=current_asmdata.RefAsmSymbol(procdef.mangledname);
  700. list.concat(taicpu.op_sym(A_JMP,S_NO,lab))
  701. end
  702. else
  703. list.concat(taicpu.op_sym(A_JMP,S_NO,get_darwin_call_stub(procdef.mangledname,false)))
  704. end;
  705. List.concat(Tai_symbol_end.Createname(labelname));
  706. end;
  707. { ************* 64bit operations ************ }
  708. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  709. begin
  710. case op of
  711. OP_ADD :
  712. begin
  713. op1:=A_ADD;
  714. op2:=A_ADC;
  715. end;
  716. OP_SUB :
  717. begin
  718. op1:=A_SUB;
  719. op2:=A_SBB;
  720. end;
  721. OP_XOR :
  722. begin
  723. op1:=A_XOR;
  724. op2:=A_XOR;
  725. end;
  726. OP_OR :
  727. begin
  728. op1:=A_OR;
  729. op2:=A_OR;
  730. end;
  731. OP_AND :
  732. begin
  733. op1:=A_AND;
  734. op2:=A_AND;
  735. end;
  736. else
  737. internalerror(200203241);
  738. end;
  739. end;
  740. procedure tcg64f386.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  741. var
  742. op1,op2 : TAsmOp;
  743. tempref : treference;
  744. begin
  745. if not(op in [OP_NEG,OP_NOT]) then
  746. begin
  747. get_64bit_ops(op,op1,op2);
  748. tempref:=ref;
  749. tcgx86(cg).make_simple_ref(list,tempref);
  750. list.concat(taicpu.op_ref_reg(op1,S_L,tempref,reg.reglo));
  751. inc(tempref.offset,4);
  752. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  753. end
  754. else
  755. begin
  756. a_load64_ref_reg(list,ref,reg);
  757. a_op64_reg_reg(list,op,size,reg,reg);
  758. end;
  759. end;
  760. procedure tcg64f386.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  761. var
  762. op1,op2 : TAsmOp;
  763. begin
  764. case op of
  765. OP_NEG :
  766. begin
  767. if (regsrc.reglo<>regdst.reglo) then
  768. a_load64_reg_reg(list,regsrc,regdst);
  769. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  770. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  771. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  772. exit;
  773. end;
  774. OP_NOT :
  775. begin
  776. if (regsrc.reglo<>regdst.reglo) then
  777. a_load64_reg_reg(list,regsrc,regdst);
  778. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  779. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  780. exit;
  781. end;
  782. end;
  783. get_64bit_ops(op,op1,op2);
  784. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  785. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  786. end;
  787. procedure tcg64f386.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  788. var
  789. op1,op2 : TAsmOp;
  790. begin
  791. case op of
  792. OP_AND,OP_OR,OP_XOR:
  793. begin
  794. cg.a_op_const_reg(list,op,OS_32,tcgint(lo(value)),reg.reglo);
  795. cg.a_op_const_reg(list,op,OS_32,tcgint(hi(value)),reg.reghi);
  796. end;
  797. OP_ADD, OP_SUB:
  798. begin
  799. // can't use a_op_const_ref because this may use dec/inc
  800. get_64bit_ops(op,op1,op2);
  801. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  802. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  803. end;
  804. else
  805. internalerror(200204021);
  806. end;
  807. end;
  808. procedure tcg64f386.a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);
  809. var
  810. op1,op2 : TAsmOp;
  811. tempref : treference;
  812. begin
  813. tempref:=ref;
  814. tcgx86(cg).make_simple_ref(list,tempref);
  815. case op of
  816. OP_AND,OP_OR,OP_XOR:
  817. begin
  818. cg.a_op_const_ref(list,op,OS_32,tcgint(lo(value)),tempref);
  819. inc(tempref.offset,4);
  820. cg.a_op_const_ref(list,op,OS_32,tcgint(hi(value)),tempref);
  821. end;
  822. OP_ADD, OP_SUB:
  823. begin
  824. get_64bit_ops(op,op1,op2);
  825. // can't use a_op_const_ref because this may use dec/inc
  826. list.concat(taicpu.op_const_ref(op1,S_L,aint(lo(value)),tempref));
  827. inc(tempref.offset,4);
  828. list.concat(taicpu.op_const_ref(op2,S_L,aint(hi(value)),tempref));
  829. end;
  830. else
  831. internalerror(200204022);
  832. end;
  833. end;
  834. procedure create_codegen;
  835. begin
  836. cg := tcg386.create;
  837. cg64 := tcg64f386.create;
  838. end;
  839. end.