narmadd.pas 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. {
  2. $Id$
  3. Copyright (c) 2000-2002 by Florian Klaempfl
  4. Code generation for add nodes on the ARM
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit narmadd;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. node,ncgadd,cpubase;
  23. type
  24. tarmaddnode = class(tcgaddnode)
  25. private
  26. function GetResFlags(unsigned:Boolean):TResFlags;
  27. protected
  28. procedure second_addfloat;override;
  29. procedure second_cmpfloat;override;
  30. procedure second_cmpordinal;override;
  31. procedure second_cmpsmallset;override;
  32. procedure second_cmp64bit;override;
  33. end;
  34. implementation
  35. uses
  36. globtype,systems,
  37. cutils,verbose,globals,
  38. symconst,symdef,paramgr,
  39. aasmbase,aasmtai,aasmcpu,defutil,htypechk,
  40. cgbase,cgutils,cgcpu,
  41. cpuinfo,pass_1,pass_2,regvars,
  42. cpupara,
  43. ncon,nset,nadd,
  44. ncgutil,tgobj,rgobj,rgcpu,cgobj,cg64f32;
  45. {*****************************************************************************
  46. TSparcAddNode
  47. *****************************************************************************}
  48. function tarmaddnode.GetResFlags(unsigned:Boolean):TResFlags;
  49. begin
  50. case NodeType of
  51. equaln:
  52. GetResFlags:=F_EQ;
  53. unequaln:
  54. GetResFlags:=F_NE;
  55. else
  56. if not(unsigned) then
  57. begin
  58. if nf_swaped in flags then
  59. case NodeType of
  60. ltn:
  61. GetResFlags:=F_GT;
  62. lten:
  63. GetResFlags:=F_GE;
  64. gtn:
  65. GetResFlags:=F_LT;
  66. gten:
  67. GetResFlags:=F_LE;
  68. end
  69. else
  70. case NodeType of
  71. ltn:
  72. GetResFlags:=F_LT;
  73. lten:
  74. GetResFlags:=F_LE;
  75. gtn:
  76. GetResFlags:=F_GT;
  77. gten:
  78. GetResFlags:=F_GE;
  79. end;
  80. end
  81. else
  82. begin
  83. if nf_swaped in Flags then
  84. case NodeType of
  85. ltn:
  86. GetResFlags:=F_HI;
  87. lten:
  88. GetResFlags:=F_CS;
  89. gtn:
  90. GetResFlags:=F_CC;
  91. gten:
  92. GetResFlags:=F_LS;
  93. end
  94. else
  95. case NodeType of
  96. ltn:
  97. GetResFlags:=F_CC;
  98. lten:
  99. GetResFlags:=F_LS;
  100. gtn:
  101. GetResFlags:=F_HI;
  102. gten:
  103. GetResFlags:=F_CS;
  104. end;
  105. end;
  106. end;
  107. end;
  108. procedure tarmaddnode.second_addfloat;
  109. var
  110. op : TAsmOp;
  111. begin
  112. case aktfputype of
  113. fpu_fpa,
  114. fpu_fpa10,
  115. fpu_fpa11:
  116. begin
  117. pass_left_right;
  118. if (nf_swaped in flags) then
  119. swapleftright;
  120. case nodetype of
  121. addn :
  122. op:=A_ADF;
  123. muln :
  124. op:=A_MUF;
  125. subn :
  126. op:=A_SUF;
  127. slashn :
  128. op:=A_DVF;
  129. else
  130. internalerror(200308313);
  131. end;
  132. { force fpureg as location, left right doesn't matter
  133. as both will be in a fpureg }
  134. location_force_fpureg(exprasmlist,left.location,true);
  135. location_force_fpureg(exprasmlist,right.location,(left.location.loc<>LOC_CFPUREGISTER));
  136. location_reset(location,LOC_FPUREGISTER,def_cgsize(resulttype.def));
  137. if left.location.loc<>LOC_CFPUREGISTER then
  138. location.register:=left.location.register
  139. else
  140. location.register:=right.location.register;
  141. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg_reg(op,
  142. location.register,left.location.register,right.location.register),
  143. cgsize2fpuoppostfix[def_cgsize(resulttype.def)]));
  144. location.loc:=LOC_FPUREGISTER;
  145. end;
  146. fpu_soft:
  147. { this case should be handled already by pass1 }
  148. internalerror(200308252);
  149. else
  150. internalerror(200308251);
  151. end;
  152. end;
  153. procedure tarmaddnode.second_cmpfloat;
  154. begin
  155. pass_left_right;
  156. if (nf_swaped in flags) then
  157. swapleftright;
  158. { force fpureg as location, left right doesn't matter
  159. as both will be in a fpureg }
  160. location_force_fpureg(exprasmlist,left.location,true);
  161. location_force_fpureg(exprasmlist,right.location,true);
  162. location_reset(location,LOC_FLAGS,OS_NO);
  163. location.resflags:=getresflags(true);
  164. if nodetype in [equaln,unequaln] then
  165. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg(A_CMF,
  166. left.location.register,right.location.register),
  167. cgsize2fpuoppostfix[def_cgsize(resulttype.def)]))
  168. else
  169. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg(A_CMFE,
  170. left.location.register,right.location.register),
  171. cgsize2fpuoppostfix[def_cgsize(resulttype.def)]));
  172. location_reset(location,LOC_FLAGS,OS_NO);
  173. location.resflags:=getresflags(false);
  174. end;
  175. procedure tarmaddnode.second_cmpsmallset;
  176. var
  177. tmpreg : tregister;
  178. begin
  179. pass_left_right;
  180. location_reset(location,LOC_FLAGS,OS_NO);
  181. force_reg_left_right(false,false);
  182. case nodetype of
  183. equaln:
  184. begin
  185. exprasmlist.concat(taicpu.op_reg_reg(A_CMP,left.location.register,right.location.register));
  186. location.resflags:=F_EQ;
  187. end;
  188. unequaln:
  189. begin
  190. exprasmlist.concat(taicpu.op_reg_reg(A_CMP,left.location.register,right.location.register));
  191. location.resflags:=F_NE;
  192. end;
  193. lten,
  194. gten:
  195. begin
  196. if (not(nf_swaped in flags) and
  197. (nodetype = lten)) or
  198. ((nf_swaped in flags) and
  199. (nodetype = gten)) then
  200. swapleftright;
  201. tmpreg:=cg.getintregister(exprasmlist,location.size);
  202. exprasmlist.concat(taicpu.op_reg_reg_reg(A_AND,tmpreg,left.location.register,right.location.register));
  203. exprasmlist.concat(taicpu.op_reg_reg(A_CMP,tmpreg,right.location.register));
  204. location.resflags:=F_EQ;
  205. end;
  206. else
  207. internalerror(2004012401);
  208. end;
  209. end;
  210. procedure tarmaddnode.second_cmp64bit;
  211. var
  212. unsigned : boolean;
  213. tmpreg : tregister;
  214. begin
  215. pass_left_right;
  216. force_reg_left_right(false,false);
  217. unsigned:=not(is_signed(left.resulttype.def)) or
  218. not(is_signed(right.resulttype.def));
  219. location_reset(location,LOC_FLAGS,OS_NO);
  220. location.resflags:=getresflags(unsigned);
  221. { operation requiring proper N, Z and C flags ? }
  222. if unsigned or (nodetype in [equaln,unequaln]) then
  223. begin
  224. exprasmlist.concat(taicpu.op_reg_reg(A_CMP,left.location.register64.reghi,right.location.register64.reghi));
  225. exprasmlist.concat(setcondition(taicpu.op_reg_reg(A_CMP,left.location.register64.reglo,right.location.register64.reglo),C_EQ));
  226. end
  227. { operation requiring proper N, V and C flags ? }
  228. else if nodetype in [gten,ltn] then
  229. begin
  230. tmpreg:=cg.getintregister(exprasmlist,location.size);
  231. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,tmpreg,left.location.register64.reglo,right.location.register64.reglo),PF_S));
  232. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,tmpreg,left.location.register64.reghi,right.location.register64.reghi),PF_S));
  233. end
  234. else
  235. { operation requiring proper N, Z and V flags ? }
  236. begin
  237. { this isn't possible so swap operands and use the "reverse" operation }
  238. tmpreg:=cg.getintregister(exprasmlist,location.size);
  239. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,tmpreg,right.location.register64.reglo,left.location.register64.reglo),PF_S));
  240. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,tmpreg,right.location.register64.reghi,left.location.register64.reghi),PF_S));
  241. if nf_swaped in flags then
  242. begin
  243. if location.resflags=F_LT then
  244. location.resflags:=F_GT
  245. else if location.resflags=F_GE then
  246. location.resflags:=F_LE
  247. else
  248. internalerror(200401221);
  249. end
  250. else
  251. begin
  252. if location.resflags=F_GT then
  253. location.resflags:=F_LT
  254. else if location.resflags=F_LE then
  255. location.resflags:=F_GE
  256. else
  257. internalerror(200401221);
  258. end;
  259. end;
  260. end;
  261. procedure tarmaddnode.second_cmpordinal;
  262. var
  263. unsigned : boolean;
  264. tmpreg : tregister;
  265. b : byte;
  266. begin
  267. pass_left_right;
  268. force_reg_left_right(true,true);
  269. unsigned:=not(is_signed(left.resulttype.def)) or
  270. not(is_signed(right.resulttype.def));
  271. if right.location.loc = LOC_CONSTANT then
  272. begin
  273. if is_shifter_const(right.location.value,b) then
  274. exprasmlist.concat(taicpu.op_reg_const(A_CMP,left.location.register,right.location.value))
  275. else
  276. begin
  277. tmpreg:=cg.getintregister(exprasmlist,location.size);
  278. cg.a_load_const_reg(exprasmlist,OS_INT,
  279. right.location.value,tmpreg);
  280. exprasmlist.concat(taicpu.op_reg_reg(A_CMP,left.location.register,tmpreg));
  281. end;
  282. end
  283. else
  284. exprasmlist.concat(taicpu.op_reg_reg(A_CMP,left.location.register,right.location.register));
  285. location_reset(location,LOC_FLAGS,OS_NO);
  286. location.resflags:=getresflags(unsigned);
  287. end;
  288. begin
  289. caddnode:=tarmaddnode;
  290. end.
  291. {
  292. $Log$
  293. Revision 1.19 2004-11-01 17:41:28 florian
  294. * fixed arm compilation with cgutils
  295. * ...
  296. Revision 1.18 2004/10/31 16:04:30 florian
  297. * fixed compilation of system unit on arm
  298. Revision 1.17 2004/10/24 17:32:53 florian
  299. * fixed several arm compiler bugs
  300. Revision 1.16 2004/10/24 07:54:25 florian
  301. * fixed compilation of arm compiler
  302. Revision 1.15 2004/06/20 08:55:31 florian
  303. * logs truncated
  304. Revision 1.14 2004/03/23 21:03:50 florian
  305. * arm assembler instructions can have 4 operands
  306. * qword comparisations fixed
  307. Revision 1.13 2004/03/13 18:45:40 florian
  308. * floating compares fixed
  309. * unary minus for floats fixed
  310. Revision 1.12 2004/03/11 22:41:37 florian
  311. + second_cmpfloat implemented, needs probably to be fixed
  312. Revision 1.11 2004/01/26 19:05:56 florian
  313. * fixed several arm issues
  314. Revision 1.10 2004/01/24 20:19:46 florian
  315. * fixed some spilling stuff
  316. + not(<int64>) implemented
  317. + small set comparisations implemented
  318. }