cpubase.pas 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. Contains the base types for the PowerPC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. { This Unit contains the base types for the PowerPC
  19. }
  20. unit cpubase;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. strings,globtype,
  25. cutils,cclasses,aasmbase,cpuinfo,cgbase;
  26. {*****************************************************************************
  27. Assembler Opcodes
  28. *****************************************************************************}
  29. type
  30. TAsmOp=(A_None,
  31. { normal opcodes }
  32. a_add, a_add_, a_addo, a_addo_, a_addc, a_addc_, a_addco, a_addco_,
  33. a_adde, a_adde_, a_addeo, a_addeo_, a_addi, a_addic, a_addic_, a_addis,
  34. a_addme, a_addme_, a_addmeo, a_addmeo_, a_addze, a_addze_, a_addzeo,
  35. a_addzeo_, a_and, a_and_, a_andc, a_andc_, a_andi_, a_andis_, a_b,
  36. a_ba, a_bl, a_bla, a_bc, a_bca, a_bcl, a_bcla, a_bcctr, a_bcctrl, a_bclr,
  37. a_bclrl, a_cmp, a_cmpi, a_cmpl, a_cmpli, a_cntlzw, a_cntlzw_, a_crand,
  38. a_crandc, a_creqv, a_crnand, a_crnor, a_cror, a_crorc, a_crxor, a_dcba,
  39. a_dcbf, a_dcbi, a_dcbst, a_dcbt, a_dcbtst, a_dcbz, a_divw, a_divw_, a_divwo, a_divwo_,
  40. a_divwu, a_divwu_, a_divwuo, a_divwuo_, a_eciwx, a_ecowx, a_eieio, a_eqv,
  41. a_eqv_, a_extsb, a_extsb_, a_extsh, a_extsh_, a_fabs, a_fabs_, a_fadd,
  42. a_fadd_, a_fadds, a_fadds_, a_fcmpo, a_fcmpu, a_fctiw, a_fctw_, a_fctwz,
  43. a_fctwz_, a_fdiv, a_fdiv_, a_fdivs, a_fdivs_, a_fmadd, a_fmadd_, a_fmadds,
  44. a_fmadds_, a_fmr, a_fmsub, a_fmsub_, a_fmsubs, a_fmsubs_, a_fmul, a_fmul_,
  45. a_fmuls, a_fmuls_, a_fnabs, a_fnabs_, a_fneg, a_fneg_, a_fnmadd,
  46. a_fnmadd_, a_fnmadds, a_fnmadds_, a_fnmsub, a_fnmsub_, a_fnmsubs,
  47. a_fnmsubs_, a_fres, a_fres_, a_frsp, a_frsp_, a_frsqrte, a_frsqrte_,
  48. a_fsel, a_fsel_, a_fsqrt, a_fsqrt_, a_fsqrts, a_fsqrts_, a_fsub, a_fsub_,
  49. a_fsubs, a_fsubs_, a_icbi, a_isync, a_lbz, a_lbzu, a_lbzux, a_lbzx,
  50. a_lfd, a_lfdu, a_lfdux, a_lfdx, a_lfs, a_lfsu, a_lfsux, a_lfsx, a_lha,
  51. a_lhau, a_lhaux, a_lhax, a_hbrx, a_lhz, a_lhzu, a_lhzux, a_lhzx, a_lmw,
  52. a_lswi, a_lswx, a_lwarx, a_lwbrx, a_lwz, a_lwzu, a_lwzux, a_lwzx, a_mcrf,
  53. a_mcrfs, a_mcrxr, a_lcrxe, a_mfcr, a_mffs, a_maffs_, a_mfmsr, a_mfspr, a_mfsr,
  54. a_mfsrin, a_mftb, a_mtcrf, a_mtfsb0, a_mtfsb1, a_mtfsf, a_mtfsf_,
  55. a_mtfsfi, a_mtfsfi_, a_mtmsr, a_mtspr, a_mtsr, a_mtsrin, a_mulhw,
  56. a_mulhw_, a_mulhwu, a_mulhwu_, a_mulli, a_mullw, a_mullw_, a_mullwo,
  57. a_mullwo_, a_nand, a_nand_, a_neg, a_neg_, a_nego, a_nego_, a_nor, a_nor_,
  58. a_or, a_or_, a_orc, a_orc_, a_ori, a_oris, a_rfi, a_rlwimi, a_rlwimi_,
  59. a_rlwinm, a_rlwinm_, a_rlwnm, a_sc, a_slw, a_slw_, a_sraw, a_sraw_,
  60. a_srawi, a_srawi_,a_srw, a_srw_, a_stb, a_stbu, a_stbux, a_stbx, a_stfd,
  61. a_stfdu, a_stfdux, a_stfdx, a_stfiwx, a_stfs, a_stfsu, a_stfsux, a_stfsx,
  62. a_sth, a_sthbrx, a_sthu, a_sthux, a_sthx, a_stmw, a_stswi, a_stswx, a_stw,
  63. a_stwbrx, a_stwcx_, a_stwu, a_stwux, a_stwx, a_subf, a_subf_, a_subfo,
  64. a_subfo_, a_subfc, a_subfc_, a_subfco, a_subfco_, a_subfe, a_subfe_,
  65. a_subfeo, a_subfeo_, a_subfic, a_subfme, a_subfme_, a_subfmeo, a_subfmeo_,
  66. a_subfze, a_subfze_, a_subfzeo, a_subfzeo_, a_sync, a_tlbia, a_tlbie,
  67. a_tlbsync, a_tw, a_twi, a_xor, a_xor_, a_xori, a_xoris,
  68. { simplified mnemonics }
  69. a_subi, a_subis, a_subic, a_subic_, a_sub, a_sub_, a_subo, a_subo_,
  70. a_subc, a_subc_, a_subco, a_subco_, a_cmpwi, a_cmpw, a_cmplwi, a_cmplw,
  71. a_extlwi, a_extlwi_, a_extrwi, a_extrwi_, a_inslwi, a_inslwi_, a_insrwi,
  72. a_insrwi_, a_rotlwi, a_rotlwi_, a_rotlw, a_rotlw_, a_slwi, a_slwi_,
  73. a_srwi, a_srwi_, a_clrlwi, a_clrlwi_, a_clrrwi, a_clrrwi_, a_clrslwi,
  74. a_clrslwi_, a_blr, a_bctr, a_blrl, a_bctrl, a_crset, a_crclr, a_crmove,
  75. a_crnot, a_mt {move to special prupose reg}, a_mf {move from special purpose reg},
  76. a_nop, a_li, a_lis, a_la, a_mr, a_mr_, a_not, a_mtcr, a_mtlr, a_mflr,
  77. a_mtctr, a_mfctr);
  78. {# This should define the array of instructions as string }
  79. op2strtable=array[tasmop] of string[8];
  80. Const
  81. {# First value of opcode enumeration }
  82. firstop = low(tasmop);
  83. {# Last value of opcode enumeration }
  84. lastop = high(tasmop);
  85. {*****************************************************************************
  86. Registers
  87. *****************************************************************************}
  88. type
  89. { Number of registers used for indexing in tables }
  90. tregisterindex=0..{$i rppcnor.inc}-1;
  91. totherregisterset = set of tregisterindex;
  92. const
  93. maxvarregs = 32-6; { 32 int registers - r0 - stackpointer - r2 - 3 scratch registers }
  94. maxfpuvarregs = 28; { 32 fpuregisters - some scratch registers (minimally 2) }
  95. { Available Superregisters }
  96. {$i rppcsup.inc}
  97. { No Subregisters }
  98. R_SUBWHOLE=R_SUBNONE;
  99. { Available Registers }
  100. {$i rppccon.inc}
  101. { Integer Super registers first and last }
  102. first_int_imreg = $20;
  103. { Float Super register first and last }
  104. first_fpu_imreg = $20;
  105. { MM Super register first and last }
  106. first_mm_imreg = $20;
  107. {$warning TODO Calculate bsstart}
  108. regnumber_count_bsstart = 64;
  109. regnumber_table : array[tregisterindex] of tregister = (
  110. {$i rppcnum.inc}
  111. );
  112. regstabs_table : array[tregisterindex] of shortint = (
  113. {$i rppcstab.inc}
  114. );
  115. regdwarf_table : array[tregisterindex] of shortint = (
  116. {$i rppcdwrf.inc}
  117. );
  118. {*****************************************************************************
  119. Conditions
  120. *****************************************************************************}
  121. type
  122. TAsmCondFlag = (C_None { unconditional jumps },
  123. { conditions when not using ctr decrement etc }
  124. C_LT,C_LE,C_EQ,C_GE,C_GT,C_NL,C_NE,C_NG,C_SO,C_NS,C_UN,C_NU,
  125. { conditions when using ctr decrement etc }
  126. C_T,C_F,C_DNZ,C_DNZT,C_DNZF,C_DZ,C_DZT,C_DZF);
  127. TDirHint = (DH_None,DH_Minus,DH_Plus);
  128. const
  129. { these are in the XER, but when moved to CR_x they correspond with the }
  130. { bits below }
  131. C_OV = C_GT;
  132. C_CA = C_EQ;
  133. C_NO = C_NG;
  134. C_NC = C_NE;
  135. type
  136. TAsmCond = packed record
  137. dirhint : tdirhint;
  138. case simple: boolean of
  139. false: (BO, BI: byte);
  140. true: (
  141. cond: TAsmCondFlag;
  142. case byte of
  143. 0: ();
  144. { specifies in which part of the cr the bit has to be }
  145. { tested for blt,bgt,beq,..,bnu }
  146. 1: (cr: RS_CR0..RS_CR7);
  147. { specifies the bit to test for bt,bf,bdz,..,bdzf }
  148. 2: (crbit: byte)
  149. );
  150. end;
  151. const
  152. AsmCondFlag2BO: Array[C_T..C_DZF] of Byte =
  153. (12,4,16,8,0,18,10,2);
  154. AsmCondFlag2BOLT_NU: Array[C_LT..C_NU] of Byte =
  155. (12,4,12,4,12,4,4,4,12,4,12,4);
  156. AsmCondFlag2BI: Array[C_LT..C_NU] of Byte =
  157. (0,1,2,0,1,0,2,1,3,3,3,3);
  158. AsmCondFlagTF: Array[TAsmCondFlag] of Boolean =
  159. (false,true,false,true,false,true,false,false,false,true,false,true,false,
  160. true,false,false,true,false,false,true,false);
  161. AsmCondFlag2Str: Array[TAsmCondFlag] of string[4] = ({cf_none}'',
  162. { conditions when not using ctr decrement etc}
  163. 'lt','le','eq','ge','gt','nl','ne','ng','so','ns','un','nu',
  164. 't','f','dnz','dnzt','dnzf','dz','dzt','dzf');
  165. UpperAsmCondFlag2Str: Array[TAsmCondFlag] of string[4] = ({cf_none}'',
  166. { conditions when not using ctr decrement etc}
  167. 'LT','LE','EQ','GE','GT','NL','NE','NG','SO','NS','UN','NU',
  168. 'T','F','DNZ','DNZT','DNZF','DZ','DZT','DZF');
  169. const
  170. CondAsmOps=3;
  171. CondAsmOp:array[0..CondAsmOps-1] of TasmOp=(
  172. A_BC, A_TW, A_TWI
  173. );
  174. {*****************************************************************************
  175. Flags
  176. *****************************************************************************}
  177. type
  178. TResFlagsEnum = (F_EQ,F_NE,F_LT,F_LE,F_GT,F_GE,F_SO,F_FX,F_FEX,F_VX,F_OX);
  179. TResFlags = record
  180. cr: RS_CR0..RS_CR7;
  181. flag: TResFlagsEnum;
  182. end;
  183. (*
  184. const
  185. { arrays for boolean location conversions }
  186. flag_2_cond : array[TResFlags] of TAsmCond =
  187. (C_E,C_NE,C_LT,C_LE,C_GT,C_GE,???????????????);
  188. *)
  189. {*****************************************************************************
  190. Reference
  191. *****************************************************************************}
  192. const
  193. symaddr2str: array[trefaddr] of string[3] = ('','','@ha','@l','');
  194. const
  195. { MacOS only. Whether the direct data area (TOC) directly contain
  196. global variables. Otherwise it contains pointers to global variables. }
  197. macos_direct_globals = false;
  198. {*****************************************************************************
  199. Operand Sizes
  200. *****************************************************************************}
  201. {*****************************************************************************
  202. Constants
  203. *****************************************************************************}
  204. const
  205. max_operands = 5;
  206. {*****************************************************************************
  207. Default generic sizes
  208. *****************************************************************************}
  209. {# Defines the default address size for a processor, }
  210. OS_ADDR = OS_32;
  211. {# the natural int size for a processor, }
  212. OS_INT = OS_32;
  213. {# the maximum float size for a processor, }
  214. OS_FLOAT = OS_F64;
  215. {# the size of a vector register for a processor }
  216. OS_VECTOR = OS_M128;
  217. {*****************************************************************************
  218. GDB Information
  219. *****************************************************************************}
  220. {# Register indexes for stabs information, when some
  221. parameters or variables are stored in registers.
  222. Taken from rs6000.h (DBX_REGISTER_NUMBER)
  223. from GCC 3.x source code. PowerPC has 1:1 mapping
  224. according to the order of the registers defined
  225. in GCC
  226. }
  227. stab_regindex : array[tregisterindex] of shortint = (
  228. {$i rppcstab.inc}
  229. );
  230. {*****************************************************************************
  231. Generic Register names
  232. *****************************************************************************}
  233. {# Stack pointer register }
  234. NR_STACK_POINTER_REG = NR_R1;
  235. RS_STACK_POINTER_REG = RS_R1;
  236. {# Frame pointer register }
  237. NR_FRAME_POINTER_REG = NR_STACK_POINTER_REG;
  238. RS_FRAME_POINTER_REG = RS_STACK_POINTER_REG;
  239. {# Register for addressing absolute data in a position independant way,
  240. such as in PIC code. The exact meaning is ABI specific. For
  241. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  242. Taken from GCC rs6000.h
  243. }
  244. {$warning As indicated in rs6000.h, but can't find it anywhere else!}
  245. NR_PIC_OFFSET_REG = NR_R30;
  246. { Return address of a function }
  247. NR_RETURN_ADDRESS_REG = NR_R0;
  248. { Results are returned in this register (32-bit values) }
  249. NR_FUNCTION_RETURN_REG = NR_R3;
  250. RS_FUNCTION_RETURN_REG = RS_R3;
  251. { Low part of 64bit return value }
  252. NR_FUNCTION_RETURN64_LOW_REG = NR_R4;
  253. RS_FUNCTION_RETURN64_LOW_REG = RS_R4;
  254. { High part of 64bit return value }
  255. NR_FUNCTION_RETURN64_HIGH_REG = NR_R3;
  256. RS_FUNCTION_RETURN64_HIGH_REG = RS_R3;
  257. { The value returned from a function is available in this register }
  258. NR_FUNCTION_RESULT_REG = NR_FUNCTION_RETURN_REG;
  259. RS_FUNCTION_RESULT_REG = RS_FUNCTION_RETURN_REG;
  260. { The lowh part of 64bit value returned from a function }
  261. NR_FUNCTION_RESULT64_LOW_REG = NR_FUNCTION_RETURN64_LOW_REG;
  262. RS_FUNCTION_RESULT64_LOW_REG = RS_FUNCTION_RETURN64_LOW_REG;
  263. { The high part of 64bit value returned from a function }
  264. NR_FUNCTION_RESULT64_HIGH_REG = NR_FUNCTION_RETURN64_HIGH_REG;
  265. RS_FUNCTION_RESULT64_HIGH_REG = RS_FUNCTION_RETURN64_HIGH_REG;
  266. NR_FPU_RESULT_REG = NR_F1;
  267. NR_MM_RESULT_REG = NR_M0;
  268. {*****************************************************************************
  269. GCC /ABI linking information
  270. *****************************************************************************}
  271. {# Registers which must be saved when calling a routine declared as
  272. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  273. saved should be the ones as defined in the target ABI and / or GCC.
  274. This value can be deduced from CALLED_USED_REGISTERS array in the
  275. GCC source.
  276. }
  277. saved_standard_registers : array[0..18] of tsuperregister = (
  278. RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  279. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24,RS_R25,RS_R26,RS_R27,RS_R28,RS_R29,
  280. RS_R30,RS_R31
  281. );
  282. {# Required parameter alignment when calling a routine declared as
  283. stdcall and cdecl. The alignment value should be the one defined
  284. by GCC or the target ABI.
  285. The value of this constant is equal to the constant
  286. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  287. }
  288. std_param_align = 4; { for 32-bit version only }
  289. {*****************************************************************************
  290. CPU Dependent Constants
  291. *****************************************************************************}
  292. LinkageAreaSizeAIX = 24;
  293. LinkageAreaSizeSYSV = 8;
  294. { offset in the linkage area for the saved stack pointer }
  295. LA_SP = 0;
  296. { offset in the linkage area for the saved conditional register}
  297. LA_CR_AIX = 4;
  298. { offset in the linkage area for the saved link register}
  299. LA_LR_AIX = 8;
  300. LA_LR_SYSV = 4;
  301. { offset in the linkage area for the saved RTOC register}
  302. LA_RTOC_AIX = 20;
  303. PARENT_FRAMEPOINTER_OFFSET = 12;
  304. NR_RTOC = NR_R2;
  305. {*****************************************************************************
  306. Helpers
  307. *****************************************************************************}
  308. function is_calljmp(o:tasmop):boolean;
  309. procedure inverse_flags(var r : TResFlags);
  310. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  311. function flags_to_cond(const f: TResFlags) : TAsmCond;
  312. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  313. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  314. function cgsize2subreg(s:Tcgsize):Tsubregister;
  315. { Returns the tcgsize corresponding with the size of reg.}
  316. function reg_cgsize(const reg: tregister) : tcgsize;
  317. function findreg_by_number(r:Tregister):tregisterindex;
  318. function std_regnum_search(const s:string):Tregister;
  319. function std_regname(r:Tregister):string;
  320. function is_condreg(r : tregister):boolean;
  321. implementation
  322. uses
  323. rgBase,verbose;
  324. const
  325. std_regname_table : array[tregisterindex] of string[7] = (
  326. {$i rppcstd.inc}
  327. );
  328. regnumber_index : array[tregisterindex] of tregisterindex = (
  329. {$i rppcrni.inc}
  330. );
  331. std_regname_index : array[tregisterindex] of tregisterindex = (
  332. {$i rppcsri.inc}
  333. );
  334. {*****************************************************************************
  335. Helpers
  336. *****************************************************************************}
  337. function is_calljmp(o:tasmop):boolean;
  338. begin
  339. is_calljmp:=false;
  340. case o of
  341. A_B,A_BA,A_BL,A_BLA,A_BC,A_BCA,A_BCL,A_BCLA,A_BCCTR,A_BCCTRL,A_BCLR,
  342. A_BCLRL,A_TW,A_TWI: is_calljmp:=true;
  343. end;
  344. end;
  345. procedure inverse_flags(var r: TResFlags);
  346. const
  347. inv_flags: array[F_EQ..F_GE] of TResFlagsEnum =
  348. (F_NE,F_EQ,F_GE,F_GE,F_LE,F_LT);
  349. begin
  350. r.flag := inv_flags[r.flag];
  351. end;
  352. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  353. const
  354. inv_condflags:array[TAsmCondFlag] of TAsmCondFlag=(C_None,
  355. C_GE,C_GT,C_NE,C_LT,C_LE,C_LT,C_EQ,C_GT,C_NS,C_SO,C_NU,C_UN,
  356. C_F,C_T,C_DNZ,C_DNZF,C_DNZT,C_DZ,C_DZF,C_DZT);
  357. begin
  358. r := c;
  359. r.cond := inv_condflags[c.cond];
  360. end;
  361. function flags_to_cond(const f: TResFlags) : TAsmCond;
  362. const
  363. flag_2_cond: array[F_EQ..F_SO] of TAsmCondFlag =
  364. (C_EQ,C_NE,C_LT,C_LE,C_GT,C_GE,C_SO);
  365. begin
  366. if f.flag > high(flag_2_cond) then
  367. internalerror(200112301);
  368. result.simple := true;
  369. result.cr := f.cr;
  370. result.cond := flag_2_cond[f.flag];
  371. end;
  372. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  373. begin
  374. r.simple := false;
  375. r.bo := bo;
  376. r.bi := bi;
  377. end;
  378. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  379. begin
  380. r.simple := true;
  381. r.cond := cond;
  382. case cond of
  383. C_NONE:;
  384. C_T..C_DZF: r.crbit := cr
  385. else r.cr := RS_CR0+cr;
  386. end;
  387. end;
  388. function is_condreg(r : tregister):boolean;
  389. var
  390. supreg: tsuperregister;
  391. begin
  392. result := false;
  393. if (getregtype(r) = R_SPECIALREGISTER) then
  394. begin
  395. supreg := getsupreg(r);
  396. result := (supreg >= RS_CR0) and (supreg <= RS_CR7);
  397. end;
  398. end;
  399. function reg_cgsize(const reg: tregister): tcgsize;
  400. begin
  401. case getregtype(reg) of
  402. R_MMREGISTER,
  403. R_FPUREGISTER,
  404. R_INTREGISTER :
  405. result:=OS_32;
  406. else
  407. internalerror(200303181);
  408. end;
  409. end;
  410. function cgsize2subreg(s:Tcgsize):Tsubregister;
  411. begin
  412. cgsize2subreg:=R_SUBWHOLE;
  413. end;
  414. function findreg_by_number(r:Tregister):tregisterindex;
  415. begin
  416. result:=rgBase.findreg_by_number_table(r,regnumber_index);
  417. end;
  418. function std_regnum_search(const s:string):Tregister;
  419. begin
  420. result:=regnumber_table[findreg_by_name_table(s,std_regname_table,std_regname_index)];
  421. end;
  422. function std_regname(r:Tregister):string;
  423. var
  424. p : tregisterindex;
  425. begin
  426. p:=findreg_by_number_table(r,regnumber_index);
  427. if p<>0 then
  428. result:=std_regname_table[p]
  429. else
  430. result:=generic_regname(r);
  431. end;
  432. end.
  433. {
  434. $Log$
  435. Revision 1.95 2005-01-20 16:38:45 peter
  436. * load jmp_buf_size from system unit
  437. Revision 1.94 2005/01/10 21:48:45 jonas
  438. - removed deprecated constants
  439. Revision 1.93 2004/12/28 02:25:43 olle
  440. * fixed compilation for PowerPC
  441. Revision 1.92 2004/10/31 21:45:03 peter
  442. * generic tlocation
  443. * move tlocation to cgutils
  444. Revision 1.91 2004/10/26 18:22:04 jonas
  445. * fixed tlocation record again for big endian
  446. * fixed (currently unused) saved_standard_registers array
  447. Revision 1.90 2004/10/25 15:36:47 peter
  448. * save standard registers moved to tcgobj
  449. Revision 1.89 2004/06/20 08:55:32 florian
  450. * logs truncated
  451. Revision 1.88 2004/06/17 16:55:46 peter
  452. * powerpc compiles again
  453. Revision 1.87 2004/06/16 20:07:10 florian
  454. * dwarf branch merged
  455. Revision 1.86.2.1 2004/05/01 11:12:24 florian
  456. * spilling of registers with size<>4 fixed
  457. Revision 1.86 2004/02/27 10:21:05 florian
  458. * top_symbol killed
  459. + refaddr to treference added
  460. + refsymbol to treference added
  461. * top_local stuff moved to an extra record to save memory
  462. + aint introduced
  463. * tppufile.get/putint64/aint implemented
  464. Revision 1.85 2004/02/09 22:45:49 florian
  465. * compilation fixed
  466. }