cgcpu.pas 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. This unit implements the code generator for the i386
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,
  23. cgbase,cgobj,cg64f32,cgx86,
  24. aasmbase,aasmtai,aasmcpu,
  25. cpubase,cpuinfo,parabase,
  26. node,symconst
  27. {$ifdef delphi}
  28. ,dmisc
  29. {$endif}
  30. ;
  31. type
  32. tcg386 = class(tcgx86)
  33. procedure init_register_allocators;override;
  34. { passing parameter using push instead of mov }
  35. procedure a_param_reg(list : taasmoutput;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  36. procedure a_param_const(list : taasmoutput;size : tcgsize;a : aint;const cgpara : tcgpara);override;
  37. procedure a_param_ref(list : taasmoutput;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  38. procedure a_paramaddr_ref(list : taasmoutput;const r : treference;const cgpara : tcgpara);override;
  39. procedure g_save_all_registers(list : taasmoutput);override;
  40. procedure g_restore_all_registers(list : taasmoutput;const funcretparaloc:tcgpara);override;
  41. procedure g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);override;
  42. procedure g_copyvaluepara_openarray(list : taasmoutput;const ref, lenref:treference;elesize:aint);override;
  43. procedure g_exception_reason_save(list : taasmoutput; const href : treference);override;
  44. procedure g_exception_reason_save_const(list : taasmoutput; const href : treference; a: aint);override;
  45. procedure g_exception_reason_load(list : taasmoutput; const href : treference);override;
  46. end;
  47. tcg64f386 = class(tcg64f32)
  48. procedure a_op64_ref_reg(list : taasmoutput;op:TOpCG;const ref : treference;reg : tregister64);override;
  49. procedure a_op64_reg_reg(list : taasmoutput;op:TOpCG;regsrc,regdst : tregister64);override;
  50. procedure a_op64_const_reg(list : taasmoutput;op:TOpCG;value : int64;reg : tregister64);override;
  51. procedure a_op64_const_ref(list : taasmoutput;op:TOpCG;value : int64;const ref : treference);override;
  52. private
  53. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  54. end;
  55. implementation
  56. uses
  57. globals,verbose,systems,cutils,
  58. paramgr,procinfo,
  59. rgcpu,rgx86,tgobj,
  60. cgutils;
  61. procedure Tcg386.init_register_allocators;
  62. begin
  63. inherited init_register_allocators;
  64. if cs_create_pic in aktmoduleswitches then
  65. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP,RS_EBX])
  66. else
  67. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  68. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  69. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  70. rgfpu:=Trgx86fpu.create;
  71. end;
  72. procedure tcg386.a_param_reg(list : taasmoutput;size : tcgsize;r : tregister;const cgpara : tcgpara);
  73. var
  74. pushsize : tcgsize;
  75. begin
  76. check_register_size(size,r);
  77. with cgpara do
  78. if assigned(location) and
  79. (location^.loc=LOC_REFERENCE) and
  80. (location^.reference.index=NR_STACK_POINTER_REG) then
  81. begin
  82. pushsize:=int_cgsize(alignment);
  83. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  84. end
  85. else
  86. inherited a_param_reg(list,size,r,cgpara);
  87. end;
  88. procedure tcg386.a_param_const(list : taasmoutput;size : tcgsize;a : aint;const cgpara : tcgpara);
  89. var
  90. pushsize : tcgsize;
  91. begin
  92. with cgpara do
  93. if assigned(location) and
  94. (location^.loc=LOC_REFERENCE) and
  95. (location^.reference.index=NR_STACK_POINTER_REG) then
  96. begin
  97. pushsize:=int_cgsize(alignment);
  98. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  99. end
  100. else
  101. inherited a_param_const(list,size,a,cgpara);
  102. end;
  103. procedure tcg386.a_param_ref(list : taasmoutput;size : tcgsize;const r : treference;const cgpara : tcgpara);
  104. var
  105. pushsize : tcgsize;
  106. tmpreg : tregister;
  107. begin
  108. with cgpara do
  109. if assigned(location) and
  110. (location^.loc=LOC_REFERENCE) and
  111. (location^.reference.index=NR_STACK_POINTER_REG) then
  112. begin
  113. pushsize:=int_cgsize(alignment);
  114. if tcgsize2size[size]<alignment then
  115. begin
  116. tmpreg:=getintregister(list,pushsize);
  117. a_load_ref_reg(list,size,pushsize,r,tmpreg);
  118. list.concat(taicpu.op_reg(A_PUSH,TCgsize2opsize[pushsize],tmpreg));
  119. ungetregister(list,tmpreg);
  120. end
  121. else
  122. list.concat(taicpu.op_ref(A_PUSH,TCgsize2opsize[pushsize],r));
  123. end
  124. else
  125. inherited a_param_ref(list,size,r,cgpara);
  126. end;
  127. procedure tcg386.a_paramaddr_ref(list : taasmoutput;const r : treference;const cgpara : tcgpara);
  128. var
  129. tmpreg : tregister;
  130. opsize : topsize;
  131. begin
  132. with r do
  133. begin
  134. if (segment<>NR_NO) then
  135. cgmessage(cg_e_cant_use_far_pointer_there);
  136. with cgpara do
  137. if assigned(location) and
  138. (location^.loc=LOC_REFERENCE) and
  139. (location^.reference.index=NR_STACK_POINTER_REG) then
  140. begin
  141. opsize:=tcgsize2opsize[OS_ADDR];
  142. if (base=NR_NO) and (index=NR_NO) then
  143. begin
  144. if assigned(symbol) then
  145. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset))
  146. else
  147. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  148. end
  149. else if (base=NR_NO) and (index<>NR_NO) and
  150. (offset=0) and (scalefactor=0) and (symbol=nil) then
  151. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  152. else if (base<>NR_NO) and (index=NR_NO) and
  153. (offset=0) and (symbol=nil) then
  154. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  155. else
  156. begin
  157. tmpreg:=getaddressregister(list);
  158. a_loadaddr_ref_reg(list,r,tmpreg);
  159. ungetregister(list,tmpreg);
  160. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  161. end;
  162. end
  163. else
  164. inherited a_paramaddr_ref(list,r,cgpara);
  165. end;
  166. end;
  167. procedure tcg386.g_save_all_registers(list : taasmoutput);
  168. begin
  169. list.concat(Taicpu.Op_none(A_PUSHA,S_L));
  170. tg.GetTemp(list,sizeof(aint),tt_noreuse,current_procinfo.save_regs_ref);
  171. a_load_reg_ref(list,OS_ADDR,OS_ADDR,NR_STACK_POINTER_REG,current_procinfo.save_regs_ref);
  172. end;
  173. procedure tcg386.g_restore_all_registers(list : taasmoutput;const funcretparaloc:tcgpara);
  174. var
  175. href : treference;
  176. begin
  177. a_load_ref_reg(list,OS_ADDR,OS_ADDR,current_procinfo.save_regs_ref,NR_STACK_POINTER_REG);
  178. tg.UnGetTemp(list,current_procinfo.save_regs_ref);
  179. if assigned(funcretparaloc.location) and
  180. (funcretparaloc.location^.loc=LOC_REGISTER) then
  181. begin
  182. if funcretparaloc.size in [OS_64,OS_S64] then
  183. begin
  184. reference_reset_base(href,NR_STACK_POINTER_REG,20);
  185. a_load_reg_ref(list,OS_32,OS_32,NR_FUNCTION_RETURN64_HIGH_REG,href);
  186. reference_reset_base(href,NR_STACK_POINTER_REG,28);
  187. a_load_reg_ref(list,OS_32,OS_32,NR_FUNCTION_RETURN64_LOW_REG,href);
  188. end
  189. else
  190. begin
  191. reference_reset_base(href,NR_STACK_POINTER_REG,28);
  192. a_load_reg_ref(list,OS_32,OS_32,NR_FUNCTION_RETURN_REG,href);
  193. end;
  194. end;
  195. list.concat(Taicpu.Op_none(A_POPA,S_L));
  196. { We add a NOP because of the 386DX CPU bugs with POPAD }
  197. list.concat(taicpu.op_none(A_NOP,S_L));
  198. end;
  199. procedure tcg386.g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);
  200. var
  201. stacksize : longint;
  202. begin
  203. { Release PIC register }
  204. if cs_create_pic in aktmoduleswitches then
  205. list.concat(tai_regalloc.dealloc(NR_PIC_OFFSET_REG));
  206. { MMX needs to call EMMS }
  207. if assigned(rg[R_MMXREGISTER]) and
  208. (rg[R_MMXREGISTER].uses_registers) then
  209. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  210. { remove stackframe }
  211. if not nostackframe then
  212. begin
  213. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  214. begin
  215. stacksize:=current_procinfo.calc_stackframe_size;
  216. if (stacksize<>0) then
  217. cg.a_op_const_reg(list,OP_ADD,OS_ADDR,stacksize,current_procinfo.framepointer);
  218. end
  219. else
  220. list.concat(Taicpu.op_none(A_LEAVE,S_NO));
  221. list.concat(tai_regalloc.dealloc(NR_FRAME_POINTER_REG));
  222. end;
  223. { return from proc }
  224. if (po_interrupt in current_procinfo.procdef.procoptions) then
  225. begin
  226. if assigned(current_procinfo.procdef.funcret_paraloc[calleeside].location) and
  227. (current_procinfo.procdef.funcret_paraloc[calleeside].location^.loc=LOC_REGISTER) then
  228. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  229. else
  230. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  231. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  232. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  233. if assigned(current_procinfo.procdef.funcret_paraloc[calleeside].location) and
  234. assigned(current_procinfo.procdef.funcret_paraloc[calleeside].location^.next) and
  235. (current_procinfo.procdef.funcret_paraloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  236. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  237. else
  238. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  239. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  240. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  241. { .... also the segment registers }
  242. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  243. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  244. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  245. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  246. { this restores the flags }
  247. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  248. end
  249. { Routines with the poclearstack flag set use only a ret }
  250. else if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  251. begin
  252. { complex return values are removed from stack in C code PM }
  253. if paramanager.ret_in_param(current_procinfo.procdef.rettype.def,
  254. current_procinfo.procdef.proccalloption) then
  255. list.concat(Taicpu.Op_const(A_RET,S_NO,sizeof(aint)))
  256. else
  257. list.concat(Taicpu.Op_none(A_RET,S_NO));
  258. end
  259. { ... also routines with parasize=0 }
  260. else if (parasize=0) then
  261. list.concat(Taicpu.Op_none(A_RET,S_NO))
  262. else
  263. begin
  264. { parameters are limited to 65535 bytes because ret allows only imm16 }
  265. if (parasize>65535) then
  266. CGMessage(cg_e_parasize_too_big);
  267. list.concat(Taicpu.Op_const(A_RET,S_NO,parasize));
  268. end;
  269. end;
  270. procedure tcg386.g_copyvaluepara_openarray(list : taasmoutput;const ref, lenref:treference;elesize:aint);
  271. var
  272. power,len : longint;
  273. opsize : topsize;
  274. {$ifndef __NOWINPECOFF__}
  275. again,ok : tasmlabel;
  276. {$endif}
  277. begin
  278. { get stack space }
  279. getexplicitregister(list,NR_EDI);
  280. list.concat(Taicpu.op_ref_reg(A_MOV,S_L,lenref,NR_EDI));
  281. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  282. if (elesize<>1) then
  283. begin
  284. if ispowerof2(elesize, power) then
  285. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  286. else
  287. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  288. end;
  289. {$ifndef __NOWINPECOFF__}
  290. { windows guards only a few pages for stack growing, }
  291. { so we have to access every page first }
  292. if target_info.system=system_i386_win32 then
  293. begin
  294. objectlibrary.getlabel(again);
  295. objectlibrary.getlabel(ok);
  296. a_label(list,again);
  297. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  298. a_jmp_cond(list,OC_B,ok);
  299. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  300. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  301. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  302. a_jmp_always(list,again);
  303. a_label(list,ok);
  304. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  305. ungetregister(list,NR_EDI);
  306. { now reload EDI }
  307. getexplicitregister(list,NR_EDI);
  308. list.concat(Taicpu.op_ref_reg(A_MOV,S_L,lenref,NR_EDI));
  309. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  310. if (elesize<>1) then
  311. begin
  312. if ispowerof2(elesize, power) then
  313. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  314. else
  315. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  316. end;
  317. end
  318. else
  319. {$endif __NOWINPECOFF__}
  320. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  321. { align stack on 4 bytes }
  322. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  323. { load destination }
  324. a_load_reg_reg(list,OS_INT,OS_INT,NR_ESP,NR_EDI);
  325. { Allocate other registers }
  326. getexplicitregister(list,NR_ECX);
  327. getexplicitregister(list,NR_ESI);
  328. { load count }
  329. a_load_ref_reg(list,OS_INT,OS_INT,lenref,NR_ECX);
  330. { load source }
  331. a_load_ref_reg(list,OS_INT,OS_INT,ref,NR_ESI);
  332. { scheduled .... }
  333. list.concat(Taicpu.op_reg(A_INC,S_L,NR_ECX));
  334. { calculate size }
  335. len:=elesize;
  336. opsize:=S_B;
  337. if (len and 3)=0 then
  338. begin
  339. opsize:=S_L;
  340. len:=len shr 2;
  341. end
  342. else
  343. if (len and 1)=0 then
  344. begin
  345. opsize:=S_W;
  346. len:=len shr 1;
  347. end;
  348. if ispowerof2(len, power) then
  349. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_ECX))
  350. else
  351. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,len,NR_ECX));
  352. list.concat(Taicpu.op_none(A_REP,S_NO));
  353. case opsize of
  354. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  355. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  356. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  357. end;
  358. ungetregister(list,NR_EDI);
  359. ungetregister(list,NR_ECX);
  360. ungetregister(list,NR_ESI);
  361. { patch the new address }
  362. a_load_reg_ref(list,OS_INT,OS_INT,NR_ESP,ref);
  363. end;
  364. procedure tcg386.g_exception_reason_save(list : taasmoutput; const href : treference);
  365. begin
  366. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG));
  367. end;
  368. procedure tcg386.g_exception_reason_save_const(list : taasmoutput;const href : treference; a: aint);
  369. begin
  370. list.concat(Taicpu.op_const(A_PUSH,tcgsize2opsize[OS_INT],a));
  371. end;
  372. procedure tcg386.g_exception_reason_load(list : taasmoutput; const href : treference);
  373. begin
  374. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG));
  375. end;
  376. { ************* 64bit operations ************ }
  377. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  378. begin
  379. case op of
  380. OP_ADD :
  381. begin
  382. op1:=A_ADD;
  383. op2:=A_ADC;
  384. end;
  385. OP_SUB :
  386. begin
  387. op1:=A_SUB;
  388. op2:=A_SBB;
  389. end;
  390. OP_XOR :
  391. begin
  392. op1:=A_XOR;
  393. op2:=A_XOR;
  394. end;
  395. OP_OR :
  396. begin
  397. op1:=A_OR;
  398. op2:=A_OR;
  399. end;
  400. OP_AND :
  401. begin
  402. op1:=A_AND;
  403. op2:=A_AND;
  404. end;
  405. else
  406. internalerror(200203241);
  407. end;
  408. end;
  409. procedure tcg64f386.a_op64_ref_reg(list : taasmoutput;op:TOpCG;const ref : treference;reg : tregister64);
  410. var
  411. op1,op2 : TAsmOp;
  412. tempref : treference;
  413. begin
  414. get_64bit_ops(op,op1,op2);
  415. list.concat(taicpu.op_ref_reg(op1,S_L,ref,reg.reglo));
  416. tempref:=ref;
  417. inc(tempref.offset,4);
  418. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  419. end;
  420. procedure tcg64f386.a_op64_reg_reg(list : taasmoutput;op:TOpCG;regsrc,regdst : tregister64);
  421. var
  422. op1,op2 : TAsmOp;
  423. begin
  424. case op of
  425. OP_NEG :
  426. begin
  427. if (regsrc.reglo<>regdst.reglo) then
  428. a_load64_reg_reg(list,regsrc,regdst);
  429. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  430. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  431. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  432. exit;
  433. end;
  434. OP_NOT :
  435. begin
  436. if (regsrc.reglo<>regdst.reglo) then
  437. a_load64_reg_reg(list,regsrc,regdst);
  438. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  439. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  440. exit;
  441. end;
  442. end;
  443. get_64bit_ops(op,op1,op2);
  444. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  445. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  446. end;
  447. procedure tcg64f386.a_op64_const_reg(list : taasmoutput;op:TOpCG;value : int64;reg : tregister64);
  448. var
  449. op1,op2 : TAsmOp;
  450. begin
  451. case op of
  452. OP_AND,OP_OR,OP_XOR:
  453. begin
  454. cg.a_op_const_reg(list,op,OS_32,aint(lo(value)),reg.reglo);
  455. cg.a_op_const_reg(list,op,OS_32,aint(hi(value)),reg.reghi);
  456. end;
  457. OP_ADD, OP_SUB:
  458. begin
  459. // can't use a_op_const_ref because this may use dec/inc
  460. get_64bit_ops(op,op1,op2);
  461. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  462. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  463. end;
  464. else
  465. internalerror(200204021);
  466. end;
  467. end;
  468. procedure tcg64f386.a_op64_const_ref(list : taasmoutput;op:TOpCG;value : int64;const ref : treference);
  469. var
  470. op1,op2 : TAsmOp;
  471. tempref : treference;
  472. begin
  473. case op of
  474. OP_AND,OP_OR,OP_XOR:
  475. begin
  476. cg.a_op_const_ref(list,op,OS_32,lo(value),ref);
  477. tempref:=ref;
  478. inc(tempref.offset,4);
  479. cg.a_op_const_ref(list,op,OS_32,hi(value),tempref);
  480. end;
  481. OP_ADD, OP_SUB:
  482. begin
  483. get_64bit_ops(op,op1,op2);
  484. // can't use a_op_const_ref because this may use dec/inc
  485. list.concat(taicpu.op_const_ref(op1,S_L,lo(value),ref));
  486. tempref:=ref;
  487. inc(tempref.offset,4);
  488. list.concat(taicpu.op_const_ref(op2,S_L,hi(value),tempref));
  489. end;
  490. else
  491. internalerror(200204022);
  492. end;
  493. end;
  494. begin
  495. cg := tcg386.create;
  496. cg64 := tcg64f386.create;
  497. end.
  498. {
  499. $Log$
  500. Revision 1.52 2004-09-21 17:25:12 peter
  501. * paraloc branch merged
  502. Revision 1.51.4.1 2004/08/31 20:43:06 peter
  503. * paraloc patch
  504. Revision 1.51 2004/07/09 23:30:13 jonas
  505. * changed first_sse_imreg to first_mm_imreg
  506. Revision 1.50 2004/06/20 08:55:31 florian
  507. * logs truncated
  508. Revision 1.49 2004/06/16 20:07:10 florian
  509. * dwarf branch merged
  510. Revision 1.48 2004/04/09 14:36:05 peter
  511. * A_MOVSL renamed to A_MOVSD
  512. Revision 1.47.2.9 2004/05/30 10:45:50 peter
  513. * merged fixes from main branch
  514. Revision 1.47.2.8 2004/05/02 21:34:01 florian
  515. * i386 compilation fixed
  516. Revision 1.47.2.7 2004/05/02 12:45:32 peter
  517. * enabled cpuhasfixedstack for x86-64 again
  518. * fixed size of temp allocation for parameters
  519. }