cpuinfo.pas 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. {
  2. Copyright (c) 1998-2000 by Florian Klaempfl
  3. Basic Processor information
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. Unit cpuinfo;
  18. {$i fpcdefs.inc}
  19. Interface
  20. uses
  21. globtype;
  22. Type
  23. bestreal = extended;
  24. {$ifdef FPC_HAS_TYPE_EXTENDED}
  25. bestrealrec = TExtended80Rec;
  26. {$else}
  27. bestrealrec = TDoubleRec;
  28. {$endif}
  29. ts32real = single;
  30. ts64real = double;
  31. ts80real = extended;
  32. ts128real = type extended;
  33. ts64comp = type extended;
  34. pbestreal=^bestreal;
  35. tcputype =
  36. (cpu_none,
  37. cpu_x86_64,
  38. cpu_x86_64_v1,
  39. cpu_athlon64,
  40. cpu_x86_64_v2,
  41. cpu_core_i,
  42. cpu_bobcat,
  43. cpu_core_avx,
  44. cpu_jaguar,
  45. cpu_piledriver,
  46. cpu_excavator,
  47. cpu_core_avx2,
  48. cpu_x86_64_v3,
  49. cpu_zen,
  50. cpu_zen2,
  51. cpu_x86_64_v4,
  52. cpu_skylake_x,
  53. cpu_icelake,
  54. cpu_icelake_client,
  55. cpu_icelake_server,
  56. cpu_zen3,
  57. cpu_zen4,
  58. cpu_zen5
  59. );
  60. tfputype =
  61. (fpu_none,
  62. // fpu_soft, { generic }
  63. fpu_sse64,
  64. fpu_x86_64_v1,
  65. fpu_sse3,
  66. fpu_ssse3,
  67. fpu_sse41,
  68. fpu_sse42,
  69. fpu_x86_64_v2,
  70. fpu_avx,
  71. fpu_fma,
  72. fpu_avx2,
  73. fpu_x86_64_v3,
  74. fpu_avx512f,
  75. fpu_x86_64_v4
  76. );
  77. tcontrollertype =
  78. (ct_none
  79. );
  80. tcontrollerdatatype = record
  81. controllertypestr, controllerunitstr: string[20];
  82. cputype: tcputype; fputype: tfputype;
  83. flashbase, flashsize, srambase, sramsize, eeprombase, eepromsize, bootbase, bootsize: dword;
  84. end;
  85. Const
  86. { Is there support for dealing with multiple microcontrollers available }
  87. { for this platform? }
  88. ControllerSupport = false;
  89. { Size of native extended type }
  90. extended_size = 10;
  91. { target cpu string (used by compiler options) }
  92. target_cpu_string = 'x86_64';
  93. { We know that there are fields after sramsize
  94. but we don't care about this warning }
  95. {$PUSH}
  96. {$WARN 3177 OFF}
  97. embedded_controllers : array [tcontrollertype] of tcontrollerdatatype =
  98. (
  99. (controllertypestr:''; controllerunitstr:''; cputype:cpu_none; fputype:fpu_none; flashbase:0; flashsize:0; srambase:0; sramsize:0));
  100. {$POP}
  101. { calling conventions supported by the code generator }
  102. supported_calling_conventions : tproccalloptions = [
  103. pocall_internproc,
  104. { pocall_compilerproc,
  105. pocall_inline,}
  106. pocall_register,
  107. pocall_safecall,
  108. pocall_stdcall,
  109. pocall_cdecl,
  110. pocall_cppdecl,
  111. pocall_mwpascal,
  112. pocall_sysv_abi_default,
  113. pocall_sysv_abi_cdecl,
  114. pocall_ms_abi_default,
  115. pocall_ms_abi_cdecl,
  116. pocall_vectorcall
  117. ];
  118. cputypestr : array[tcputype] of string[16] = ('',
  119. 'ATHLON64',
  120. 'X86-64',
  121. 'X86-64-V1',
  122. 'COREI',
  123. 'X86-64-V2',
  124. 'BOBCAT',
  125. 'COREAVX',
  126. 'JAGUAR',
  127. 'PILEDRIVER',
  128. 'EXCAVATOR',
  129. 'COREAVX2',
  130. 'X86-64-V3',
  131. 'ZEN',
  132. 'ZEN2',
  133. 'X86-64-V4',
  134. 'SKYLAKE-X',
  135. 'ICELAKE',
  136. 'ICELAKE-CLIENT',
  137. 'ICELAKE-SERVER',
  138. 'ZEN3',
  139. 'ZEN4',
  140. 'ZEN5'
  141. );
  142. fputypestr : array[tfputype] of string[9] = (
  143. 'NONE',
  144. // 'SOFT',
  145. 'SSE64',
  146. 'X86-64-V1',
  147. 'SSE3',
  148. 'SSSE3',
  149. 'SSE41',
  150. 'SSE42',
  151. 'X86-64-V2',
  152. 'AVX',
  153. 'FMA',
  154. 'AVX2',
  155. 'X86-64-V3',
  156. 'AVX512F',
  157. 'X86-64-V4'
  158. );
  159. fputypestrllvm : array[tfputype] of string[9] = ('',
  160. // 'SOFT',
  161. '',
  162. 'x86-64-v1',
  163. 'sse3',
  164. 'ssse3',
  165. 'sse4.1',
  166. 'sse4.2',
  167. 'x86-64-v2',
  168. 'avx',
  169. 'fma',
  170. 'avx2',
  171. 'x86-64-v3',
  172. 'avx512f',
  173. 'x86-64-v4'
  174. );
  175. sse_singlescalar = [fpu_sse64..fpu_avx512f];
  176. sse_doublescalar = [fpu_sse64..fpu_avx512f];
  177. fpu_avx_instructionsets = [fpu_avx,fpu_fma,fpu_avx2,fpu_avx512f];
  178. { Supported optimizations, only used for information }
  179. supported_optimizerswitches = genericlevel1optimizerswitches+
  180. genericlevel2optimizerswitches+
  181. genericlevel3optimizerswitches-
  182. { no need to write info about those }
  183. [cs_opt_level1,cs_opt_level2,cs_opt_level3]+
  184. [{$ifndef llvm}cs_opt_regvar,{$endif}cs_opt_loopunroll,cs_opt_stackframe,cs_userbp,
  185. cs_opt_tailrecursion,cs_opt_nodecse,cs_opt_reorder_fields,cs_opt_fastmath];
  186. level1optimizerswitches = genericlevel1optimizerswitches;
  187. level2optimizerswitches = genericlevel2optimizerswitches + level1optimizerswitches +
  188. [{$ifndef llvm}cs_opt_regvar,{$endif}cs_opt_stackframe,cs_opt_tailrecursion,cs_opt_nodecse,cs_opt_consts];
  189. level3optimizerswitches = genericlevel3optimizerswitches + level2optimizerswitches;
  190. level4optimizerswitches = genericlevel4optimizerswitches + level3optimizerswitches + [cs_userbp];
  191. type
  192. tcpuflags =
  193. (CPUX86_HAS_BTX, { Bit-test instructions (BT, BTC, BTR and BTS) are available }
  194. CPUX86_HAS_CMOV, { CMOVcc instructions are available }
  195. CPUX86_HAS_SSEUNIT, { SSE instructions are available }
  196. CPUX86_HAS_SSE2, { SSE2 instructions are available }
  197. CPUX86_HAS_SSSE3, { SSSE3 instructions are available }
  198. CPUX86_HAS_SSE4_1, { SSE 4.1 instructions are available }
  199. CPUX86_HAS_BMI1, { BMI1 instructions are available }
  200. CPUX86_HAS_BMI2, { BMI2 instructions are available }
  201. CPUX86_HAS_CMPXCHG16B, { CMPXCHG16B is available }
  202. CPUX86_HAS_LAHF_SAHF, { LAHF/SAHF is available }
  203. CPUX86_HAS_POPCNT, { POPCNT is available }
  204. CPUX86_HAS_LZCNT, { LZCNT is available }
  205. CPUX86_HAS_MOVBE, { MOVBE is available }
  206. CPUX86_HAS_BSWAP, { BSWAP is available }
  207. CPUX86_HAS_OSXSAVE { XGETBV is available }
  208. );
  209. tfpuflags =
  210. (FPUX86_HAS_SSE3,
  211. FPUX86_HAS_SSE4_1,
  212. FPUX86_HAS_SSE4_2,
  213. FPUX86_HAS_SSSE3,
  214. FPUX86_HAS_AVXUNIT,
  215. FPUX86_HAS_FMA,
  216. FPUX86_HAS_FMA4,
  217. FPUX86_HAS_F16C,
  218. FPUX86_HAS_AVX2,
  219. FPUX86_HAS_32MMREGS,
  220. FPUX86_HAS_AVX512F,
  221. FPUX86_HAS_AVX512BW,
  222. FPUX86_HAS_AVX512CD,
  223. FPUX86_HAS_AVX512VL,
  224. FPUX86_HAS_AVX512DQ
  225. );
  226. { Instruction optimisation hints }
  227. TCPUOptimizeFlags =
  228. (CPUX86_HINT_FAST_BT_REG_IMM, { BT instructions with register source and immediate indices are at least as fast as logical instructions }
  229. CPUX86_HINT_FAST_BT_REG_REG, { BT instructions with register source and register indices are at least as fast as equivalent logical instructions }
  230. CPUX86_HINT_FAST_BTX_REG_IMM, { BTC/R/S instructions with register source and immediate indices are at least as fast as logical instructions }
  231. CPUX86_HINT_FAST_BTX_REG_REG, { BTC/R/S instructions with register source and register indices are at least as fast as equivalent logical instructions }
  232. CPUX86_HINT_FAST_BT_MEM_IMM, { BT instructions with memory sources and inmediate indices are at least as fast as logical instructions }
  233. CPUX86_HINT_FAST_BT_MEM_REG, { BT instructions with memory sources and register indices and a register index are at least as fast as equivalent logical instructions }
  234. CPUX86_HINT_FAST_BTX_MEM_IMM, { BTC/R/S instructions with memory sources and immediate indices are at least as fast as logical instructions }
  235. CPUX86_HINT_FAST_BTX_MEM_REG, { BTC/R/S instructions with memory sources and register indices are at least as fast as equivalent logical instructions }
  236. CPUX86_HINT_FAST_XCHG, { XCHG %reg,%reg executes in 2 cycles or fewer }
  237. CPUX86_HINT_FAST_PDEP_PEXT, { The BMI2 instructions PDEP and PEXT execute in a single cycle }
  238. CPUX86_HINT_FAST_3COMP_ADDR, { A 3-component address (base, index and offset) has the same latency as the 2-component version (most notable with LEA instructions) }
  239. CPUX86_HINT_FAST_SHORT_REP_MOVS, { short rep movs instruction }
  240. CPUX86_HINT_BSX_DEST_UNCHANGED_ON_ZF_1 { BSR/F does not change the destination if ZF is set }
  241. );
  242. const
  243. cpu_x86_64_v1_flags = [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2];
  244. cpu_x86_64_v2_flags = cpu_x86_64_v1_flags+[CPUX86_HAS_CMPXCHG16B,CPUX86_HAS_LAHF_SAHF,CPUX86_HAS_SSSE3,CPUX86_HAS_SSE4_1,CPUX86_HAS_POPCNT];
  245. cpu_x86_64_v3_flags = cpu_x86_64_v2_flags+[CPUX86_HAS_BMI1,CPUX86_HAS_BMI2,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE,CPUX86_HAS_OSXSAVE]; { most is in the fpu flags here }
  246. cpu_x86_64_v4_flags = cpu_x86_64_v3_flags; { everything is in the fpu flags here }
  247. cpu_capabilities : array[tcputype] of set of tcpuflags = (
  248. { cpu_none } [],
  249. { Athlon64 } cpu_x86_64_v1_flags,
  250. { cpu_x86_64 } cpu_x86_64_v1_flags,
  251. { cpu_x86_64_v1 } cpu_x86_64_v1_flags,
  252. { cpu_core_i } cpu_x86_64_v1_flags+[CPUX86_HAS_SSSE3,CPUX86_HAS_SSE4_1,CPUX86_HAS_POPCNT],
  253. { cpu_x86_64_v2 } cpu_x86_64_v2_flags,
  254. { cpu_bobcat } cpu_x86_64_v1_flags+[CPUX86_HAS_POPCNT,CPUX86_HAS_LZCNT],
  255. { cpu_core_avx } cpu_x86_64_v1_flags+[CPUX86_HAS_SSSE3,CPUX86_HAS_SSE4_1,CPUX86_HAS_POPCNT],
  256. { cpu_jaguar } cpu_x86_64_v2_flags+[CPUX86_HAS_BMI1,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE],
  257. { cpu_piledriver} cpu_x86_64_v2_flags+[CPUX86_HAS_BMI1,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE],
  258. { cpu_excavator } cpu_x86_64_v3_flags,
  259. { cpu_core_avx2 } cpu_x86_64_v3_flags,
  260. { cpu_x86_64_v3 } cpu_x86_64_v3_flags,
  261. { cpu_zen } cpu_x86_64_v3_flags,
  262. { cpu_zen2 } cpu_x86_64_v3_flags,
  263. { cpu_x86_64_v4 } cpu_x86_64_v4_flags,
  264. { cpu_skylake-x } cpu_x86_64_v4_flags,
  265. { cpu_icelake } cpu_x86_64_v4_flags,
  266. { cpu_icelake_client } cpu_x86_64_v4_flags,
  267. { cpu_icelake_server } cpu_x86_64_v4_flags,
  268. { cpu_zen3 } cpu_x86_64_v3_flags,
  269. { cpu_zen4 } cpu_x86_64_v4_flags,
  270. { cpu_zen5 } cpu_x86_64_v4_flags
  271. );
  272. fpu_x86_64_v1_flags = [];
  273. fpu_x86_64_v2_flags = fpu_x86_64_v1_flags+[FPUX86_HAS_SSE3,FPUX86_HAS_SSE4_1,FPUX86_HAS_SSE4_2,FPUX86_HAS_SSSE3];
  274. fpu_x86_64_v3_flags = fpu_x86_64_v2_flags+[FPUX86_HAS_AVXUNIT,FPUX86_HAS_FMA,FPUX86_HAS_F16C,FPUX86_HAS_AVX2];
  275. fpu_x86_64_v4_flags = fpu_x86_64_v3_flags+[FPUX86_HAS_32MMREGS,FPUX86_HAS_AVX512F,FPUX86_HAS_AVX512BW,FPUX86_HAS_AVX512CD,FPUX86_HAS_AVX512DQ,FPUX86_HAS_AVX512VL];
  276. fpu_capabilities : array[tfputype] of set of tfpuflags = (
  277. { fpu_none } [],
  278. { fpu_sse64 } [],
  279. { fpu_x86_64_v1 } fpu_x86_64_v1_flags,
  280. { fpu_sse3 } fpu_x86_64_v1_flags+[FPUX86_HAS_SSE3],
  281. { fpu_ssse3 } fpu_x86_64_v1_flags+[FPUX86_HAS_SSE3,FPUX86_HAS_SSSE3],
  282. { fpu_sse41 } fpu_x86_64_v1_flags+[FPUX86_HAS_SSE3,FPUX86_HAS_SSE4_1],
  283. { fpu_sse42 } fpu_x86_64_v1_flags+[FPUX86_HAS_SSE3,FPUX86_HAS_SSE4_1,FPUX86_HAS_SSE4_2],
  284. { fpu_x86_64_v2 } fpu_x86_64_v2_flags,
  285. { fpu_avx } fpu_x86_64_v2_flags+[FPUX86_HAS_AVXUNIT],
  286. { fpu_fma } fpu_x86_64_v2_flags+[FPUX86_HAS_AVXUNIT,FPUX86_HAS_FMA],
  287. { fpu_avx2 } fpu_x86_64_v2_flags+[FPUX86_HAS_AVXUNIT,FPUX86_HAS_FMA,FPUX86_HAS_AVX2],
  288. { fpu_x86_64_v3 } fpu_x86_64_v3_flags,
  289. { fpu_avx512f } fpu_x86_64_v3_flags+[FPUX86_HAS_32MMREGS,FPUX86_HAS_AVX512F,FPUX86_HAS_AVX512VL,FPUX86_HAS_AVX512DQ],
  290. { fpu_x86_64_v4 } fpu_x86_64_v4_flags
  291. );
  292. cpu_optimization_hints : array[TCPUType] of set of TCPUOptimizeFlags = (
  293. { cpu_none } [],
  294. { cpu_Athlon64 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR],
  295. { cpu_x86_64 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR],
  296. { cpu_x86_64_v1 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR],
  297. { cpu_core_i } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR],
  298. { cpu_x86_64_v2 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR],
  299. { cpu_bobcat } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR,CPUX86_HINT_BSX_DEST_UNCHANGED_ON_ZF_1],
  300. { cpu_core_avx } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG], { From Sandy Bridge up to Ice Lake, complex LEA instructions are much slower }
  301. { cpu_jaguar } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR,CPUX86_HINT_BSX_DEST_UNCHANGED_ON_ZF_1],
  302. { cpu_piledriver} [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR,CPUX86_HINT_BSX_DEST_UNCHANGED_ON_ZF_1],
  303. { cpu_excavator } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR,CPUX86_HINT_BSX_DEST_UNCHANGED_ON_ZF_1],
  304. { cpu_core_avx2 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT],
  305. { cpu_x86_64_v3 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT],
  306. { cpu_zen } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR,CPUX86_HINT_BSX_DEST_UNCHANGED_ON_ZF_1],
  307. { cpu_zen2 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR,CPUX86_HINT_BSX_DEST_UNCHANGED_ON_ZF_1],
  308. { cpu_x86_64_v4 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT,CPUX86_HINT_FAST_3COMP_ADDR],
  309. { cpu_skylake-x } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT,CPUX86_HINT_FAST_3COMP_ADDR],
  310. { cpu_icelake } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT,CPUX86_HINT_FAST_3COMP_ADDR,CPUX86_HINT_FAST_SHORT_REP_MOVS],
  311. { cpu_icelake_client } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT,CPUX86_HINT_FAST_3COMP_ADDR,CPUX86_HINT_FAST_SHORT_REP_MOVS],
  312. { cpu_icelake_server } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT,CPUX86_HINT_FAST_3COMP_ADDR,CPUX86_HINT_FAST_SHORT_REP_MOVS],
  313. { cpu_zen3 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT,CPUX86_HINT_FAST_3COMP_ADDR,CPUX86_HINT_FAST_SHORT_REP_MOVS,CPUX86_HINT_BSX_DEST_UNCHANGED_ON_ZF_1],
  314. { cpu_zen4 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT,CPUX86_HINT_FAST_3COMP_ADDR,CPUX86_HINT_FAST_SHORT_REP_MOVS,CPUX86_HINT_BSX_DEST_UNCHANGED_ON_ZF_1],
  315. { cpu_zen5 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT,CPUX86_HINT_FAST_3COMP_ADDR,CPUX86_HINT_FAST_SHORT_REP_MOVS,CPUX86_HINT_BSX_DEST_UNCHANGED_ON_ZF_1]
  316. );
  317. Implementation
  318. end.