ncgutil.pas 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Helper routines for all code generators
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit ncgutil;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,cpuinfo,
  22. globtype,
  23. cpubase,cgbase,parabase,cgutils,
  24. aasmbase,aasmtai,aasmdata,aasmcpu,
  25. symconst,symbase,symdef,symsym,symtype,symtable
  26. {$ifndef cpu64bitalu}
  27. ,cg64f32
  28. {$endif not cpu64bitalu}
  29. ;
  30. type
  31. tloadregvars = (lr_dont_load_regvars, lr_load_regvars);
  32. pusedregvars = ^tusedregvars;
  33. tusedregvars = record
  34. intregvars, fpuregvars, mmregvars: Tsuperregisterworklist;
  35. end;
  36. {
  37. Not used currently, implemented because I thought we had to
  38. synchronise around if/then/else as well, but not needed. May
  39. still be useful for SSA once we get around to implementing
  40. that (JM)
  41. pusedregvarscommon = ^tusedregvarscommon;
  42. tusedregvarscommon = record
  43. allregvars, commonregvars, myregvars: tusedregvars;
  44. end;
  45. }
  46. procedure firstcomplex(p : tbinarynode);
  47. procedure maketojumpbool(list:TAsmList; p : tnode; loadregvars: tloadregvars);
  48. // procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  49. procedure location_force_fpureg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  50. procedure location_force_mmregscalar(list:TAsmList;var l: tlocation;maybeconst:boolean);
  51. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  52. procedure location_allocate_register(list:TAsmList;out l: tlocation;def: tdef;constant: boolean);
  53. { loads a cgpara into a tlocation; assumes that loc.loc is already
  54. initialised }
  55. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  56. { allocate registers for a tlocation; assumes that loc.loc is already
  57. set to LOC_CREGISTER/LOC_CFPUREGISTER/... }
  58. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  59. procedure register_maybe_adjust_setbase(list: TAsmList; var l: tlocation; setbase: aint);
  60. function has_alias_name(pd:tprocdef;const s:string):boolean;
  61. procedure alloc_proc_symbol(pd: tprocdef);
  62. procedure gen_proc_symbol(list:TAsmList);
  63. procedure gen_proc_entry_code(list:TAsmList);
  64. procedure gen_proc_exit_code(list:TAsmList);
  65. procedure gen_stack_check_size_para(list:TAsmList);
  66. procedure gen_stack_check_call(list:TAsmList);
  67. procedure gen_save_used_regs(list:TAsmList);
  68. procedure gen_restore_used_regs(list:TAsmList);
  69. procedure gen_load_para_value(list:TAsmList);
  70. procedure gen_external_stub(list:TAsmList;pd:tprocdef;const externalname:string);
  71. procedure gen_intf_wrappers(list:TAsmList;st:TSymtable;nested:boolean);
  72. procedure gen_load_vmt_register(list:TAsmList;objdef:tobjectdef;selfloc:tlocation;var vmtreg:tregister);
  73. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  74. { adds the regvars used in n and its children to rv.allregvars,
  75. those which were already in rv.allregvars to rv.commonregvars and
  76. uses rv.myregvars as scratch (so that two uses of the same regvar
  77. in a single tree to make it appear in commonregvars). Useful to
  78. find out which regvars are used in two different node trees
  79. (e.g. in the "else" and "then" path, or in various case blocks }
  80. // procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  81. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  82. { if the result of n is a LOC_C(..)REGISTER, try to find the corresponding }
  83. { loadn and change its location to a new register (= SSA). In case reload }
  84. { is true, transfer the old to the new register }
  85. procedure maybechangeloadnodereg(list: TAsmList; var n: tnode; reload: boolean);
  86. {#
  87. Allocate the buffers for exception management and setjmp environment.
  88. Return a pointer to these buffers, send them to the utility routine
  89. so they are registered, and then call setjmp.
  90. Then compare the result of setjmp with 0, and if not equal
  91. to zero, then jump to exceptlabel.
  92. Also store the result of setjmp to a temporary space by calling g_save_exception_reason
  93. It is to note that this routine may be called *after* the stackframe of a
  94. routine has been called, therefore on machines where the stack cannot
  95. be modified, all temps should be allocated on the heap instead of the
  96. stack.
  97. }
  98. const
  99. EXCEPT_BUF_SIZE = 3*sizeof(pint);
  100. type
  101. texceptiontemps=record
  102. jmpbuf,
  103. envbuf,
  104. reasonbuf : treference;
  105. end;
  106. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  107. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  108. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  109. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  110. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  111. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  112. procedure location_free(list: TAsmList; const location : TLocation);
  113. function getprocalign : shortint;
  114. procedure gen_fpc_dummy(list : TAsmList);
  115. implementation
  116. uses
  117. version,
  118. cutils,cclasses,
  119. globals,systems,verbose,export,
  120. ppu,defutil,
  121. procinfo,paramgr,fmodule,
  122. regvars,dbgbase,
  123. pass_1,pass_2,
  124. nbas,ncon,nld,nmem,nutils,ngenutil,
  125. tgobj,cgobj,cgcpu,hlcgobj,hlcgcpu
  126. {$ifdef powerpc}
  127. , cpupi
  128. {$endif}
  129. {$ifdef powerpc64}
  130. , cpupi
  131. {$endif}
  132. {$ifdef SUPPORT_MMX}
  133. , cgx86
  134. {$endif SUPPORT_MMX}
  135. ;
  136. {*****************************************************************************
  137. Misc Helpers
  138. *****************************************************************************}
  139. {$if first_mm_imreg = 0}
  140. {$WARN 4044 OFF} { Comparison might be always false ... }
  141. {$endif}
  142. procedure location_free(list: TAsmList; const location : TLocation);
  143. begin
  144. case location.loc of
  145. LOC_VOID:
  146. ;
  147. LOC_REGISTER,
  148. LOC_CREGISTER:
  149. begin
  150. {$ifdef cpu64bitalu}
  151. { x86-64 system v abi:
  152. structs with up to 16 bytes are returned in registers }
  153. if location.size in [OS_128,OS_S128] then
  154. begin
  155. if getsupreg(location.register)<first_int_imreg then
  156. cg.ungetcpuregister(list,location.register);
  157. if getsupreg(location.registerhi)<first_int_imreg then
  158. cg.ungetcpuregister(list,location.registerhi);
  159. end
  160. {$else cpu64bitalu}
  161. if location.size in [OS_64,OS_S64] then
  162. begin
  163. if getsupreg(location.register64.reglo)<first_int_imreg then
  164. cg.ungetcpuregister(list,location.register64.reglo);
  165. if getsupreg(location.register64.reghi)<first_int_imreg then
  166. cg.ungetcpuregister(list,location.register64.reghi);
  167. end
  168. {$endif cpu64bitalu}
  169. else
  170. if getsupreg(location.register)<first_int_imreg then
  171. cg.ungetcpuregister(list,location.register);
  172. end;
  173. LOC_FPUREGISTER,
  174. LOC_CFPUREGISTER:
  175. begin
  176. if getsupreg(location.register)<first_fpu_imreg then
  177. cg.ungetcpuregister(list,location.register);
  178. end;
  179. LOC_MMREGISTER,
  180. LOC_CMMREGISTER :
  181. begin
  182. if getsupreg(location.register)<first_mm_imreg then
  183. cg.ungetcpuregister(list,location.register);
  184. end;
  185. LOC_REFERENCE,
  186. LOC_CREFERENCE :
  187. begin
  188. if paramanager.use_fixed_stack then
  189. location_freetemp(list,location);
  190. end;
  191. else
  192. internalerror(2004110211);
  193. end;
  194. end;
  195. procedure firstcomplex(p : tbinarynode);
  196. var
  197. fcl, fcr: longint;
  198. ncl, ncr: longint;
  199. begin
  200. { always calculate boolean AND and OR from left to right }
  201. if (p.nodetype in [orn,andn]) and
  202. is_boolean(p.left.resultdef) then
  203. begin
  204. if nf_swapped in p.flags then
  205. internalerror(200709253);
  206. end
  207. else
  208. begin
  209. fcl:=node_resources_fpu(p.left);
  210. fcr:=node_resources_fpu(p.right);
  211. ncl:=node_complexity(p.left);
  212. ncr:=node_complexity(p.right);
  213. { We swap left and right if
  214. a) right needs more floating point registers than left, and
  215. left needs more than 0 floating point registers (if it
  216. doesn't need any, swapping won't change the floating
  217. point register pressure)
  218. b) both left and right need an equal amount of floating
  219. point registers or right needs no floating point registers,
  220. and in addition right has a higher complexity than left
  221. (+- needs more integer registers, but not necessarily)
  222. }
  223. if ((fcr>fcl) and
  224. (fcl>0)) or
  225. (((fcr=fcl) or
  226. (fcr=0)) and
  227. (ncr>ncl)) then
  228. p.swapleftright
  229. end;
  230. end;
  231. procedure maketojumpbool(list:TAsmList; p : tnode; loadregvars: tloadregvars);
  232. {
  233. produces jumps to true respectively false labels using boolean expressions
  234. depending on whether the loading of regvars is currently being
  235. synchronized manually (such as in an if-node) or automatically (most of
  236. the other cases where this procedure is called), loadregvars can be
  237. "lr_load_regvars" or "lr_dont_load_regvars"
  238. }
  239. var
  240. opsize : tcgsize;
  241. storepos : tfileposinfo;
  242. tmpreg : tregister;
  243. begin
  244. if nf_error in p.flags then
  245. exit;
  246. storepos:=current_filepos;
  247. current_filepos:=p.fileinfo;
  248. if is_boolean(p.resultdef) then
  249. begin
  250. {$ifdef OLDREGVARS}
  251. if loadregvars = lr_load_regvars then
  252. load_all_regvars(list);
  253. {$endif OLDREGVARS}
  254. if is_constboolnode(p) then
  255. begin
  256. if Tordconstnode(p).value.uvalue<>0 then
  257. cg.a_jmp_always(list,current_procinfo.CurrTrueLabel)
  258. else
  259. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel)
  260. end
  261. else
  262. begin
  263. opsize:=def_cgsize(p.resultdef);
  264. case p.location.loc of
  265. LOC_SUBSETREG,LOC_CSUBSETREG,
  266. LOC_SUBSETREF,LOC_CSUBSETREF:
  267. begin
  268. tmpreg := cg.getintregister(list,OS_INT);
  269. hlcg.a_load_loc_reg(list,p.resultdef,osuinttype,p.location,tmpreg);
  270. cg.a_cmp_const_reg_label(list,OS_INT,OC_NE,0,tmpreg,current_procinfo.CurrTrueLabel);
  271. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  272. end;
  273. LOC_CREGISTER,LOC_REGISTER,LOC_CREFERENCE,LOC_REFERENCE :
  274. begin
  275. {$ifdef cpu64bitalu}
  276. if opsize in [OS_128,OS_S128] then
  277. begin
  278. hlcg.location_force_reg(list,p.location,p.resultdef,hlcg.tcgsize2orddef(opsize),true);
  279. tmpreg:=cg.getintregister(list,OS_64);
  280. cg.a_op_reg_reg_reg(list,OP_OR,OS_64,p.location.register128.reglo,p.location.register128.reghi,tmpreg);
  281. location_reset(p.location,LOC_REGISTER,OS_64);
  282. p.location.register:=tmpreg;
  283. opsize:=OS_64;
  284. end;
  285. {$else cpu64bitalu}
  286. if opsize in [OS_64,OS_S64] then
  287. begin
  288. hlcg.location_force_reg(list,p.location,p.resultdef,hlcg.tcgsize2orddef(opsize),true);
  289. tmpreg:=cg.getintregister(list,OS_32);
  290. cg.a_op_reg_reg_reg(list,OP_OR,OS_32,p.location.register64.reglo,p.location.register64.reghi,tmpreg);
  291. location_reset(p.location,LOC_REGISTER,OS_32);
  292. p.location.register:=tmpreg;
  293. opsize:=OS_32;
  294. end;
  295. {$endif cpu64bitalu}
  296. cg.a_cmp_const_loc_label(list,opsize,OC_NE,0,p.location,current_procinfo.CurrTrueLabel);
  297. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  298. end;
  299. LOC_JUMP:
  300. ;
  301. {$ifdef cpuflags}
  302. LOC_FLAGS :
  303. begin
  304. cg.a_jmp_flags(list,p.location.resflags,current_procinfo.CurrTrueLabel);
  305. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  306. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  307. end;
  308. {$endif cpuflags}
  309. else
  310. begin
  311. printnode(output,p);
  312. internalerror(200308241);
  313. end;
  314. end;
  315. end;
  316. end
  317. else
  318. internalerror(200112305);
  319. current_filepos:=storepos;
  320. end;
  321. (*
  322. This code needs fixing. It is not safe to use rgint; on the m68000 it
  323. would be rgaddr.
  324. procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  325. begin
  326. case t.loc of
  327. LOC_REGISTER:
  328. begin
  329. { can't be a regvar, since it would be LOC_CREGISTER then }
  330. exclude(regs,getsupreg(t.register));
  331. if t.register64.reghi<>NR_NO then
  332. exclude(regs,getsupreg(t.register64.reghi));
  333. end;
  334. LOC_CREFERENCE,LOC_REFERENCE:
  335. begin
  336. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  337. (getsupreg(t.reference.base) in cg.rgint.usableregs) then
  338. exclude(regs,getsupreg(t.reference.base));
  339. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  340. (getsupreg(t.reference.index) in cg.rgint.usableregs) then
  341. exclude(regs,getsupreg(t.reference.index));
  342. end;
  343. end;
  344. end;
  345. *)
  346. {*****************************************************************************
  347. EXCEPTION MANAGEMENT
  348. *****************************************************************************}
  349. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  350. var
  351. srsym : ttypesym;
  352. begin
  353. if jmp_buf_size=-1 then
  354. begin
  355. srsym:=search_system_type('JMP_BUF');
  356. jmp_buf_size:=srsym.typedef.size;
  357. jmp_buf_align:=srsym.typedef.alignment;
  358. end;
  359. tg.GetTemp(list,EXCEPT_BUF_SIZE,sizeof(pint),tt_persistent,t.envbuf);
  360. tg.GetTemp(list,jmp_buf_size,jmp_buf_align,tt_persistent,t.jmpbuf);
  361. tg.GetTemp(list,sizeof(pint),sizeof(pint),tt_persistent,t.reasonbuf);
  362. end;
  363. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  364. begin
  365. tg.Ungettemp(list,t.jmpbuf);
  366. tg.ungettemp(list,t.envbuf);
  367. tg.ungettemp(list,t.reasonbuf);
  368. end;
  369. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  370. var
  371. paraloc1,paraloc2,paraloc3 : tcgpara;
  372. pd: tprocdef;
  373. begin
  374. pd:=search_system_proc('fpc_pushexceptaddr');
  375. paraloc1.init;
  376. paraloc2.init;
  377. paraloc3.init;
  378. paramanager.getintparaloc(pd,1,paraloc1);
  379. paramanager.getintparaloc(pd,2,paraloc2);
  380. paramanager.getintparaloc(pd,3,paraloc3);
  381. cg.a_loadaddr_ref_cgpara(list,t.envbuf,paraloc3);
  382. cg.a_loadaddr_ref_cgpara(list,t.jmpbuf,paraloc2);
  383. { push type of exceptionframe }
  384. cg.a_load_const_cgpara(list,OS_S32,1,paraloc1);
  385. paramanager.freecgpara(list,paraloc3);
  386. paramanager.freecgpara(list,paraloc2);
  387. paramanager.freecgpara(list,paraloc1);
  388. cg.allocallcpuregisters(list);
  389. cg.a_call_name(list,'FPC_PUSHEXCEPTADDR',false);
  390. cg.deallocallcpuregisters(list);
  391. pd:=search_system_proc('fpc_setjmp');
  392. paramanager.getintparaloc(pd,1,paraloc1);
  393. cg.a_load_reg_cgpara(list,OS_ADDR,NR_FUNCTION_RESULT_REG,paraloc1);
  394. paramanager.freecgpara(list,paraloc1);
  395. cg.allocallcpuregisters(list);
  396. cg.a_call_name(list,'FPC_SETJMP',false);
  397. cg.deallocallcpuregisters(list);
  398. cg.alloccpuregisters(list,R_INTREGISTER,[RS_FUNCTION_RESULT_REG]);
  399. cg.g_exception_reason_save(list, t.reasonbuf);
  400. cg.a_cmp_const_reg_label(list,OS_S32,OC_NE,0,cg.makeregsize(list,NR_FUNCTION_RESULT_REG,OS_S32),exceptlabel);
  401. cg.dealloccpuregisters(list,R_INTREGISTER,[RS_FUNCTION_RESULT_REG]);
  402. paraloc1.done;
  403. paraloc2.done;
  404. paraloc3.done;
  405. end;
  406. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  407. begin
  408. cg.allocallcpuregisters(list);
  409. cg.a_call_name(list,'FPC_POPADDRSTACK',false);
  410. cg.deallocallcpuregisters(list);
  411. if not onlyfree then
  412. begin
  413. { g_exception_reason_load already allocates NR_FUNCTION_RESULT_REG }
  414. cg.g_exception_reason_load(list, t.reasonbuf);
  415. cg.a_cmp_const_reg_label(list,OS_INT,OC_EQ,a,NR_FUNCTION_RESULT_REG,endexceptlabel);
  416. cg.a_reg_dealloc(list,NR_FUNCTION_RESULT_REG);
  417. end;
  418. end;
  419. {*****************************************************************************
  420. TLocation
  421. *****************************************************************************}
  422. procedure location_force_fpureg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  423. var
  424. reg : tregister;
  425. href : treference;
  426. begin
  427. if (l.loc<>LOC_FPUREGISTER) and
  428. ((l.loc<>LOC_CFPUREGISTER) or (not maybeconst)) then
  429. begin
  430. { if it's in an mm register, store to memory first }
  431. if (l.loc in [LOC_MMREGISTER,LOC_CMMREGISTER]) then
  432. begin
  433. tg.GetTemp(list,tcgsize2size[l.size],tcgsize2size[l.size],tt_normal,href);
  434. cg.a_loadmm_reg_ref(list,l.size,l.size,l.register,href,mms_movescalar);
  435. location_reset_ref(l,LOC_REFERENCE,l.size,0);
  436. l.reference:=href;
  437. end;
  438. reg:=cg.getfpuregister(list,l.size);
  439. cg.a_loadfpu_loc_reg(list,l.size,l,reg);
  440. location_freetemp(list,l);
  441. location_reset(l,LOC_FPUREGISTER,l.size);
  442. l.register:=reg;
  443. end;
  444. end;
  445. procedure location_force_mmregscalar(list:TAsmList;var l: tlocation;maybeconst:boolean);
  446. var
  447. reg : tregister;
  448. href : treference;
  449. newsize : tcgsize;
  450. begin
  451. if (l.loc<>LOC_MMREGISTER) and
  452. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  453. begin
  454. { if it's in an fpu register, store to memory first }
  455. if (l.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER]) then
  456. begin
  457. tg.GetTemp(list,tcgsize2size[l.size],tcgsize2size[l.size],tt_normal,href);
  458. cg.a_loadfpu_reg_ref(list,l.size,l.size,l.register,href);
  459. location_reset_ref(l,LOC_REFERENCE,l.size,0);
  460. l.reference:=href;
  461. end;
  462. {$ifndef cpu64bitalu}
  463. if (l.loc in [LOC_REGISTER,LOC_CREGISTER]) and
  464. (l.size in [OS_64,OS_S64]) then
  465. begin
  466. reg:=cg.getmmregister(list,OS_F64);
  467. cg64.a_loadmm_intreg64_reg(list,OS_F64,l.register64,reg);
  468. l.size:=OS_F64
  469. end
  470. else
  471. {$endif not cpu64bitalu}
  472. begin
  473. { on ARM, CFP values may be located in integer registers,
  474. and its second_int_to_real() also uses this routine to
  475. force integer (memory) values in an mmregister }
  476. if (l.size in [OS_32,OS_S32]) then
  477. newsize:=OS_F32
  478. else if (l.size in [OS_64,OS_S64]) then
  479. newsize:=OS_F64
  480. else
  481. newsize:=l.size;
  482. reg:=cg.getmmregister(list,newsize);
  483. hlcg.a_loadmm_loc_reg(list,l.size,newsize,l,reg,mms_movescalar);
  484. l.size:=newsize;
  485. end;
  486. location_freetemp(list,l);
  487. location_reset(l,LOC_MMREGISTER,l.size);
  488. l.register:=reg;
  489. end;
  490. end;
  491. procedure register_maybe_adjust_setbase(list: TAsmList; var l: tlocation; setbase: aint);
  492. var
  493. tmpreg: tregister;
  494. begin
  495. if (setbase<>0) then
  496. begin
  497. if not(l.loc in [LOC_REGISTER,LOC_CREGISTER]) then
  498. internalerror(2007091502);
  499. { subtract the setbase }
  500. case l.loc of
  501. LOC_CREGISTER:
  502. begin
  503. tmpreg := cg.getintregister(list,l.size);
  504. cg.a_op_const_reg_reg(list,OP_SUB,l.size,setbase,l.register,tmpreg);
  505. l.loc:=LOC_REGISTER;
  506. l.register:=tmpreg;
  507. end;
  508. LOC_REGISTER:
  509. begin
  510. cg.a_op_const_reg(list,OP_SUB,l.size,setbase,l.register);
  511. end;
  512. end;
  513. end;
  514. end;
  515. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  516. var
  517. reg : tregister;
  518. begin
  519. if (l.loc<>LOC_MMREGISTER) and
  520. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  521. begin
  522. reg:=cg.getmmregister(list,OS_VECTOR);
  523. hlcg.a_loadmm_loc_reg(list,l.size,OS_VECTOR,l,reg,nil);
  524. location_freetemp(list,l);
  525. location_reset(l,LOC_MMREGISTER,OS_VECTOR);
  526. l.register:=reg;
  527. end;
  528. end;
  529. procedure location_allocate_register(list: TAsmList;out l: tlocation;def: tdef;constant: boolean);
  530. begin
  531. l.size:=def_cgsize(def);
  532. if (def.typ=floatdef) and
  533. not(cs_fp_emulation in current_settings.moduleswitches) then
  534. begin
  535. if use_vectorfpu(def) then
  536. begin
  537. if constant then
  538. location_reset(l,LOC_CMMREGISTER,l.size)
  539. else
  540. location_reset(l,LOC_MMREGISTER,l.size);
  541. l.register:=cg.getmmregister(list,l.size);
  542. end
  543. else
  544. begin
  545. if constant then
  546. location_reset(l,LOC_CFPUREGISTER,l.size)
  547. else
  548. location_reset(l,LOC_FPUREGISTER,l.size);
  549. l.register:=cg.getfpuregister(list,l.size);
  550. end;
  551. end
  552. else
  553. begin
  554. if constant then
  555. location_reset(l,LOC_CREGISTER,l.size)
  556. else
  557. location_reset(l,LOC_REGISTER,l.size);
  558. {$ifdef cpu64bitalu}
  559. if l.size in [OS_128,OS_S128,OS_F128] then
  560. begin
  561. l.register128.reglo:=cg.getintregister(list,OS_64);
  562. l.register128.reghi:=cg.getintregister(list,OS_64);
  563. end
  564. else
  565. {$else cpu64bitalu}
  566. if l.size in [OS_64,OS_S64,OS_F64] then
  567. begin
  568. l.register64.reglo:=cg.getintregister(list,OS_32);
  569. l.register64.reghi:=cg.getintregister(list,OS_32);
  570. end
  571. else
  572. {$endif cpu64bitalu}
  573. { Note: for withs of records (and maybe objects, classes, etc.) an
  574. address register could be set here, but that is later
  575. changed to an intregister neverthless when in the
  576. tcgassignmentnode maybechangeloadnodereg is called for the
  577. temporary node; so the workaround for now is to fix the
  578. symptoms... }
  579. l.register:=cg.getintregister(list,l.size);
  580. end;
  581. end;
  582. {****************************************************************************
  583. Init/Finalize Code
  584. ****************************************************************************}
  585. procedure copyvalueparas(p:TObject;arg:pointer);
  586. var
  587. href : treference;
  588. hreg : tregister;
  589. list : TAsmList;
  590. hsym : tparavarsym;
  591. l : longint;
  592. localcopyloc : tlocation;
  593. sizedef : tdef;
  594. begin
  595. list:=TAsmList(arg);
  596. if (tsym(p).typ=paravarsym) and
  597. (tparavarsym(p).varspez=vs_value) and
  598. (paramanager.push_addr_param(tparavarsym(p).varspez,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)) then
  599. begin
  600. { we have no idea about the alignment at the caller side }
  601. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,true,1);
  602. if is_open_array(tparavarsym(p).vardef) or
  603. is_array_of_const(tparavarsym(p).vardef) then
  604. begin
  605. { cdecl functions don't have a high pointer so it is not possible to generate
  606. a local copy }
  607. if not(current_procinfo.procdef.proccalloption in cdecl_pocalls) then
  608. begin
  609. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  610. if not assigned(hsym) then
  611. internalerror(200306061);
  612. hreg:=cg.getaddressregister(list);
  613. if not is_packed_array(tparavarsym(p).vardef) then
  614. hlcg.g_copyvaluepara_openarray(list,href,hsym.initialloc,tarraydef(tparavarsym(p).vardef),hreg)
  615. else
  616. internalerror(2006080401);
  617. // cg.g_copyvaluepara_packedopenarray(list,href,hsym.intialloc,tarraydef(tparavarsym(p).vardef).elepackedbitsize,hreg);
  618. sizedef:=getpointerdef(tparavarsym(p).vardef);
  619. hlcg.a_load_reg_loc(list,sizedef,sizedef,hreg,tparavarsym(p).initialloc);
  620. end;
  621. end
  622. else
  623. begin
  624. { Allocate space for the local copy }
  625. l:=tparavarsym(p).getsize;
  626. localcopyloc.loc:=LOC_REFERENCE;
  627. localcopyloc.size:=int_cgsize(l);
  628. tg.GetLocal(list,l,tparavarsym(p).vardef,localcopyloc.reference);
  629. { Copy data }
  630. if is_shortstring(tparavarsym(p).vardef) then
  631. begin
  632. { this code is only executed before the code for the body and the entry/exit code is generated
  633. so we're allowed to include pi_do_call here; after pass1 is run, this isn't allowed anymore
  634. }
  635. include(current_procinfo.flags,pi_do_call);
  636. hlcg.g_copyshortstring(list,href,localcopyloc.reference,tstringdef(tparavarsym(p).vardef));
  637. end
  638. else if tparavarsym(p).vardef.typ = variantdef then
  639. begin
  640. { this code is only executed before the code for the body and the entry/exit code is generated
  641. so we're allowed to include pi_do_call here; after pass1 is run, this isn't allowed anymore
  642. }
  643. include(current_procinfo.flags,pi_do_call);
  644. hlcg.g_copyvariant(list,href,localcopyloc.reference,tvariantdef(tparavarsym(p).vardef))
  645. end
  646. else
  647. begin
  648. { pass proper alignment info }
  649. localcopyloc.reference.alignment:=tparavarsym(p).vardef.alignment;
  650. cg.g_concatcopy(list,href,localcopyloc.reference,tparavarsym(p).vardef.size);
  651. end;
  652. { update localloc of varsym }
  653. tg.Ungetlocal(list,tparavarsym(p).localloc.reference);
  654. tparavarsym(p).localloc:=localcopyloc;
  655. tparavarsym(p).initialloc:=localcopyloc;
  656. end;
  657. end;
  658. end;
  659. { generates the code for incrementing the reference count of parameters and
  660. initialize out parameters }
  661. procedure init_paras(p:TObject;arg:pointer);
  662. var
  663. href : treference;
  664. hsym : tparavarsym;
  665. eldef : tdef;
  666. list : TAsmList;
  667. needs_inittable : boolean;
  668. begin
  669. list:=TAsmList(arg);
  670. if (tsym(p).typ=paravarsym) then
  671. begin
  672. needs_inittable:=is_managed_type(tparavarsym(p).vardef);
  673. if not needs_inittable then
  674. exit;
  675. case tparavarsym(p).varspez of
  676. vs_value :
  677. begin
  678. { variants are already handled by the call to fpc_variant_copy_overwrite if
  679. they are passed by reference }
  680. if not((tparavarsym(p).vardef.typ=variantdef) and
  681. paramanager.push_addr_param(tparavarsym(p).varspez,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)) then
  682. begin
  683. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,is_open_array(tparavarsym(p).vardef),sizeof(pint));
  684. if is_open_array(tparavarsym(p).vardef) then
  685. begin
  686. { open arrays do not contain correct element count in their rtti,
  687. the actual count must be passed separately. }
  688. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  689. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  690. if not assigned(hsym) then
  691. internalerror(201003031);
  692. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_addref_array');
  693. end
  694. else
  695. hlcg.g_incrrefcount(list,tparavarsym(p).vardef,href);
  696. end;
  697. end;
  698. vs_out :
  699. begin
  700. { we have no idea about the alignment at the callee side,
  701. and the user also cannot specify "unaligned" here, so
  702. assume worst case }
  703. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,true,1);
  704. if is_open_array(tparavarsym(p).vardef) then
  705. begin
  706. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  707. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  708. if not assigned(hsym) then
  709. internalerror(201103033);
  710. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_initialize_array');
  711. end
  712. else
  713. hlcg.g_initialize(list,tparavarsym(p).vardef,href);
  714. end;
  715. end;
  716. end;
  717. end;
  718. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  719. begin
  720. case loc.loc of
  721. LOC_CREGISTER:
  722. begin
  723. {$ifdef cpu64bitalu}
  724. if loc.size in [OS_128,OS_S128] then
  725. begin
  726. loc.register128.reglo:=cg.getintregister(list,OS_64);
  727. loc.register128.reghi:=cg.getintregister(list,OS_64);
  728. end
  729. else
  730. {$else cpu64bitalu}
  731. if loc.size in [OS_64,OS_S64] then
  732. begin
  733. loc.register64.reglo:=cg.getintregister(list,OS_32);
  734. loc.register64.reghi:=cg.getintregister(list,OS_32);
  735. end
  736. else
  737. {$endif cpu64bitalu}
  738. loc.register:=cg.getintregister(list,loc.size);
  739. end;
  740. LOC_CFPUREGISTER:
  741. begin
  742. loc.register:=cg.getfpuregister(list,loc.size);
  743. end;
  744. LOC_CMMREGISTER:
  745. begin
  746. loc.register:=cg.getmmregister(list,loc.size);
  747. end;
  748. end;
  749. end;
  750. procedure gen_alloc_regvar(list:TAsmList;sym: tabstractnormalvarsym; allocreg: boolean);
  751. begin
  752. if allocreg then
  753. gen_alloc_regloc(list,sym.initialloc);
  754. if (pi_has_label in current_procinfo.flags) then
  755. begin
  756. { Allocate register already, to prevent first allocation to be
  757. inside a loop }
  758. {$ifdef cpu64bitalu}
  759. if sym.initialloc.size in [OS_128,OS_S128] then
  760. begin
  761. cg.a_reg_sync(list,sym.initialloc.register128.reglo);
  762. cg.a_reg_sync(list,sym.initialloc.register128.reghi);
  763. end
  764. else
  765. {$else cpu64bitalu}
  766. if sym.initialloc.size in [OS_64,OS_S64] then
  767. begin
  768. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  769. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  770. end
  771. else
  772. {$endif cpu64bitalu}
  773. cg.a_reg_sync(list,sym.initialloc.register);
  774. end;
  775. sym.localloc:=sym.initialloc;
  776. end;
  777. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  778. procedure unget_para(const paraloc:TCGParaLocation);
  779. begin
  780. case paraloc.loc of
  781. LOC_REGISTER :
  782. begin
  783. if getsupreg(paraloc.register)<first_int_imreg then
  784. cg.ungetcpuregister(list,paraloc.register);
  785. end;
  786. LOC_MMREGISTER :
  787. begin
  788. if getsupreg(paraloc.register)<first_mm_imreg then
  789. cg.ungetcpuregister(list,paraloc.register);
  790. end;
  791. LOC_FPUREGISTER :
  792. begin
  793. if getsupreg(paraloc.register)<first_fpu_imreg then
  794. cg.ungetcpuregister(list,paraloc.register);
  795. end;
  796. end;
  797. end;
  798. var
  799. paraloc : pcgparalocation;
  800. href : treference;
  801. sizeleft : aint;
  802. {$if defined(sparc) or defined(arm) or defined(mips)}
  803. tempref : treference;
  804. {$endif defined(sparc) or defined(arm) or defined(mips)}
  805. {$ifdef mips}
  806. tmpreg : tregister;
  807. {$endif mips}
  808. {$ifndef cpu64bitalu}
  809. tempreg : tregister;
  810. reg64 : tregister64;
  811. {$endif not cpu64bitalu}
  812. begin
  813. paraloc:=para.location;
  814. if not assigned(paraloc) then
  815. internalerror(200408203);
  816. { skip e.g. empty records }
  817. if (paraloc^.loc = LOC_VOID) then
  818. exit;
  819. case destloc.loc of
  820. LOC_REFERENCE :
  821. begin
  822. { If the parameter location is reused we don't need to copy
  823. anything }
  824. if not reusepara then
  825. begin
  826. href:=destloc.reference;
  827. sizeleft:=para.intsize;
  828. while assigned(paraloc) do
  829. begin
  830. if (paraloc^.size=OS_NO) then
  831. begin
  832. { Can only be a reference that contains the rest
  833. of the parameter }
  834. if (paraloc^.loc<>LOC_REFERENCE) or
  835. assigned(paraloc^.next) then
  836. internalerror(2005013010);
  837. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  838. inc(href.offset,sizeleft);
  839. sizeleft:=0;
  840. end
  841. else
  842. begin
  843. cg.a_load_cgparaloc_ref(list,paraloc^,href,tcgsize2size[paraloc^.size],destloc.reference.alignment);
  844. inc(href.offset,TCGSize2Size[paraloc^.size]);
  845. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  846. end;
  847. unget_para(paraloc^);
  848. paraloc:=paraloc^.next;
  849. end;
  850. end;
  851. end;
  852. LOC_REGISTER,
  853. LOC_CREGISTER :
  854. begin
  855. {$ifdef cpu64bitalu}
  856. if (para.size in [OS_128,OS_S128,OS_F128]) and
  857. ({ in case of fpu emulation, or abi's that pass fpu values
  858. via integer registers }
  859. (vardef.typ=floatdef) or
  860. is_methodpointer(vardef) or
  861. is_record(vardef)) then
  862. begin
  863. case paraloc^.loc of
  864. LOC_REGISTER:
  865. begin
  866. if not assigned(paraloc^.next) then
  867. internalerror(200410104);
  868. if (target_info.endian=ENDIAN_BIG) then
  869. begin
  870. { paraloc^ -> high
  871. paraloc^.next -> low }
  872. unget_para(paraloc^);
  873. gen_alloc_regloc(list,destloc);
  874. { reg->reg, alignment is irrelevant }
  875. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reghi,8);
  876. unget_para(paraloc^.next^);
  877. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reglo,8);
  878. end
  879. else
  880. begin
  881. { paraloc^ -> low
  882. paraloc^.next -> high }
  883. unget_para(paraloc^);
  884. gen_alloc_regloc(list,destloc);
  885. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reglo,8);
  886. unget_para(paraloc^.next^);
  887. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reghi,8);
  888. end;
  889. end;
  890. LOC_REFERENCE:
  891. begin
  892. gen_alloc_regloc(list,destloc);
  893. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  894. cg128.a_load128_ref_reg(list,href,destloc.register128);
  895. unget_para(paraloc^);
  896. end;
  897. else
  898. internalerror(2012090607);
  899. end
  900. end
  901. else
  902. {$else cpu64bitalu}
  903. if (para.size in [OS_64,OS_S64,OS_F64]) and
  904. (is_64bit(vardef) or
  905. { in case of fpu emulation, or abi's that pass fpu values
  906. via integer registers }
  907. (vardef.typ=floatdef) or
  908. is_methodpointer(vardef) or
  909. is_record(vardef)) then
  910. begin
  911. case paraloc^.loc of
  912. LOC_REGISTER:
  913. begin
  914. if not assigned(paraloc^.next) then
  915. internalerror(200410104);
  916. if (target_info.endian=ENDIAN_BIG) then
  917. begin
  918. { paraloc^ -> high
  919. paraloc^.next -> low }
  920. unget_para(paraloc^);
  921. gen_alloc_regloc(list,destloc);
  922. { reg->reg, alignment is irrelevant }
  923. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reghi,4);
  924. unget_para(paraloc^.next^);
  925. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reglo,4);
  926. end
  927. else
  928. begin
  929. { paraloc^ -> low
  930. paraloc^.next -> high }
  931. unget_para(paraloc^);
  932. gen_alloc_regloc(list,destloc);
  933. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reglo,4);
  934. unget_para(paraloc^.next^);
  935. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reghi,4);
  936. end;
  937. end;
  938. LOC_REFERENCE:
  939. begin
  940. gen_alloc_regloc(list,destloc);
  941. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  942. cg64.a_load64_ref_reg(list,href,destloc.register64);
  943. unget_para(paraloc^);
  944. end;
  945. else
  946. internalerror(2005101501);
  947. end
  948. end
  949. else
  950. {$endif cpu64bitalu}
  951. begin
  952. if assigned(paraloc^.next) then
  953. begin
  954. if (destloc.size in [OS_PAIR,OS_SPAIR]) and
  955. (para.Size in [OS_PAIR,OS_SPAIR]) then
  956. begin
  957. unget_para(paraloc^);
  958. gen_alloc_regloc(list,destloc);
  959. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register,sizeof(aint));
  960. unget_para(paraloc^.Next^);
  961. gen_alloc_regloc(list,destloc);
  962. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.Next^,destloc.registerhi,sizeof(aint));
  963. end
  964. else
  965. internalerror(200410105);
  966. end
  967. else
  968. begin
  969. unget_para(paraloc^);
  970. gen_alloc_regloc(list,destloc);
  971. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,sizeof(aint));
  972. end;
  973. end;
  974. end;
  975. LOC_FPUREGISTER,
  976. LOC_CFPUREGISTER :
  977. begin
  978. {$ifdef mips}
  979. if (destloc.size = paraloc^.Size) and
  980. (paraloc^.Loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER]) then
  981. begin
  982. unget_para(paraloc^);
  983. gen_alloc_regloc(list,destloc);
  984. cg.a_loadfpu_reg_reg(list,paraloc^.Size, destloc.size, paraloc^.register, destloc.register);
  985. end
  986. else if (destloc.size = OS_F32) and
  987. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  988. begin
  989. gen_alloc_regloc(list,destloc);
  990. unget_para(paraloc^);
  991. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,destloc.register));
  992. end
  993. { TODO: Produces invalid code, needs fixing together with regalloc setup. }
  994. {
  995. else if (destloc.size = OS_F64) and
  996. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) and
  997. (paraloc^.next^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  998. begin
  999. gen_alloc_regloc(list,destloc);
  1000. tmpreg:=destloc.register;
  1001. unget_para(paraloc^);
  1002. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,tmpreg));
  1003. setsupreg(tmpreg,getsupreg(tmpreg)+1);
  1004. unget_para(paraloc^.next^);
  1005. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.Next^.register,tmpreg));
  1006. end
  1007. }
  1008. else
  1009. begin
  1010. sizeleft := TCGSize2Size[destloc.size];
  1011. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1012. href:=tempref;
  1013. while assigned(paraloc) do
  1014. begin
  1015. unget_para(paraloc^);
  1016. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1017. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1018. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1019. paraloc:=paraloc^.next;
  1020. end;
  1021. gen_alloc_regloc(list,destloc);
  1022. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1023. tg.UnGetTemp(list,tempref);
  1024. end;
  1025. {$else mips}
  1026. {$if defined(sparc) or defined(arm)}
  1027. { Arm and Sparc passes floats in int registers, when loading to fpu register
  1028. we need a temp }
  1029. sizeleft := TCGSize2Size[destloc.size];
  1030. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1031. href:=tempref;
  1032. while assigned(paraloc) do
  1033. begin
  1034. unget_para(paraloc^);
  1035. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1036. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1037. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1038. paraloc:=paraloc^.next;
  1039. end;
  1040. gen_alloc_regloc(list,destloc);
  1041. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1042. tg.UnGetTemp(list,tempref);
  1043. {$else defined(sparc) or defined(arm)}
  1044. unget_para(paraloc^);
  1045. gen_alloc_regloc(list,destloc);
  1046. { from register to register -> alignment is irrelevant }
  1047. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1048. if assigned(paraloc^.next) then
  1049. internalerror(200410109);
  1050. {$endif defined(sparc) or defined(arm)}
  1051. {$endif mips}
  1052. end;
  1053. LOC_MMREGISTER,
  1054. LOC_CMMREGISTER :
  1055. begin
  1056. {$ifndef cpu64bitalu}
  1057. { ARM vfp floats are passed in integer registers }
  1058. if (para.size=OS_F64) and
  1059. (paraloc^.size in [OS_32,OS_S32]) and
  1060. use_vectorfpu(vardef) then
  1061. begin
  1062. { we need 2x32bit reg }
  1063. if not assigned(paraloc^.next) or
  1064. assigned(paraloc^.next^.next) then
  1065. internalerror(2009112421);
  1066. unget_para(paraloc^.next^);
  1067. case paraloc^.next^.loc of
  1068. LOC_REGISTER:
  1069. tempreg:=paraloc^.next^.register;
  1070. LOC_REFERENCE:
  1071. begin
  1072. tempreg:=cg.getintregister(list,OS_32);
  1073. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,tempreg,4);
  1074. end;
  1075. else
  1076. internalerror(2012051301);
  1077. end;
  1078. { don't free before the above, because then the getintregister
  1079. could reallocate this register and overwrite it }
  1080. unget_para(paraloc^);
  1081. gen_alloc_regloc(list,destloc);
  1082. if (target_info.endian=endian_big) then
  1083. { paraloc^ -> high
  1084. paraloc^.next -> low }
  1085. reg64:=joinreg64(tempreg,paraloc^.register)
  1086. else
  1087. reg64:=joinreg64(paraloc^.register,tempreg);
  1088. cg64.a_loadmm_intreg64_reg(list,OS_F64,reg64,destloc.register);
  1089. end
  1090. else
  1091. {$endif not cpu64bitalu}
  1092. begin
  1093. unget_para(paraloc^);
  1094. gen_alloc_regloc(list,destloc);
  1095. { from register to register -> alignment is irrelevant }
  1096. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1097. { data could come in two memory locations, for now
  1098. we simply ignore the sanity check (FK)
  1099. if assigned(paraloc^.next) then
  1100. internalerror(200410108);
  1101. }
  1102. end;
  1103. end;
  1104. else
  1105. internalerror(2010052903);
  1106. end;
  1107. end;
  1108. procedure gen_load_para_value(list:TAsmList);
  1109. procedure get_para(const paraloc:TCGParaLocation);
  1110. begin
  1111. case paraloc.loc of
  1112. LOC_REGISTER :
  1113. begin
  1114. if getsupreg(paraloc.register)<first_int_imreg then
  1115. cg.getcpuregister(list,paraloc.register);
  1116. end;
  1117. LOC_MMREGISTER :
  1118. begin
  1119. if getsupreg(paraloc.register)<first_mm_imreg then
  1120. cg.getcpuregister(list,paraloc.register);
  1121. end;
  1122. LOC_FPUREGISTER :
  1123. begin
  1124. if getsupreg(paraloc.register)<first_fpu_imreg then
  1125. cg.getcpuregister(list,paraloc.register);
  1126. end;
  1127. end;
  1128. end;
  1129. var
  1130. i : longint;
  1131. currpara : tparavarsym;
  1132. paraloc : pcgparalocation;
  1133. begin
  1134. if (po_assembler in current_procinfo.procdef.procoptions) or
  1135. { exceptfilters have a single hidden 'parentfp' parameter, which
  1136. is handled by tcg.g_proc_entry. }
  1137. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  1138. exit;
  1139. { Allocate registers used by parameters }
  1140. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1141. begin
  1142. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1143. paraloc:=currpara.paraloc[calleeside].location;
  1144. while assigned(paraloc) do
  1145. begin
  1146. if paraloc^.loc in [LOC_REGISTER,LOC_FPUREGISTER,LOC_MMREGISTER] then
  1147. get_para(paraloc^);
  1148. paraloc:=paraloc^.next;
  1149. end;
  1150. end;
  1151. { Copy parameters to local references/registers }
  1152. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1153. begin
  1154. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1155. gen_load_cgpara_loc(list,currpara.vardef,currpara.paraloc[calleeside],currpara.initialloc,paramanager.param_use_paraloc(currpara.paraloc[calleeside]));
  1156. { gen_load_cgpara_loc() already allocated the initialloc
  1157. -> don't allocate again }
  1158. if currpara.initialloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMREGISTER] then
  1159. gen_alloc_regvar(list,currpara,false);
  1160. end;
  1161. { generate copies of call by value parameters, must be done before
  1162. the initialization and body is parsed because the refcounts are
  1163. incremented using the local copies }
  1164. current_procinfo.procdef.parast.SymList.ForEachCall(@copyvalueparas,list);
  1165. {$ifdef powerpc}
  1166. { unget the register that contains the stack pointer before the procedure entry, }
  1167. { which is used to access the parameters in their original callee-side location }
  1168. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then
  1169. cg.a_reg_dealloc(list,NR_R12);
  1170. {$endif powerpc}
  1171. {$ifdef powerpc64}
  1172. { unget the register that contains the stack pointer before the procedure entry, }
  1173. { which is used to access the parameters in their original callee-side location }
  1174. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then
  1175. cg.a_reg_dealloc(list, NR_OLD_STACK_POINTER_REG);
  1176. {$endif powerpc64}
  1177. if not(po_assembler in current_procinfo.procdef.procoptions) then
  1178. begin
  1179. { initialize refcounted paras, and trash others. Needed here
  1180. instead of in gen_initialize_code, because when a reference is
  1181. intialised or trashed while the pointer to that reference is kept
  1182. in a regvar, we add a register move and that one again has to
  1183. come after the parameter loading code as far as the register
  1184. allocator is concerned }
  1185. current_procinfo.procdef.parast.SymList.ForEachCall(@init_paras,list);
  1186. end;
  1187. end;
  1188. {****************************************************************************
  1189. Entry/Exit
  1190. ****************************************************************************}
  1191. function has_alias_name(pd:tprocdef;const s:string):boolean;
  1192. var
  1193. item : TCmdStrListItem;
  1194. begin
  1195. result:=true;
  1196. if pd.mangledname=s then
  1197. exit;
  1198. item := TCmdStrListItem(pd.aliasnames.first);
  1199. while assigned(item) do
  1200. begin
  1201. if item.str=s then
  1202. exit;
  1203. item := TCmdStrListItem(item.next);
  1204. end;
  1205. result:=false;
  1206. end;
  1207. procedure alloc_proc_symbol(pd: tprocdef);
  1208. var
  1209. item : TCmdStrListItem;
  1210. begin
  1211. item := TCmdStrListItem(pd.aliasnames.first);
  1212. while assigned(item) do
  1213. begin
  1214. current_asmdata.DefineAsmSymbol(item.str,AB_GLOBAL,AT_FUNCTION);
  1215. item := TCmdStrListItem(item.next);
  1216. end;
  1217. end;
  1218. procedure gen_proc_symbol(list:TAsmList);
  1219. var
  1220. item,
  1221. previtem : TCmdStrListItem;
  1222. begin
  1223. previtem:=nil;
  1224. item := TCmdStrListItem(current_procinfo.procdef.aliasnames.first);
  1225. while assigned(item) do
  1226. begin
  1227. {$ifdef arm}
  1228. if current_settings.cputype in cpu_thumb2 then
  1229. list.concat(tai_thumb_func.create);
  1230. {$endif arm}
  1231. { "double link" all procedure entry symbols via .reference }
  1232. { directives on darwin, because otherwise the linker }
  1233. { sometimes strips the procedure if only on of the symbols }
  1234. { is referenced }
  1235. if assigned(previtem) and
  1236. (target_info.system in systems_darwin) then
  1237. list.concat(tai_directive.create(asd_reference,item.str));
  1238. if (cs_profile in current_settings.moduleswitches) or
  1239. (po_global in current_procinfo.procdef.procoptions) then
  1240. list.concat(Tai_symbol.createname_global(item.str,AT_FUNCTION,0))
  1241. else
  1242. list.concat(Tai_symbol.createname(item.str,AT_FUNCTION,0));
  1243. if assigned(previtem) and
  1244. (target_info.system in systems_darwin) then
  1245. list.concat(tai_directive.create(asd_reference,previtem.str));
  1246. if not(af_stabs_use_function_absolute_addresses in target_asm.flags) then
  1247. list.concat(Tai_function_name.create(item.str));
  1248. previtem:=item;
  1249. item := TCmdStrListItem(item.next);
  1250. end;
  1251. current_procinfo.procdef.procstarttai:=tai(list.last);
  1252. end;
  1253. procedure gen_proc_entry_code(list:TAsmList);
  1254. var
  1255. hitemp,
  1256. lotemp, stack_frame_size : longint;
  1257. begin
  1258. { generate call frame marker for dwarf call frame info }
  1259. current_asmdata.asmcfi.start_frame(list);
  1260. { All temps are know, write offsets used for information }
  1261. if (cs_asm_source in current_settings.globalswitches) then
  1262. begin
  1263. if tg.direction>0 then
  1264. begin
  1265. lotemp:=current_procinfo.tempstart;
  1266. hitemp:=tg.lasttemp;
  1267. end
  1268. else
  1269. begin
  1270. lotemp:=tg.lasttemp;
  1271. hitemp:=current_procinfo.tempstart;
  1272. end;
  1273. list.concat(Tai_comment.Create(strpnew('Temps allocated between '+std_regname(current_procinfo.framepointer)+
  1274. tostr_with_plus(lotemp)+' and '+std_regname(current_procinfo.framepointer)+tostr_with_plus(hitemp))));
  1275. end;
  1276. { generate target specific proc entry code }
  1277. stack_frame_size := current_procinfo.calc_stackframe_size;
  1278. if (stack_frame_size <> 0) and
  1279. (po_nostackframe in current_procinfo.procdef.procoptions) then
  1280. message1(parser_e_nostackframe_with_locals,tostr(stack_frame_size));
  1281. hlcg.g_proc_entry(list,stack_frame_size,(po_nostackframe in current_procinfo.procdef.procoptions));
  1282. end;
  1283. procedure gen_proc_exit_code(list:TAsmList);
  1284. var
  1285. parasize : longint;
  1286. begin
  1287. { c style clearstack does not need to remove parameters from the stack, only the
  1288. return value when it was pushed by arguments }
  1289. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1290. begin
  1291. parasize:=0;
  1292. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1293. inc(parasize,sizeof(pint));
  1294. end
  1295. else
  1296. begin
  1297. parasize:=current_procinfo.para_stack_size;
  1298. { the parent frame pointer para has to be removed by the caller in
  1299. case of Delphi-style parent frame pointer passing }
  1300. if not paramanager.use_fixed_stack and
  1301. (po_delphi_nested_cc in current_procinfo.procdef.procoptions) then
  1302. dec(parasize,sizeof(pint));
  1303. end;
  1304. { generate target specific proc exit code }
  1305. hlcg.g_proc_exit(list,parasize,(po_nostackframe in current_procinfo.procdef.procoptions));
  1306. { release return registers, needed for optimizer }
  1307. if not is_void(current_procinfo.procdef.returndef) then
  1308. paramanager.freecgpara(list,current_procinfo.procdef.funcretloc[calleeside]);
  1309. { end of frame marker for call frame info }
  1310. current_asmdata.asmcfi.end_frame(list);
  1311. end;
  1312. procedure gen_stack_check_size_para(list:TAsmList);
  1313. var
  1314. paraloc1 : tcgpara;
  1315. pd : tprocdef;
  1316. begin
  1317. pd:=search_system_proc('fpc_stackcheck');
  1318. paraloc1.init;
  1319. paramanager.getintparaloc(pd,1,paraloc1);
  1320. cg.a_load_const_cgpara(list,OS_INT,current_procinfo.calc_stackframe_size,paraloc1);
  1321. paramanager.freecgpara(list,paraloc1);
  1322. paraloc1.done;
  1323. end;
  1324. procedure gen_stack_check_call(list:TAsmList);
  1325. var
  1326. paraloc1 : tcgpara;
  1327. pd : tprocdef;
  1328. begin
  1329. pd:=search_system_proc('fpc_stackcheck');
  1330. paraloc1.init;
  1331. { Also alloc the register needed for the parameter }
  1332. paramanager.getintparaloc(pd,1,paraloc1);
  1333. paramanager.freecgpara(list,paraloc1);
  1334. { Call the helper }
  1335. cg.allocallcpuregisters(list);
  1336. cg.a_call_name(list,'FPC_STACKCHECK',false);
  1337. cg.deallocallcpuregisters(list);
  1338. paraloc1.done;
  1339. end;
  1340. procedure gen_save_used_regs(list:TAsmList);
  1341. begin
  1342. { Pure assembler routines need to save the registers themselves }
  1343. if (po_assembler in current_procinfo.procdef.procoptions) then
  1344. exit;
  1345. { oldfpccall expects all registers to be destroyed }
  1346. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1347. cg.g_save_registers(list);
  1348. end;
  1349. procedure gen_restore_used_regs(list:TAsmList);
  1350. begin
  1351. { Pure assembler routines need to save the registers themselves }
  1352. if (po_assembler in current_procinfo.procdef.procoptions) then
  1353. exit;
  1354. { oldfpccall expects all registers to be destroyed }
  1355. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1356. cg.g_restore_registers(list);
  1357. end;
  1358. {****************************************************************************
  1359. External handling
  1360. ****************************************************************************}
  1361. procedure gen_external_stub(list:TAsmList;pd:tprocdef;const externalname:string);
  1362. begin
  1363. create_hlcodegen;
  1364. { add the procedure to the al_procedures }
  1365. maybe_new_object_file(list);
  1366. new_section(list,sec_code,lower(pd.mangledname),current_settings.alignment.procalign);
  1367. list.concat(Tai_align.create(current_settings.alignment.procalign));
  1368. if (po_global in pd.procoptions) then
  1369. list.concat(Tai_symbol.createname_global(pd.mangledname,AT_FUNCTION,0))
  1370. else
  1371. list.concat(Tai_symbol.createname(pd.mangledname,AT_FUNCTION,0));
  1372. cg.g_external_wrapper(list,pd,externalname);
  1373. destroy_hlcodegen;
  1374. end;
  1375. {****************************************************************************
  1376. Const Data
  1377. ****************************************************************************}
  1378. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  1379. procedure setlocalloc(vs:tabstractnormalvarsym);
  1380. begin
  1381. if cs_asm_source in current_settings.globalswitches then
  1382. begin
  1383. case vs.initialloc.loc of
  1384. LOC_REFERENCE :
  1385. begin
  1386. if not assigned(vs.initialloc.reference.symbol) then
  1387. list.concat(Tai_comment.Create(strpnew('Var '+vs.realname+' located at '+
  1388. std_regname(vs.initialloc.reference.base)+tostr_with_plus(vs.initialloc.reference.offset))));
  1389. end;
  1390. end;
  1391. end;
  1392. vs.localloc:=vs.initialloc;
  1393. end;
  1394. var
  1395. i : longint;
  1396. sym : tsym;
  1397. vs : tabstractnormalvarsym;
  1398. isaddr : boolean;
  1399. begin
  1400. for i:=0 to st.SymList.Count-1 do
  1401. begin
  1402. sym:=tsym(st.SymList[i]);
  1403. case sym.typ of
  1404. staticvarsym :
  1405. begin
  1406. vs:=tabstractnormalvarsym(sym);
  1407. { The code in loadnode.pass_generatecode will create the
  1408. LOC_REFERENCE instead for all none register variables. This is
  1409. required because we can't store an asmsymbol in the localloc because
  1410. the asmsymbol is invalid after an unit is compiled. This gives
  1411. problems when this procedure is inlined in another unit (PFV) }
  1412. if vs.is_regvar(false) then
  1413. begin
  1414. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1415. vs.initialloc.size:=def_cgsize(vs.vardef);
  1416. gen_alloc_regvar(list,vs,true);
  1417. setlocalloc(vs);
  1418. end;
  1419. end;
  1420. paravarsym :
  1421. begin
  1422. vs:=tabstractnormalvarsym(sym);
  1423. { Parameters passed to assembler procedures need to be kept
  1424. in the original location }
  1425. if (po_assembler in current_procinfo.procdef.procoptions) then
  1426. tparavarsym(vs).paraloc[calleeside].get_location(vs.initialloc)
  1427. { exception filters receive their frame pointer as a parameter }
  1428. else if (current_procinfo.procdef.proctypeoption=potype_exceptfilter) and
  1429. (vo_is_parentfp in vs.varoptions) then
  1430. begin
  1431. location_reset(vs.initialloc,LOC_REGISTER,OS_ADDR);
  1432. vs.initialloc.register:=NR_FRAME_POINTER_REG;
  1433. end
  1434. else
  1435. begin
  1436. isaddr:=paramanager.push_addr_param(vs.varspez,vs.vardef,current_procinfo.procdef.proccalloption);
  1437. if isaddr then
  1438. vs.initialloc.size:=OS_ADDR
  1439. else
  1440. vs.initialloc.size:=def_cgsize(vs.vardef);
  1441. if vs.is_regvar(isaddr) then
  1442. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable]
  1443. else
  1444. begin
  1445. vs.initialloc.loc:=LOC_REFERENCE;
  1446. { Reuse the parameter location for values to are at a single location on the stack }
  1447. if paramanager.param_use_paraloc(tparavarsym(sym).paraloc[calleeside]) then
  1448. begin
  1449. reference_reset_base(vs.initialloc.reference,tparavarsym(sym).paraloc[calleeside].location^.reference.index,
  1450. tparavarsym(sym).paraloc[calleeside].location^.reference.offset,tparavarsym(sym).paraloc[calleeside].alignment);
  1451. end
  1452. else
  1453. begin
  1454. if isaddr then
  1455. tg.GetLocal(list,sizeof(pint),voidpointertype,vs.initialloc.reference)
  1456. else
  1457. tg.GetLocal(list,vs.getsize,tparavarsym(sym).paraloc[calleeside].alignment,vs.vardef,vs.initialloc.reference);
  1458. end;
  1459. end;
  1460. end;
  1461. setlocalloc(vs);
  1462. end;
  1463. localvarsym :
  1464. begin
  1465. vs:=tabstractnormalvarsym(sym);
  1466. vs.initialloc.size:=def_cgsize(vs.vardef);
  1467. if ([po_assembler,po_nostackframe] * current_procinfo.procdef.procoptions = [po_assembler,po_nostackframe]) and
  1468. (vo_is_funcret in vs.varoptions) then
  1469. begin
  1470. paramanager.create_funcretloc_info(pd,calleeside);
  1471. if assigned(pd.funcretloc[calleeside].location^.next) then
  1472. begin
  1473. { can't replace references to "result" with a complex
  1474. location expression inside assembler code }
  1475. location_reset(vs.initialloc,LOC_INVALID,OS_NO);
  1476. end
  1477. else
  1478. pd.funcretloc[calleeside].get_location(vs.initialloc);
  1479. end
  1480. else if (m_delphi in current_settings.modeswitches) and
  1481. (po_assembler in current_procinfo.procdef.procoptions) and
  1482. (vo_is_funcret in vs.varoptions) and
  1483. (vs.refs=0) then
  1484. begin
  1485. { not referenced, so don't allocate. Use dummy to }
  1486. { avoid ie's later on because of LOC_INVALID }
  1487. vs.initialloc.loc:=LOC_REGISTER;
  1488. vs.initialloc.size:=OS_INT;
  1489. vs.initialloc.register:=NR_FUNCTION_RESULT_REG;
  1490. end
  1491. else if vs.is_regvar(false) then
  1492. begin
  1493. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1494. gen_alloc_regvar(list,vs,true);
  1495. end
  1496. else
  1497. begin
  1498. vs.initialloc.loc:=LOC_REFERENCE;
  1499. tg.GetLocal(list,vs.getsize,vs.vardef,vs.initialloc.reference);
  1500. end;
  1501. setlocalloc(vs);
  1502. end;
  1503. end;
  1504. end;
  1505. end;
  1506. procedure add_regvars(var rv: tusedregvars; const location: tlocation);
  1507. begin
  1508. case location.loc of
  1509. LOC_CREGISTER:
  1510. {$ifdef cpu64bitalu}
  1511. if location.size in [OS_128,OS_S128] then
  1512. begin
  1513. rv.intregvars.addnodup(getsupreg(location.register128.reglo));
  1514. rv.intregvars.addnodup(getsupreg(location.register128.reghi));
  1515. end
  1516. else
  1517. {$else cpu64bitalu}
  1518. if location.size in [OS_64,OS_S64] then
  1519. begin
  1520. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1521. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1522. end
  1523. else
  1524. {$endif cpu64bitalu}
  1525. rv.intregvars.addnodup(getsupreg(location.register));
  1526. LOC_CFPUREGISTER:
  1527. rv.fpuregvars.addnodup(getsupreg(location.register));
  1528. LOC_CMMREGISTER:
  1529. rv.mmregvars.addnodup(getsupreg(location.register));
  1530. end;
  1531. end;
  1532. function do_get_used_regvars(var n: tnode; arg: pointer): foreachnoderesult;
  1533. var
  1534. rv: pusedregvars absolute arg;
  1535. begin
  1536. case (n.nodetype) of
  1537. temprefn:
  1538. { We only have to synchronise a tempnode before a loop if it is }
  1539. { not created inside the loop, and only synchronise after the }
  1540. { loop if it's not destroyed inside the loop. If it's created }
  1541. { before the loop and not yet destroyed, then before the loop }
  1542. { is secondpassed tempinfo^.valid will be true, and we get the }
  1543. { correct registers. If it's not destroyed inside the loop, }
  1544. { then after the loop has been secondpassed tempinfo^.valid }
  1545. { be true and we also get the right registers. In other cases, }
  1546. { tempinfo^.valid will be false and so we do not add }
  1547. { unnecessary registers. This way, we don't have to look at }
  1548. { tempcreate and tempdestroy nodes to get this info (JM) }
  1549. if (ti_valid in ttemprefnode(n).tempinfo^.flags) then
  1550. add_regvars(rv^,ttemprefnode(n).tempinfo^.location);
  1551. loadn:
  1552. if (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1553. add_regvars(rv^,tabstractnormalvarsym(tloadnode(n).symtableentry).localloc);
  1554. vecn:
  1555. { range checks sometimes need the high parameter }
  1556. if (cs_check_range in current_settings.localswitches) and
  1557. (is_open_array(tvecnode(n).left.resultdef) or
  1558. is_array_of_const(tvecnode(n).left.resultdef)) and
  1559. not(current_procinfo.procdef.proccalloption in cdecl_pocalls) then
  1560. add_regvars(rv^,tabstractnormalvarsym(get_high_value_sym(tparavarsym(tloadnode(tvecnode(n).left).symtableentry))).localloc)
  1561. end;
  1562. result := fen_true;
  1563. end;
  1564. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  1565. begin
  1566. foreachnodestatic(n,@do_get_used_regvars,@rv);
  1567. end;
  1568. (*
  1569. See comments at declaration of pusedregvarscommon
  1570. function do_get_used_regvars_common(var n: tnode; arg: pointer): foreachnoderesult;
  1571. var
  1572. rv: pusedregvarscommon absolute arg;
  1573. begin
  1574. if (n.nodetype = loadn) and
  1575. (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1576. with tabstractnormalvarsym(tloadnode(n).symtableentry).localloc do
  1577. case loc of
  1578. LOC_CREGISTER:
  1579. { if not yet encountered in this node tree }
  1580. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1581. { but nevertheless already encountered somewhere }
  1582. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1583. { then it's a regvar used in two or more node trees }
  1584. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1585. LOC_CFPUREGISTER:
  1586. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1587. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1588. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1589. LOC_CMMREGISTER:
  1590. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1591. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1592. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1593. end;
  1594. result := fen_true;
  1595. end;
  1596. procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  1597. begin
  1598. rv.myregvars.intregvars.clear;
  1599. rv.myregvars.fpuregvars.clear;
  1600. rv.myregvars.mmregvars.clear;
  1601. foreachnodestatic(n,@do_get_used_regvars_common,@rv);
  1602. end;
  1603. *)
  1604. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  1605. var
  1606. count: longint;
  1607. begin
  1608. for count := 1 to rv.intregvars.length do
  1609. cg.a_reg_sync(list,newreg(R_INTREGISTER,rv.intregvars.readidx(count-1),R_SUBWHOLE));
  1610. for count := 1 to rv.fpuregvars.length do
  1611. cg.a_reg_sync(list,newreg(R_FPUREGISTER,rv.fpuregvars.readidx(count-1),R_SUBWHOLE));
  1612. for count := 1 to rv.mmregvars.length do
  1613. cg.a_reg_sync(list,newreg(R_MMREGISTER,rv.mmregvars.readidx(count-1),R_SUBWHOLE));
  1614. end;
  1615. {*****************************************************************************
  1616. SSA support
  1617. *****************************************************************************}
  1618. type
  1619. preplaceregrec = ^treplaceregrec;
  1620. treplaceregrec = record
  1621. old, new: tregister;
  1622. oldhi, newhi: tregister;
  1623. ressym: tsym;
  1624. { moved sym }
  1625. sym : tabstractnormalvarsym;
  1626. end;
  1627. function doreplace(var n: tnode; para: pointer): foreachnoderesult;
  1628. var
  1629. rr: preplaceregrec absolute para;
  1630. begin
  1631. result := fen_false;
  1632. if (nf_is_funcret in n.flags) and (fc_exit in flowcontrol) then
  1633. exit;
  1634. case n.nodetype of
  1635. loadn:
  1636. begin
  1637. if (tloadnode(n).symtableentry.typ in [localvarsym,paravarsym,staticvarsym]) and
  1638. (tabstractvarsym(tloadnode(n).symtableentry).varoptions * [vo_is_dll_var, vo_is_thread_var] = []) and
  1639. not assigned(tloadnode(n).left) and
  1640. ((tloadnode(n).symtableentry <> rr^.ressym) or
  1641. not(fc_exit in flowcontrol)
  1642. ) and
  1643. (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMXREGISTER,LOC_CMMREGISTER]) and
  1644. (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register = rr^.old) then
  1645. begin
  1646. {$ifdef cpu64bitalu}
  1647. { it's possible a 128 bit location was shifted and/xor typecasted }
  1648. { in a 64 bit value, so only 1 register was left in the location }
  1649. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.size in [OS_128,OS_S128]) then
  1650. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register128.reghi = rr^.oldhi) then
  1651. tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register128.reghi := rr^.newhi
  1652. else
  1653. exit;
  1654. {$else cpu64bitalu}
  1655. { it's possible a 64 bit location was shifted and/xor typecasted }
  1656. { in a 32 bit value, so only 1 register was left in the location }
  1657. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.size in [OS_64,OS_S64]) then
  1658. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register64.reghi = rr^.oldhi) then
  1659. tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register64.reghi := rr^.newhi
  1660. else
  1661. exit;
  1662. {$endif cpu64bitalu}
  1663. tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register := rr^.new;
  1664. rr^.sym := tabstractnormalvarsym(tloadnode(n).symtableentry);
  1665. result := fen_norecurse_true;
  1666. end;
  1667. end;
  1668. temprefn:
  1669. begin
  1670. if (ti_valid in ttemprefnode(n).tempinfo^.flags) and
  1671. (ttemprefnode(n).tempinfo^.location.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMXREGISTER,LOC_CMMREGISTER]) and
  1672. (ttemprefnode(n).tempinfo^.location.register = rr^.old) then
  1673. begin
  1674. {$ifdef cpu64bitalu}
  1675. { it's possible a 128 bit location was shifted and/xor typecasted }
  1676. { in a 64 bit value, so only 1 register was left in the location }
  1677. if (ttemprefnode(n).tempinfo^.location.size in [OS_128,OS_S128]) then
  1678. if (ttemprefnode(n).tempinfo^.location.register128.reghi = rr^.oldhi) then
  1679. ttemprefnode(n).tempinfo^.location.register128.reghi := rr^.newhi
  1680. else
  1681. exit;
  1682. {$else cpu64bitalu}
  1683. { it's possible a 64 bit location was shifted and/xor typecasted }
  1684. { in a 32 bit value, so only 1 register was left in the location }
  1685. if (ttemprefnode(n).tempinfo^.location.size in [OS_64,OS_S64]) then
  1686. if (ttemprefnode(n).tempinfo^.location.register64.reghi = rr^.oldhi) then
  1687. ttemprefnode(n).tempinfo^.location.register64.reghi := rr^.newhi
  1688. else
  1689. exit;
  1690. {$endif cpu64bitalu}
  1691. ttemprefnode(n).tempinfo^.location.register := rr^.new;
  1692. result := fen_norecurse_true;
  1693. end;
  1694. end;
  1695. { optimize the searching a bit }
  1696. derefn,addrn,
  1697. calln,inlinen,casen,
  1698. addn,subn,muln,
  1699. andn,orn,xorn,
  1700. ltn,lten,gtn,gten,equaln,unequaln,
  1701. slashn,divn,shrn,shln,notn,
  1702. inn,
  1703. asn,isn:
  1704. result := fen_norecurse_false;
  1705. end;
  1706. end;
  1707. procedure maybechangeloadnodereg(list: TAsmList; var n: tnode; reload: boolean);
  1708. var
  1709. rr: treplaceregrec;
  1710. varloc : tai_varloc;
  1711. begin
  1712. {$ifdef jvm}
  1713. exit;
  1714. {$endif}
  1715. if not (n.location.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMXREGISTER,LOC_CMMREGISTER]) or
  1716. ([fc_inflowcontrol,fc_gotolabel,fc_lefthandled] * flowcontrol <> []) then
  1717. exit;
  1718. rr.old := n.location.register;
  1719. rr.ressym := nil;
  1720. rr.sym := nil;
  1721. rr.oldhi := NR_NO;
  1722. case n.location.loc of
  1723. LOC_CREGISTER:
  1724. begin
  1725. {$ifdef cpu64bitalu}
  1726. if (n.location.size in [OS_128,OS_S128]) then
  1727. begin
  1728. rr.oldhi := n.location.register128.reghi;
  1729. rr.new := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1730. rr.newhi := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1731. end
  1732. else
  1733. {$else cpu64bitalu}
  1734. if (n.location.size in [OS_64,OS_S64]) then
  1735. begin
  1736. rr.oldhi := n.location.register64.reghi;
  1737. rr.new := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1738. rr.newhi := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1739. end
  1740. else
  1741. {$endif cpu64bitalu}
  1742. rr.new := cg.getintregister(current_asmdata.CurrAsmList,n.location.size);
  1743. end;
  1744. LOC_CFPUREGISTER:
  1745. rr.new := cg.getfpuregister(current_asmdata.CurrAsmList,n.location.size);
  1746. {$ifdef SUPPORT_MMX}
  1747. LOC_CMMXREGISTER:
  1748. rr.new := tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  1749. {$endif SUPPORT_MMX}
  1750. LOC_CMMREGISTER:
  1751. rr.new := cg.getmmregister(current_asmdata.CurrAsmList,n.location.size);
  1752. else
  1753. exit;
  1754. end;
  1755. if not is_void(current_procinfo.procdef.returndef) and
  1756. assigned(current_procinfo.procdef.funcretsym) and
  1757. (tabstractvarsym(current_procinfo.procdef.funcretsym).refs <> 0) then
  1758. if (current_procinfo.procdef.proctypeoption=potype_constructor) then
  1759. rr.ressym:=tsym(current_procinfo.procdef.parast.Find('self'))
  1760. else
  1761. rr.ressym:=current_procinfo.procdef.funcretsym;
  1762. if not foreachnodestatic(n,@doreplace,@rr) then
  1763. exit;
  1764. if reload then
  1765. case n.location.loc of
  1766. LOC_CREGISTER:
  1767. begin
  1768. {$ifdef cpu64bitalu}
  1769. if (n.location.size in [OS_128,OS_S128]) then
  1770. cg128.a_load128_reg_reg(list,n.location.register128,joinreg128(rr.new,rr.newhi))
  1771. else
  1772. {$else cpu64bitalu}
  1773. if (n.location.size in [OS_64,OS_S64]) then
  1774. cg64.a_load64_reg_reg(list,n.location.register64,joinreg64(rr.new,rr.newhi))
  1775. else
  1776. {$endif cpu64bitalu}
  1777. cg.a_load_reg_reg(list,n.location.size,n.location.size,n.location.register,rr.new);
  1778. end;
  1779. LOC_CFPUREGISTER:
  1780. cg.a_loadfpu_reg_reg(list,n.location.size,n.location.size,n.location.register,rr.new);
  1781. {$ifdef SUPPORT_MMX}
  1782. LOC_CMMXREGISTER:
  1783. cg.a_loadmm_reg_reg(list,OS_M64,OS_M64,n.location.register,rr.new,nil);
  1784. {$endif SUPPORT_MMX}
  1785. LOC_CMMREGISTER:
  1786. cg.a_loadmm_reg_reg(list,n.location.size,n.location.size,n.location.register,rr.new,nil);
  1787. else
  1788. internalerror(2006090920);
  1789. end;
  1790. { now that we've change the loadn/temp, also change the node result location }
  1791. {$ifdef cpu64bitalu}
  1792. if (n.location.size in [OS_128,OS_S128]) then
  1793. begin
  1794. n.location.register128.reglo := rr.new;
  1795. n.location.register128.reghi := rr.newhi;
  1796. if assigned(rr.sym) and
  1797. ((rr.sym.currentregloc.register<>rr.new) or
  1798. (rr.sym.currentregloc.registerhi<>rr.newhi)) then
  1799. begin
  1800. varloc:=tai_varloc.create128(rr.sym,rr.new,rr.newhi);
  1801. varloc.oldlocation:=rr.sym.currentregloc.register;
  1802. varloc.oldlocationhi:=rr.sym.currentregloc.registerhi;
  1803. rr.sym.currentregloc.register:=rr.new;
  1804. rr.sym.currentregloc.registerHI:=rr.newhi;
  1805. list.concat(varloc);
  1806. end;
  1807. end
  1808. else
  1809. {$else cpu64bitalu}
  1810. if (n.location.size in [OS_64,OS_S64]) then
  1811. begin
  1812. n.location.register64.reglo := rr.new;
  1813. n.location.register64.reghi := rr.newhi;
  1814. if assigned(rr.sym) and
  1815. ((rr.sym.currentregloc.register<>rr.new) or
  1816. (rr.sym.currentregloc.registerhi<>rr.newhi)) then
  1817. begin
  1818. varloc:=tai_varloc.create64(rr.sym,rr.new,rr.newhi);
  1819. varloc.oldlocation:=rr.sym.currentregloc.register;
  1820. varloc.oldlocationhi:=rr.sym.currentregloc.registerhi;
  1821. rr.sym.currentregloc.register:=rr.new;
  1822. rr.sym.currentregloc.registerHI:=rr.newhi;
  1823. list.concat(varloc);
  1824. end;
  1825. end
  1826. else
  1827. {$endif cpu64bitalu}
  1828. begin
  1829. n.location.register := rr.new;
  1830. if assigned(rr.sym) and (rr.sym.currentregloc.register<>rr.new) then
  1831. begin
  1832. varloc:=tai_varloc.create(rr.sym,rr.new);
  1833. varloc.oldlocation:=rr.sym.currentregloc.register;
  1834. rr.sym.currentregloc.register:=rr.new;
  1835. list.concat(varloc);
  1836. end;
  1837. end;
  1838. end;
  1839. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  1840. var
  1841. i : longint;
  1842. sym : tsym;
  1843. begin
  1844. for i:=0 to st.SymList.Count-1 do
  1845. begin
  1846. sym:=tsym(st.SymList[i]);
  1847. if (sym.typ in [staticvarsym,localvarsym,paravarsym]) then
  1848. begin
  1849. with tabstractnormalvarsym(sym) do
  1850. begin
  1851. { Note: We need to keep the data available in memory
  1852. for the sub procedures that can access local data
  1853. in the parent procedures }
  1854. case localloc.loc of
  1855. LOC_CREGISTER :
  1856. if (pi_has_label in current_procinfo.flags) then
  1857. {$ifdef cpu64bitalu}
  1858. if def_cgsize(vardef) in [OS_128,OS_S128] then
  1859. begin
  1860. cg.a_reg_sync(list,localloc.register128.reglo);
  1861. cg.a_reg_sync(list,localloc.register128.reghi);
  1862. end
  1863. else
  1864. {$else cpu64bitalu}
  1865. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1866. begin
  1867. cg.a_reg_sync(list,localloc.register64.reglo);
  1868. cg.a_reg_sync(list,localloc.register64.reghi);
  1869. end
  1870. else
  1871. {$endif cpu64bitalu}
  1872. cg.a_reg_sync(list,localloc.register);
  1873. LOC_CFPUREGISTER,
  1874. LOC_CMMREGISTER:
  1875. if (pi_has_label in current_procinfo.flags) then
  1876. cg.a_reg_sync(list,localloc.register);
  1877. LOC_REFERENCE :
  1878. begin
  1879. if typ in [localvarsym,paravarsym] then
  1880. tg.Ungetlocal(list,localloc.reference);
  1881. end;
  1882. end;
  1883. end;
  1884. end;
  1885. end;
  1886. end;
  1887. procedure gen_intf_wrapper(list:TAsmList;_class:tobjectdef);
  1888. var
  1889. i,j : longint;
  1890. tmps : string;
  1891. pd : TProcdef;
  1892. ImplIntf : TImplementedInterface;
  1893. begin
  1894. for i:=0 to _class.ImplementedInterfaces.count-1 do
  1895. begin
  1896. ImplIntf:=TImplementedInterface(_class.ImplementedInterfaces[i]);
  1897. if (ImplIntf=ImplIntf.VtblImplIntf) and
  1898. assigned(ImplIntf.ProcDefs) then
  1899. begin
  1900. maybe_new_object_file(list);
  1901. for j:=0 to ImplIntf.ProcDefs.Count-1 do
  1902. begin
  1903. pd:=TProcdef(ImplIntf.ProcDefs[j]);
  1904. { we don't track method calls via interfaces yet ->
  1905. assume that every method called via an interface call
  1906. is reachable for now }
  1907. if (po_virtualmethod in pd.procoptions) and
  1908. not is_objectpascal_helper(tprocdef(pd).struct) then
  1909. tobjectdef(tprocdef(pd).struct).register_vmt_call(tprocdef(pd).extnumber);
  1910. tmps:=make_mangledname('WRPR',_class.owner,_class.objname^+'_$_'+
  1911. ImplIntf.IntfDef.objname^+'_$_'+tostr(j)+'_$_'+pd.mangledname);
  1912. { create wrapper code }
  1913. new_section(list,sec_code,tmps,0);
  1914. hlcg.init_register_allocators;
  1915. cg.g_intf_wrapper(list,pd,tmps,ImplIntf.ioffset);
  1916. hlcg.done_register_allocators;
  1917. end;
  1918. end;
  1919. end;
  1920. end;
  1921. procedure gen_intf_wrappers(list:TAsmList;st:TSymtable;nested:boolean);
  1922. var
  1923. i : longint;
  1924. def : tdef;
  1925. begin
  1926. if not nested then
  1927. create_hlcodegen;
  1928. for i:=0 to st.DefList.Count-1 do
  1929. begin
  1930. def:=tdef(st.DefList[i]);
  1931. { if def can contain nested types then handle it symtable }
  1932. if def.typ in [objectdef,recorddef] then
  1933. gen_intf_wrappers(list,tabstractrecorddef(def).symtable,true);
  1934. if is_class(def) then
  1935. gen_intf_wrapper(list,tobjectdef(def));
  1936. end;
  1937. if not nested then
  1938. destroy_hlcodegen;
  1939. end;
  1940. procedure gen_load_vmt_register(list:TAsmList;objdef:tobjectdef;selfloc:tlocation;var vmtreg:tregister);
  1941. var
  1942. href : treference;
  1943. selfdef: tdef;
  1944. begin
  1945. if is_object(objdef) then
  1946. begin
  1947. case selfloc.loc of
  1948. LOC_CREFERENCE,
  1949. LOC_REFERENCE:
  1950. begin
  1951. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1952. cg.a_loadaddr_ref_reg(list,selfloc.reference,href.base);
  1953. selfdef:=getpointerdef(objdef);
  1954. end;
  1955. else
  1956. internalerror(200305056);
  1957. end;
  1958. end
  1959. else
  1960. { This is also valid for Objective-C classes: vmt_offset is 0 there,
  1961. and the first "field" of an Objective-C class instance is a pointer
  1962. to its "meta-class". }
  1963. begin
  1964. selfdef:=objdef;
  1965. case selfloc.loc of
  1966. LOC_REGISTER:
  1967. begin
  1968. {$ifdef cpu_uses_separate_address_registers}
  1969. if getregtype(left.location.register)<>R_ADDRESSREGISTER then
  1970. begin
  1971. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1972. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,selfloc.register,href.base);
  1973. end
  1974. else
  1975. {$endif cpu_uses_separate_address_registers}
  1976. reference_reset_base(href,selfloc.register,objdef.vmt_offset,sizeof(pint));
  1977. end;
  1978. LOC_CONSTANT,
  1979. LOC_CREGISTER,
  1980. LOC_CREFERENCE,
  1981. LOC_REFERENCE,
  1982. LOC_CSUBSETREG,
  1983. LOC_SUBSETREG,
  1984. LOC_CSUBSETREF,
  1985. LOC_SUBSETREF:
  1986. begin
  1987. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1988. { todo: pass actual vmt pointer type to hlcg }
  1989. hlcg.a_load_loc_reg(list,voidpointertype,voidpointertype,selfloc,href.base);
  1990. end;
  1991. else
  1992. internalerror(200305057);
  1993. end;
  1994. end;
  1995. vmtreg:=cg.getaddressregister(list);
  1996. hlcg.g_maybe_testself(list,selfdef,href.base);
  1997. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,vmtreg);
  1998. { test validity of VMT }
  1999. if not(is_interface(objdef)) and
  2000. not(is_cppclass(objdef)) and
  2001. not(is_objc_class_or_protocol(objdef)) then
  2002. cg.g_maybe_testvmt(list,vmtreg,objdef);
  2003. end;
  2004. function getprocalign : shortint;
  2005. begin
  2006. { gprof uses 16 byte granularity }
  2007. if (cs_profile in current_settings.moduleswitches) then
  2008. result:=16
  2009. else
  2010. result:=current_settings.alignment.procalign;
  2011. end;
  2012. procedure gen_fpc_dummy(list : TAsmList);
  2013. begin
  2014. {$ifdef i386}
  2015. { fix me! }
  2016. list.concat(Taicpu.Op_const_reg(A_MOV,S_L,1,NR_EAX));
  2017. list.concat(Taicpu.Op_const(A_RET,S_W,12));
  2018. {$endif i386}
  2019. end;
  2020. end.