cgcpu.pas 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. This unit implements the code generator for the SPARC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,parabase,
  23. cgbase,cgutils,cgobj,cg64f32,
  24. aasmbase,aasmtai,aasmcpu,
  25. cpubase,cpuinfo,
  26. node,symconst,SymType,symdef,
  27. rgcpu;
  28. type
  29. TCgSparc=class(tcg)
  30. protected
  31. function IsSimpleRef(const ref:treference):boolean;
  32. public
  33. procedure init_register_allocators;override;
  34. procedure done_register_allocators;override;
  35. function getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;override;
  36. { sparc special, needed by cg64 }
  37. procedure make_simple_ref(list:taasmoutput;var ref: treference);
  38. procedure handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  39. procedure handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  40. { parameter }
  41. procedure a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  42. procedure a_param_ref(list:TAasmOutput;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);override;
  44. procedure a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  45. procedure a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  46. procedure a_call_name(list:TAasmOutput;const s:string);override;
  47. procedure a_call_reg(list:TAasmOutput;Reg:TRegister);override;
  48. { General purpose instructions }
  49. procedure a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  50. procedure a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  51. procedure a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  52. procedure a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. { move instructions }
  56. procedure a_load_const_reg(list:TAasmOutput;size:tcgsize;a:aint;reg:tregister);override;
  57. procedure a_load_const_ref(list:TAasmOutput;size:tcgsize;a:aint;const ref:TReference);override;
  58. procedure a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  59. procedure a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  60. procedure a_load_reg_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  61. procedure a_loadaddr_ref_reg(list:TAasmOutput;const ref:TReference;r:tregister);override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);override;
  64. procedure a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);override;
  65. procedure a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  68. procedure a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  69. procedure a_jmp_always(List:TAasmOutput;l:TAsmLabel);override;
  70. procedure a_jmp_name(list : taasmoutput;const s : string);override;
  71. procedure a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:tasmlabel);{ override;}
  72. procedure a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);override;
  73. procedure g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  74. procedure g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);override;
  75. procedure g_overflowCheck_loc(List:TAasmOutput;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  76. procedure g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);override;
  77. procedure g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);override;
  78. procedure g_restore_standard_registers(list:taasmoutput);override;
  79. procedure g_save_standard_registers(list : taasmoutput);override;
  80. procedure g_concatcopy(list : taasmoutput;const source,dest : treference;len : aint);override;
  81. procedure g_concatcopy_unaligned(list : taasmoutput;const source,dest : treference;len : aint);override;
  82. procedure g_concatcopy_move(list : taasmoutput;const source,dest : treference;len : aint);
  83. procedure g_intf_wrapper(list: TAAsmoutput; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  84. end;
  85. TCg64Sparc=class(tcg64f32)
  86. private
  87. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  88. public
  89. procedure a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);override;
  90. procedure a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);override;
  91. procedure a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);override;
  92. procedure a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);override;
  93. procedure a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);override;
  94. procedure a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64;regsrc,regdst : tregister64);override;
  95. procedure a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);override;
  96. procedure a_op64_const_reg_reg_checkoverflow(list: taasmoutput;op:TOpCG;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  97. procedure a_op64_reg_reg_reg_checkoverflow(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  98. end;
  99. const
  100. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  101. A_NONE,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR
  102. );
  103. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  104. A_NONE,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc
  105. );
  106. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  107. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  108. );
  109. implementation
  110. uses
  111. globals,verbose,systems,cutils,
  112. paramgr,fmodule,
  113. tgobj,
  114. procinfo,cpupi;
  115. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  116. begin
  117. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  118. InternalError(2002100804);
  119. result :=not(assigned(ref.symbol))and
  120. (((ref.index = NR_NO) and
  121. (ref.offset >= simm13lo) and
  122. (ref.offset <= simm13hi)) or
  123. ((ref.index <> NR_NO) and
  124. (ref.offset = 0)));
  125. end;
  126. procedure tcgsparc.make_simple_ref(list:taasmoutput;var ref: treference);
  127. var
  128. tmpreg : tregister;
  129. tmpref : treference;
  130. begin
  131. tmpreg:=NR_NO;
  132. { Be sure to have a base register }
  133. if (ref.base=NR_NO) then
  134. begin
  135. ref.base:=ref.index;
  136. ref.index:=NR_NO;
  137. end;
  138. if (cs_create_pic in aktmoduleswitches) and
  139. assigned(ref.symbol) then
  140. begin
  141. tmpreg:=GetIntRegister(list,OS_INT);
  142. reference_reset(tmpref);
  143. tmpref.symbol:=ref.symbol;
  144. tmpref.refaddr:=addr_pic;
  145. if not(pi_needs_got in current_procinfo.flags) then
  146. internalerror(200501161);
  147. tmpref.index:=current_procinfo.got;
  148. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  149. ref.symbol:=nil;
  150. if (ref.index<>NR_NO) then
  151. begin
  152. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  153. ref.index:=tmpreg;
  154. end
  155. else
  156. begin
  157. if ref.base<>NR_NO then
  158. ref.index:=tmpreg
  159. else
  160. ref.base:=tmpreg;
  161. end;
  162. end;
  163. { When need to use SETHI, do it first }
  164. if assigned(ref.symbol) or
  165. (ref.offset<simm13lo) or
  166. (ref.offset>simm13hi) then
  167. begin
  168. tmpreg:=GetIntRegister(list,OS_INT);
  169. reference_reset(tmpref);
  170. tmpref.symbol:=ref.symbol;
  171. tmpref.offset:=ref.offset;
  172. tmpref.refaddr:=addr_hi;
  173. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  174. if (ref.offset=0) and (ref.index=NR_NO) and
  175. (ref.base=NR_NO) then
  176. begin
  177. ref.refaddr:=addr_lo;
  178. end
  179. else
  180. begin
  181. { Load the low part is left }
  182. tmpref.refaddr:=addr_lo;
  183. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  184. ref.offset:=0;
  185. { symbol is loaded }
  186. ref.symbol:=nil;
  187. end;
  188. if (ref.index<>NR_NO) then
  189. begin
  190. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  191. ref.index:=tmpreg;
  192. end
  193. else
  194. begin
  195. if ref.base<>NR_NO then
  196. ref.index:=tmpreg
  197. else
  198. ref.base:=tmpreg;
  199. end;
  200. end;
  201. if (ref.base<>NR_NO) then
  202. begin
  203. if (ref.index<>NR_NO) and
  204. ((ref.offset<>0) or assigned(ref.symbol)) then
  205. begin
  206. if tmpreg=NR_NO then
  207. tmpreg:=GetIntRegister(list,OS_INT);
  208. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  209. ref.base:=tmpreg;
  210. ref.index:=NR_NO;
  211. end;
  212. end;
  213. end;
  214. procedure tcgsparc.handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  215. begin
  216. make_simple_ref(list,ref);
  217. if isstore then
  218. list.concat(taicpu.op_reg_ref(op,reg,ref))
  219. else
  220. list.concat(taicpu.op_ref_reg(op,ref,reg));
  221. end;
  222. procedure tcgsparc.handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  223. var
  224. tmpreg : tregister;
  225. begin
  226. if (a<simm13lo) or
  227. (a>simm13hi) then
  228. begin
  229. tmpreg:=GetIntRegister(list,OS_INT);
  230. a_load_const_reg(list,OS_INT,a,tmpreg);
  231. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  232. end
  233. else
  234. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  235. end;
  236. {****************************************************************************
  237. Assembler code
  238. ****************************************************************************}
  239. procedure Tcgsparc.init_register_allocators;
  240. begin
  241. inherited init_register_allocators;
  242. if (cs_create_pic in aktmoduleswitches) and
  243. (pi_needs_got in current_procinfo.flags) then
  244. begin
  245. current_procinfo.got:=NR_L7;
  246. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  247. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  248. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  249. first_int_imreg,[]);
  250. end
  251. else
  252. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  253. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  254. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  255. first_int_imreg,[]);
  256. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  257. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  258. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  259. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  260. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  261. first_fpu_imreg,[]);
  262. end;
  263. procedure Tcgsparc.done_register_allocators;
  264. begin
  265. rg[R_INTREGISTER].free;
  266. rg[R_FPUREGISTER].free;
  267. inherited done_register_allocators;
  268. end;
  269. function tcgsparc.getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;
  270. begin
  271. if size=OS_F64 then
  272. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  273. else
  274. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  275. end;
  276. procedure TCgSparc.a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);
  277. var
  278. Ref:TReference;
  279. begin
  280. paraloc.check_simple_location;
  281. case paraloc.location^.loc of
  282. LOC_REGISTER,LOC_CREGISTER:
  283. a_load_const_reg(list,size,a,paraloc.location^.register);
  284. LOC_REFERENCE:
  285. begin
  286. { Code conventions need the parameters being allocated in %o6+92 }
  287. with paraloc.location^.Reference do
  288. begin
  289. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  290. InternalError(2002081104);
  291. reference_reset_base(ref,index,offset);
  292. end;
  293. a_load_const_ref(list,size,a,ref);
  294. end;
  295. else
  296. InternalError(2002122200);
  297. end;
  298. end;
  299. procedure TCgSparc.a_param_ref(list:TAasmOutput;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  300. var
  301. ref: treference;
  302. tmpreg:TRegister;
  303. begin
  304. paraloc.check_simple_location;
  305. with paraloc.location^ do
  306. begin
  307. case loc of
  308. LOC_REGISTER,LOC_CREGISTER :
  309. a_load_ref_reg(list,sz,sz,r,Register);
  310. LOC_REFERENCE:
  311. begin
  312. { Code conventions need the parameters being allocated in %o6+92 }
  313. with Reference do
  314. begin
  315. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  316. InternalError(2002081104);
  317. reference_reset_base(ref,index,offset);
  318. end;
  319. tmpreg:=GetIntRegister(list,OS_INT);
  320. a_load_ref_reg(list,sz,sz,r,tmpreg);
  321. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  322. end;
  323. else
  324. internalerror(2002081103);
  325. end;
  326. end;
  327. end;
  328. procedure TCgSparc.a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);
  329. var
  330. Ref:TReference;
  331. TmpReg:TRegister;
  332. begin
  333. paraloc.check_simple_location;
  334. with paraloc.location^ do
  335. begin
  336. case loc of
  337. LOC_REGISTER,LOC_CREGISTER:
  338. a_loadaddr_ref_reg(list,r,register);
  339. LOC_REFERENCE:
  340. begin
  341. reference_reset(ref);
  342. ref.base := reference.index;
  343. ref.offset := reference.offset;
  344. tmpreg:=GetAddressRegister(list);
  345. a_loadaddr_ref_reg(list,r,tmpreg);
  346. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  347. end;
  348. else
  349. internalerror(2002080701);
  350. end;
  351. end;
  352. end;
  353. procedure tcgsparc.a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  354. var
  355. href,href2 : treference;
  356. hloc : pcgparalocation;
  357. begin
  358. href:=ref;
  359. hloc:=paraloc.location;
  360. while assigned(hloc) do
  361. begin
  362. case hloc^.loc of
  363. LOC_REGISTER :
  364. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  365. LOC_REFERENCE :
  366. begin
  367. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  368. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  369. end;
  370. else
  371. internalerror(200408241);
  372. end;
  373. inc(href.offset,tcgsize2size[hloc^.size]);
  374. hloc:=hloc^.next;
  375. end;
  376. end;
  377. procedure tcgsparc.a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  378. var
  379. href : treference;
  380. begin
  381. tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);
  382. a_loadfpu_reg_ref(list,size,r,href);
  383. a_paramfpu_ref(list,size,href,paraloc);
  384. tg.Ungettemp(list,href);
  385. end;
  386. procedure TCgSparc.a_call_name(list:TAasmOutput;const s:string);
  387. begin
  388. list.concat(taicpu.op_sym(A_CALL,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  389. { Delay slot }
  390. list.concat(taicpu.op_none(A_NOP));
  391. end;
  392. procedure TCgSparc.a_call_reg(list:TAasmOutput;Reg:TRegister);
  393. begin
  394. list.concat(taicpu.op_reg(A_CALL,reg));
  395. { Delay slot }
  396. list.concat(taicpu.op_none(A_NOP));
  397. end;
  398. {********************** load instructions ********************}
  399. procedure TCgSparc.a_load_const_reg(list : TAasmOutput;size : TCGSize;a : aint;reg : TRegister);
  400. begin
  401. { we don't use the set instruction here because it could be evalutated to two
  402. instructions which would cause problems with the delay slot (FK) }
  403. if (a=0) then
  404. list.concat(taicpu.op_reg(A_CLR,reg))
  405. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  406. else if (a and aint($1fff))=0 then
  407. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  408. else if (a>=simm13lo) and (a<=simm13hi) then
  409. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  410. else
  411. begin
  412. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  413. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  414. end;
  415. end;
  416. procedure TCgSparc.a_load_const_ref(list : TAasmOutput;size : tcgsize;a : aint;const ref : TReference);
  417. begin
  418. if a=0 then
  419. a_load_reg_ref(list,size,size,NR_G0,ref)
  420. else
  421. inherited a_load_const_ref(list,size,a,ref);
  422. end;
  423. procedure TCgSparc.a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  424. var
  425. op : tasmop;
  426. begin
  427. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  428. fromsize := tosize;
  429. case fromsize of
  430. { signed integer registers }
  431. OS_8,
  432. OS_S8:
  433. Op:=A_STB;
  434. OS_16,
  435. OS_S16:
  436. Op:=A_STH;
  437. OS_32,
  438. OS_S32:
  439. Op:=A_ST;
  440. else
  441. InternalError(2002122100);
  442. end;
  443. handle_load_store(list,true,op,reg,ref);
  444. end;
  445. procedure TCgSparc.a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  446. var
  447. op : tasmop;
  448. begin
  449. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  450. fromsize := tosize;
  451. case fromsize of
  452. OS_S8:
  453. Op:=A_LDSB;{Load Signed Byte}
  454. OS_8:
  455. Op:=A_LDUB;{Load Unsigned Byte}
  456. OS_S16:
  457. Op:=A_LDSH;{Load Signed Halfword}
  458. OS_16:
  459. Op:=A_LDUH;{Load Unsigned Halfword}
  460. OS_S32,
  461. OS_32:
  462. Op:=A_LD;{Load Word}
  463. OS_S64,
  464. OS_64:
  465. Op:=A_LDD;{Load a Long Word}
  466. else
  467. InternalError(2002122101);
  468. end;
  469. handle_load_store(list,false,op,reg,ref);
  470. end;
  471. procedure TCgSparc.a_load_reg_reg(list:TAasmOutput;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  472. var
  473. instr : taicpu;
  474. begin
  475. if (tcgsize2size[tosize]<tcgsize2size[fromsize]) or
  476. (
  477. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and
  478. (tosize <> fromsize) and
  479. not(fromsize in [OS_32,OS_S32])
  480. ) then
  481. begin
  482. case tosize of
  483. OS_8 :
  484. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  485. OS_16 :
  486. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  487. OS_32,
  488. OS_S32 :
  489. begin
  490. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  491. list.Concat(instr);
  492. { Notify the register allocator that we have written a move instruction so
  493. it can try to eliminate it. }
  494. add_move_instruction(instr);
  495. end;
  496. OS_S8 :
  497. begin
  498. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  499. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  500. end;
  501. OS_S16 :
  502. begin
  503. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  504. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  505. end;
  506. else
  507. internalerror(2002090901);
  508. end;
  509. end
  510. else
  511. begin
  512. if reg1<>reg2 then
  513. begin
  514. { same size, only a register mov required }
  515. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  516. list.Concat(instr);
  517. { Notify the register allocator that we have written a move instruction so
  518. it can try to eliminate it. }
  519. add_move_instruction(instr);
  520. end;
  521. end;
  522. end;
  523. procedure TCgSparc.a_loadaddr_ref_reg(list : TAasmOutput;const ref : TReference;r : tregister);
  524. var
  525. tmpref,href : treference;
  526. hreg,tmpreg : tregister;
  527. begin
  528. href:=ref;
  529. if (href.base=NR_NO) and (href.index<>NR_NO) then
  530. internalerror(200306171);
  531. if (cs_create_pic in aktmoduleswitches) and
  532. assigned(href.symbol) then
  533. begin
  534. tmpreg:=GetIntRegister(list,OS_ADDR);
  535. reference_reset(tmpref);
  536. tmpref.symbol:=href.symbol;
  537. tmpref.refaddr:=addr_pic;
  538. if not(pi_needs_got in current_procinfo.flags) then
  539. internalerror(200501161);
  540. tmpref.base:=current_procinfo.got;
  541. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  542. href.symbol:=nil;
  543. if (href.index<>NR_NO) then
  544. begin
  545. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  546. href.index:=tmpreg;
  547. end
  548. else
  549. begin
  550. if href.base<>NR_NO then
  551. href.index:=tmpreg
  552. else
  553. href.base:=tmpreg;
  554. end;
  555. end;
  556. { At least big offset (need SETHI), maybe base and maybe index }
  557. if assigned(href.symbol) or
  558. (href.offset<simm13lo) or
  559. (href.offset>simm13hi) then
  560. begin
  561. hreg:=GetAddressRegister(list);
  562. reference_reset(tmpref);
  563. tmpref.symbol := href.symbol;
  564. tmpref.offset := href.offset;
  565. tmpref.refaddr := addr_hi;
  566. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  567. { Only the low part is left }
  568. tmpref.refaddr:=addr_lo;
  569. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  570. if href.base<>NR_NO then
  571. begin
  572. if href.index<>NR_NO then
  573. begin
  574. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  575. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  576. end
  577. else
  578. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  579. end
  580. else
  581. begin
  582. if hreg<>r then
  583. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  584. end;
  585. end
  586. else
  587. { At least small offset, maybe base and maybe index }
  588. if href.offset<>0 then
  589. begin
  590. if href.base<>NR_NO then
  591. begin
  592. if href.index<>NR_NO then
  593. begin
  594. hreg:=GetAddressRegister(list);
  595. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  596. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  597. end
  598. else
  599. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  600. end
  601. else
  602. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  603. end
  604. else
  605. { Both base and index }
  606. if href.index<>NR_NO then
  607. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  608. else
  609. { Only base }
  610. if href.base<>NR_NO then
  611. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  612. else
  613. { only offset, can be generated by absolute }
  614. a_load_const_reg(list,OS_ADDR,href.offset,r);
  615. end;
  616. procedure TCgSparc.a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);
  617. const
  618. FpuMovInstr : Array[OS_F32..OS_F64] of TAsmOp =
  619. (A_FMOVS,A_FMOVD);
  620. var
  621. instr : taicpu;
  622. begin
  623. if reg1<>reg2 then
  624. begin
  625. instr:=taicpu.op_reg_reg(fpumovinstr[size],reg1,reg2);
  626. list.Concat(instr);
  627. { Notify the register allocator that we have written a move instruction so
  628. it can try to eliminate it. }
  629. add_move_instruction(instr);
  630. end;
  631. end;
  632. procedure TCgSparc.a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);
  633. const
  634. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  635. (A_LDF,A_LDDF);
  636. begin
  637. handle_load_store(list,false,fpuloadinstr[size],reg,ref);
  638. end;
  639. procedure TCgSparc.a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);
  640. const
  641. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  642. (A_STF,A_STDF);
  643. begin
  644. handle_load_store(list,true,fpuloadinstr[size],reg,ref);
  645. end;
  646. procedure TCgSparc.a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  647. begin
  648. if Op in [OP_NEG,OP_NOT] then
  649. internalerror(200306011);
  650. if (a=0) then
  651. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  652. else
  653. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  654. end;
  655. procedure TCgSparc.a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  656. var
  657. a : aint;
  658. begin
  659. Case Op of
  660. OP_NEG :
  661. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  662. OP_NOT :
  663. begin
  664. case size of
  665. OS_8 :
  666. a:=aint($ffffff00);
  667. OS_16 :
  668. a:=aint($ffff0000);
  669. else
  670. a:=0;
  671. end;
  672. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  673. end;
  674. else
  675. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  676. end;
  677. end;
  678. procedure TCgSparc.a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  679. var
  680. power : longInt;
  681. begin
  682. case op of
  683. OP_MUL,
  684. OP_IMUL:
  685. begin
  686. if ispowerof2(a,power) then
  687. begin
  688. { can be done with a shift }
  689. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  690. exit;
  691. end;
  692. end;
  693. OP_SUB,
  694. OP_ADD :
  695. begin
  696. if (a=0) then
  697. begin
  698. a_load_reg_reg(list,size,size,src,dst);
  699. exit;
  700. end;
  701. end;
  702. end;
  703. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  704. end;
  705. procedure TCgSparc.a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  706. begin
  707. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  708. end;
  709. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  710. var
  711. power : longInt;
  712. tmpreg1,tmpreg2 : tregister;
  713. begin
  714. ovloc.loc:=LOC_VOID;
  715. case op of
  716. OP_SUB,
  717. OP_ADD :
  718. begin
  719. if (a=0) then
  720. begin
  721. a_load_reg_reg(list,size,size,src,dst);
  722. exit;
  723. end;
  724. end;
  725. end;
  726. if setflags then
  727. begin
  728. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  729. case op of
  730. OP_MUL:
  731. begin
  732. tmpreg1:=GetIntRegister(list,OS_INT);
  733. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  734. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  735. ovloc.loc:=LOC_FLAGS;
  736. ovloc.resflags:=F_NE;
  737. end;
  738. OP_IMUL:
  739. begin
  740. tmpreg1:=GetIntRegister(list,OS_INT);
  741. tmpreg2:=GetIntRegister(list,OS_INT);
  742. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  743. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  744. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  745. ovloc.loc:=LOC_FLAGS;
  746. ovloc.resflags:=F_NE;
  747. end;
  748. end;
  749. end
  750. else
  751. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst)
  752. end;
  753. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  754. var
  755. tmpreg1,tmpreg2 : tregister;
  756. begin
  757. ovloc.loc:=LOC_VOID;
  758. if setflags then
  759. begin
  760. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  761. case op of
  762. OP_MUL:
  763. begin
  764. tmpreg1:=GetIntRegister(list,OS_INT);
  765. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  766. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  767. ovloc.loc:=LOC_FLAGS;
  768. ovloc.resflags:=F_NE;
  769. end;
  770. OP_IMUL:
  771. begin
  772. tmpreg1:=GetIntRegister(list,OS_INT);
  773. tmpreg2:=GetIntRegister(list,OS_INT);
  774. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  775. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  776. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  777. ovloc.loc:=LOC_FLAGS;
  778. ovloc.resflags:=F_NE;
  779. end;
  780. end;
  781. end
  782. else
  783. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst))
  784. end;
  785. {*************** compare instructructions ****************}
  786. procedure TCgSparc.a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  787. begin
  788. if (a=0) then
  789. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  790. else
  791. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  792. a_jmp_cond(list,cmp_op,l);
  793. end;
  794. procedure TCgSparc.a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  795. begin
  796. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  797. a_jmp_cond(list,cmp_op,l);
  798. end;
  799. procedure TCgSparc.a_jmp_always(List:TAasmOutput;l:TAsmLabel);
  800. begin
  801. List.Concat(TAiCpu.op_sym(A_BA,objectlibrary.newasmsymbol(l.name,AB_EXTERNAL,AT_FUNCTION)));
  802. { Delay slot }
  803. list.Concat(TAiCpu.Op_none(A_NOP));
  804. end;
  805. procedure tcgsparc.a_jmp_name(list : taasmoutput;const s : string);
  806. begin
  807. List.Concat(TAiCpu.op_sym(A_BA,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  808. { Delay slot }
  809. list.Concat(TAiCpu.Op_none(A_NOP));
  810. end;
  811. procedure TCgSparc.a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:TAsmLabel);
  812. var
  813. ai:TAiCpu;
  814. begin
  815. ai:=TAiCpu.Op_sym(A_Bxx,l);
  816. ai.SetCondition(TOpCmp2AsmCond[cond]);
  817. list.Concat(ai);
  818. { Delay slot }
  819. list.Concat(TAiCpu.Op_none(A_NOP));
  820. end;
  821. procedure TCgSparc.a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);
  822. var
  823. ai : taicpu;
  824. op : tasmop;
  825. begin
  826. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  827. op:=A_FBxx
  828. else
  829. op:=A_Bxx;
  830. ai := Taicpu.op_sym(op,l);
  831. ai.SetCondition(flags_to_cond(f));
  832. list.Concat(ai);
  833. { Delay slot }
  834. list.Concat(TAiCpu.Op_none(A_NOP));
  835. end;
  836. procedure TCgSparc.g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);
  837. var
  838. hl : tasmlabel;
  839. begin
  840. objectlibrary.getlabel(hl);
  841. a_load_const_reg(list,size,1,reg);
  842. a_jmp_flags(list,f,hl);
  843. a_load_const_reg(list,size,0,reg);
  844. a_label(list,hl);
  845. end;
  846. procedure tcgsparc.g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);
  847. var
  848. l : tlocation;
  849. begin
  850. l.loc:=LOC_VOID;
  851. g_overflowCheck_loc(list,loc,def,l);
  852. end;
  853. procedure TCgSparc.g_overflowCheck_loc(List:TAasmOutput;const Loc:TLocation;def:TDef;ovloc : tlocation);
  854. var
  855. hl : tasmlabel;
  856. ai:TAiCpu;
  857. hflags : tresflags;
  858. begin
  859. if not(cs_check_overflow in aktlocalswitches) then
  860. exit;
  861. objectlibrary.getlabel(hl);
  862. case ovloc.loc of
  863. LOC_VOID:
  864. begin
  865. if not((def.deftype=pointerdef) or
  866. ((def.deftype=orddef) and
  867. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  868. begin
  869. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  870. ai.SetCondition(C_NO);
  871. list.Concat(ai);
  872. { Delay slot }
  873. list.Concat(TAiCpu.Op_none(A_NOP));
  874. end
  875. else
  876. a_jmp_cond(list,OC_AE,hl);
  877. end;
  878. LOC_FLAGS:
  879. begin
  880. hflags:=ovloc.resflags;
  881. inverse_flags(hflags);
  882. cg.a_jmp_flags(list,hflags,hl);
  883. end;
  884. else
  885. internalerror(200409281);
  886. end;
  887. a_call_name(list,'FPC_OVERFLOW');
  888. a_label(list,hl);
  889. end;
  890. { *********** entry/exit code and address loading ************ }
  891. procedure TCgSparc.g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);
  892. begin
  893. if nostackframe then
  894. exit;
  895. { Althogh the SPARC architecture require only word alignment, software
  896. convention and the operating system require every stack frame to be double word
  897. aligned }
  898. LocalSize:=align(LocalSize,8);
  899. { Execute the SAVE instruction to get a new register window and create a new
  900. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  901. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  902. after execution of that instruction is the called function stack pointer}
  903. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  904. if LocalSize>4096 then
  905. begin
  906. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  907. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  908. end
  909. else
  910. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  911. if (cs_create_pic in aktmoduleswitches) and
  912. (pi_needs_got in current_procinfo.flags) then
  913. begin
  914. current_procinfo.got:=NR_L7;
  915. end;
  916. end;
  917. procedure TCgSparc.g_restore_standard_registers(list:taasmoutput);
  918. begin
  919. { The sparc port uses the sparc standard calling convetions so this function has no used }
  920. end;
  921. procedure TCgSparc.g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);
  922. var
  923. hr : treference;
  924. begin
  925. if paramanager.ret_in_param(current_procinfo.procdef.rettype.def,current_procinfo.procdef.proccalloption) then
  926. begin
  927. reference_reset(hr);
  928. hr.offset:=12;
  929. hr.refaddr:=addr_full;
  930. if nostackframe then
  931. begin
  932. hr.base:=NR_O7;
  933. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  934. list.concat(Taicpu.op_none(A_NOP))
  935. end
  936. else
  937. begin
  938. { We use trivial restore in the delay slot of the JMPL instruction, as we
  939. already set result onto %i0 }
  940. hr.base:=NR_I7;
  941. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  942. list.concat(Taicpu.op_none(A_RESTORE));
  943. end;
  944. end
  945. else
  946. begin
  947. if nostackframe then
  948. begin
  949. { Here we need to use RETL instead of RET so it uses %o7 }
  950. list.concat(Taicpu.op_none(A_RETL));
  951. list.concat(Taicpu.op_none(A_NOP))
  952. end
  953. else
  954. begin
  955. { We use trivial restore in the delay slot of the JMPL instruction, as we
  956. already set result onto %i0 }
  957. list.concat(Taicpu.op_none(A_RET));
  958. list.concat(Taicpu.op_none(A_RESTORE));
  959. end;
  960. end;
  961. end;
  962. procedure TCgSparc.g_save_standard_registers(list : taasmoutput);
  963. begin
  964. { The sparc port uses the sparc standard calling convetions so this function has no used }
  965. end;
  966. { ************* concatcopy ************ }
  967. procedure tcgsparc.g_concatcopy_move(list : taasmoutput;const source,dest : treference;len : aint);
  968. var
  969. paraloc1,paraloc2,paraloc3 : TCGPara;
  970. begin
  971. paraloc1.init;
  972. paraloc2.init;
  973. paraloc3.init;
  974. paramanager.getintparaloc(pocall_default,1,paraloc1);
  975. paramanager.getintparaloc(pocall_default,2,paraloc2);
  976. paramanager.getintparaloc(pocall_default,3,paraloc3);
  977. paramanager.allocparaloc(list,paraloc3);
  978. a_param_const(list,OS_INT,len,paraloc3);
  979. paramanager.allocparaloc(list,paraloc2);
  980. a_paramaddr_ref(list,dest,paraloc2);
  981. paramanager.allocparaloc(list,paraloc2);
  982. a_paramaddr_ref(list,source,paraloc1);
  983. paramanager.freeparaloc(list,paraloc3);
  984. paramanager.freeparaloc(list,paraloc2);
  985. paramanager.freeparaloc(list,paraloc1);
  986. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  987. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  988. a_call_name(list,'FPC_MOVE');
  989. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  990. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  991. paraloc3.done;
  992. paraloc2.done;
  993. paraloc1.done;
  994. end;
  995. procedure TCgSparc.g_concatcopy(list:taasmoutput;const source,dest:treference;len:aint);
  996. var
  997. tmpreg1,
  998. hreg,
  999. countreg: TRegister;
  1000. src, dst: TReference;
  1001. lab: tasmlabel;
  1002. count, count2: aint;
  1003. begin
  1004. if len>high(longint) then
  1005. internalerror(2002072704);
  1006. { anybody wants to determine a good value here :)? }
  1007. if len>100 then
  1008. g_concatcopy_move(list,source,dest,len)
  1009. else
  1010. begin
  1011. reference_reset(src);
  1012. reference_reset(dst);
  1013. { load the address of source into src.base }
  1014. src.base:=GetAddressRegister(list);
  1015. a_loadaddr_ref_reg(list,source,src.base);
  1016. { load the address of dest into dst.base }
  1017. dst.base:=GetAddressRegister(list);
  1018. a_loadaddr_ref_reg(list,dest,dst.base);
  1019. { generate a loop }
  1020. count:=len div 4;
  1021. if count>4 then
  1022. begin
  1023. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1024. { have to be set to 8. I put an Inc there so debugging may be }
  1025. { easier (should offset be different from zero here, it will be }
  1026. { easy to notice in the generated assembler }
  1027. countreg:=GetIntRegister(list,OS_INT);
  1028. tmpreg1:=GetIntRegister(list,OS_INT);
  1029. a_load_const_reg(list,OS_INT,count,countreg);
  1030. { explicitely allocate R_O0 since it can be used safely here }
  1031. { (for holding date that's being copied) }
  1032. objectlibrary.getlabel(lab);
  1033. a_label(list, lab);
  1034. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1035. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1036. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1037. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1038. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1039. a_jmp_cond(list,OC_NE,lab);
  1040. list.concat(taicpu.op_none(A_NOP));
  1041. { keep the registers alive }
  1042. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1043. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1044. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1045. len := len mod 4;
  1046. end;
  1047. { unrolled loop }
  1048. count:=len div 4;
  1049. if count>0 then
  1050. begin
  1051. tmpreg1:=GetIntRegister(list,OS_INT);
  1052. for count2 := 1 to count do
  1053. begin
  1054. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1055. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1056. inc(src.offset,4);
  1057. inc(dst.offset,4);
  1058. end;
  1059. len := len mod 4;
  1060. end;
  1061. if (len and 4) <> 0 then
  1062. begin
  1063. hreg:=GetIntRegister(list,OS_INT);
  1064. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1065. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1066. inc(src.offset,4);
  1067. inc(dst.offset,4);
  1068. end;
  1069. { copy the leftovers }
  1070. if (len and 2) <> 0 then
  1071. begin
  1072. hreg:=GetIntRegister(list,OS_INT);
  1073. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1074. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1075. inc(src.offset,2);
  1076. inc(dst.offset,2);
  1077. end;
  1078. if (len and 1) <> 0 then
  1079. begin
  1080. hreg:=GetIntRegister(list,OS_INT);
  1081. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1082. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1083. end;
  1084. end;
  1085. end;
  1086. procedure tcgsparc.g_concatcopy_unaligned(list : taasmoutput;const source,dest : treference;len : aint);
  1087. var
  1088. src, dst: TReference;
  1089. tmpreg1,
  1090. countreg: TRegister;
  1091. i : aint;
  1092. lab: tasmlabel;
  1093. begin
  1094. if len>31 then
  1095. g_concatcopy_move(list,source,dest,len)
  1096. else
  1097. begin
  1098. reference_reset(src);
  1099. reference_reset(dst);
  1100. { load the address of source into src.base }
  1101. src.base:=GetAddressRegister(list);
  1102. a_loadaddr_ref_reg(list,source,src.base);
  1103. { load the address of dest into dst.base }
  1104. dst.base:=GetAddressRegister(list);
  1105. a_loadaddr_ref_reg(list,dest,dst.base);
  1106. { generate a loop }
  1107. if len>4 then
  1108. begin
  1109. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1110. { have to be set to 8. I put an Inc there so debugging may be }
  1111. { easier (should offset be different from zero here, it will be }
  1112. { easy to notice in the generated assembler }
  1113. countreg:=GetIntRegister(list,OS_INT);
  1114. tmpreg1:=GetIntRegister(list,OS_INT);
  1115. a_load_const_reg(list,OS_INT,len,countreg);
  1116. { explicitely allocate R_O0 since it can be used safely here }
  1117. { (for holding date that's being copied) }
  1118. objectlibrary.getlabel(lab);
  1119. a_label(list, lab);
  1120. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1121. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1122. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1123. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1124. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1125. a_jmp_cond(list,OC_NE,lab);
  1126. list.concat(taicpu.op_none(A_NOP));
  1127. { keep the registers alive }
  1128. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1129. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1130. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1131. end
  1132. else
  1133. begin
  1134. { unrolled loop }
  1135. tmpreg1:=GetIntRegister(list,OS_INT);
  1136. for i:=1 to len do
  1137. begin
  1138. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1139. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1140. inc(src.offset);
  1141. inc(dst.offset);
  1142. end;
  1143. end;
  1144. end;
  1145. end;
  1146. procedure tcgsparc.g_intf_wrapper(list: TAAsmoutput; procdef: tprocdef; const labelname: string; ioffset: longint);
  1147. var
  1148. make_global : boolean;
  1149. href : treference;
  1150. begin
  1151. if procdef.proctypeoption<>potype_none then
  1152. Internalerror(200006137);
  1153. if not assigned(procdef._class) or
  1154. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1155. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1156. Internalerror(200006138);
  1157. if procdef.owner.symtabletype<>objectsymtable then
  1158. Internalerror(200109191);
  1159. make_global:=false;
  1160. if (not current_module.is_unit) or
  1161. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1162. make_global:=true;
  1163. if make_global then
  1164. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1165. else
  1166. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1167. { set param1 interface to self }
  1168. g_adjust_self_value(list,procdef,ioffset);
  1169. if po_virtualmethod in procdef.procoptions then
  1170. begin
  1171. if (procdef.extnumber=$ffff) then
  1172. Internalerror(200006139);
  1173. { mov 0(%rdi),%rax ; load vmt}
  1174. reference_reset_base(href,NR_O0,0);
  1175. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_L0);
  1176. { jmp *vmtoffs(%eax) ; method offs }
  1177. reference_reset_base(href,NR_L0,procdef._class.vmtmethodoffset(procdef.extnumber));
  1178. list.concat(taicpu.op_ref_reg(A_LD,href,NR_L1));
  1179. list.concat(taicpu.op_reg(A_JMP,NR_L1));
  1180. end
  1181. else
  1182. list.concat(taicpu.op_sym(A_BA,objectlibrary.newasmsymbol(procdef.mangledname,AB_EXTERNAL,AT_FUNCTION)));
  1183. { Delay slot }
  1184. list.Concat(TAiCpu.Op_none(A_NOP));
  1185. List.concat(Tai_symbol_end.Createname(labelname));
  1186. end;
  1187. {****************************************************************************
  1188. TCG64Sparc
  1189. ****************************************************************************}
  1190. procedure tcg64sparc.a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);
  1191. var
  1192. tmpref: treference;
  1193. begin
  1194. { Override this function to prevent loading the reference twice }
  1195. tmpref:=ref;
  1196. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1197. inc(tmpref.offset,4);
  1198. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1199. end;
  1200. procedure tcg64sparc.a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);
  1201. var
  1202. tmpref: treference;
  1203. begin
  1204. { Override this function to prevent loading the reference twice }
  1205. tmpref:=ref;
  1206. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1207. inc(tmpref.offset,4);
  1208. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1209. end;
  1210. procedure tcg64sparc.a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);
  1211. var
  1212. hreg64 : tregister64;
  1213. begin
  1214. { Override this function to prevent loading the reference twice.
  1215. Use here some extra registers, but those are optimized away by the RA }
  1216. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1217. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1218. a_load64_ref_reg(list,r,hreg64);
  1219. a_param64_reg(list,hreg64,paraloc);
  1220. end;
  1221. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  1222. begin
  1223. case op of
  1224. OP_ADD :
  1225. begin
  1226. op1:=A_ADDCC;
  1227. if checkoverflow then
  1228. op2:=A_ADDXCC
  1229. else
  1230. op2:=A_ADDX;
  1231. end;
  1232. OP_SUB :
  1233. begin
  1234. op1:=A_SUBCC;
  1235. if checkoverflow then
  1236. op2:=A_SUBXCC
  1237. else
  1238. op2:=A_SUBX;
  1239. end;
  1240. OP_XOR :
  1241. begin
  1242. op1:=A_XOR;
  1243. op2:=A_XOR;
  1244. end;
  1245. OP_OR :
  1246. begin
  1247. op1:=A_OR;
  1248. op2:=A_OR;
  1249. end;
  1250. OP_AND :
  1251. begin
  1252. op1:=A_AND;
  1253. op2:=A_AND;
  1254. end;
  1255. else
  1256. internalerror(200203241);
  1257. end;
  1258. end;
  1259. procedure TCg64Sparc.a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);
  1260. var
  1261. op1,op2 : TAsmOp;
  1262. begin
  1263. case op of
  1264. OP_NEG :
  1265. begin
  1266. { Use the simple code: y=0-z }
  1267. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1268. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1269. exit;
  1270. end;
  1271. OP_NOT :
  1272. begin
  1273. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1274. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1275. exit;
  1276. end;
  1277. end;
  1278. get_64bit_ops(op,op1,op2,false);
  1279. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1280. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1281. end;
  1282. procedure TCg64Sparc.a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);
  1283. var
  1284. op1,op2:TAsmOp;
  1285. begin
  1286. case op of
  1287. OP_NEG,
  1288. OP_NOT :
  1289. internalerror(200306017);
  1290. end;
  1291. get_64bit_ops(op,op1,op2,false);
  1292. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1293. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,aint(hi(value)),regdst.reghi);
  1294. end;
  1295. procedure tcg64sparc.a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64; regsrc,regdst : tregister64);
  1296. var
  1297. l : tlocation;
  1298. begin
  1299. a_op64_const_reg_reg_checkoverflow(list,op,value,regsrc,regdst,false,l);
  1300. end;
  1301. procedure tcg64sparc.a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);
  1302. var
  1303. l : tlocation;
  1304. begin
  1305. a_op64_reg_reg_reg_checkoverflow(list,op,regsrc1,regsrc2,regdst,false,l);
  1306. end;
  1307. procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: taasmoutput;op:TOpCG;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1308. var
  1309. op1,op2:TAsmOp;
  1310. begin
  1311. case op of
  1312. OP_NEG,
  1313. OP_NOT :
  1314. internalerror(200306017);
  1315. end;
  1316. get_64bit_ops(op,op1,op2,setflags);
  1317. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1318. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1319. end;
  1320. procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1321. var
  1322. op1,op2:TAsmOp;
  1323. begin
  1324. case op of
  1325. OP_NEG,
  1326. OP_NOT :
  1327. internalerror(200306017);
  1328. end;
  1329. get_64bit_ops(op,op1,op2,setflags);
  1330. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1331. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1332. end;
  1333. begin
  1334. cg:=TCgSparc.Create;
  1335. cg64:=TCg64Sparc.Create;
  1336. end.
  1337. {
  1338. $Log$
  1339. Revision 1.105 2005-01-27 20:32:51 florian
  1340. + implemented overflow checking for 64 bit types on sparc
  1341. Revision 1.104 2005/01/25 20:58:30 florian
  1342. * fixed load64 which shouldn't do a make_simple_ref
  1343. Revision 1.103 2005/01/24 22:08:32 peter
  1344. * interface wrapper generation moved to cgobj
  1345. * generate interface wrappers after the module is parsed
  1346. Revision 1.102 2005/01/23 17:14:21 florian
  1347. + optimized code generation on sparc
  1348. + some stuff for pic code on sparc added
  1349. Revision 1.101 2005/01/07 16:22:54 florian
  1350. + implemented abi compliant handling of strucutured functions results on sparc platform
  1351. Revision 1.100 2005/01/01 13:19:09 florian
  1352. * improved code generation for OP_MUL/OP_IMUL
  1353. Revision 1.99 2004/12/18 15:48:06 florian
  1354. * fixed some alignment trouble
  1355. Revision 1.98 2004/10/31 21:45:03 peter
  1356. * generic tlocation
  1357. * move tlocation to cgutils
  1358. Revision 1.97 2004/10/24 20:01:08 peter
  1359. * remove saveregister calling convention
  1360. Revision 1.96 2004/10/24 11:53:45 peter
  1361. * fixed compilation with removed loadref
  1362. Revision 1.95 2004/10/10 20:51:46 peter
  1363. * fixed sparc compile
  1364. * fixed float regvar loading
  1365. Revision 1.94 2004/10/10 20:31:48 peter
  1366. * concatcopy_unaligned maps by default to concatcopy, sparc will
  1367. override it with call to fpc_move
  1368. Revision 1.93 2004/09/29 18:55:40 florian
  1369. * fixed more sparc overflow stuff
  1370. * fixed some op64 stuff for sparc
  1371. Revision 1.92 2004/09/27 21:24:17 peter
  1372. * fixed passing of flaot parameters. The general size is still float,
  1373. only the size of the locations is now OS_32
  1374. Revision 1.91 2004/09/26 21:04:35 florian
  1375. + partial overflow checking on sparc; multiplication still missing
  1376. Revision 1.90 2004/09/26 17:36:12 florian
  1377. + a_jmp_name for sparc added
  1378. Revision 1.89 2004/09/25 14:23:55 peter
  1379. * ungetregister is now only used for cpuregisters, renamed to
  1380. ungetcpuregister
  1381. * renamed (get|unget)explicitregister(s) to ..cpuregister
  1382. * removed location-release/reference_release
  1383. Revision 1.88 2004/09/21 20:33:00 peter
  1384. * don't remove MOV reg1,reg1 it is needed for the RA
  1385. Revision 1.87 2004/09/21 17:25:13 peter
  1386. * paraloc branch merged
  1387. Revision 1.86.4.5 2004/09/20 20:43:15 peter
  1388. * implement reg_ref/ref_reg for 64bit to prevent loading the
  1389. address symbol twice
  1390. Revision 1.86.4.4 2004/09/17 17:19:26 peter
  1391. * fixed 64 bit unaryminus for sparc
  1392. * fixed 64 bit inlining
  1393. * signness of not operation
  1394. Revision 1.86.4.3 2004/09/12 21:31:03 peter
  1395. * sign extension added
  1396. Revision 1.86.4.2 2004/09/12 13:36:40 peter
  1397. * fixed alignment issues
  1398. Revision 1.86.4.1 2004/08/31 20:43:06 peter
  1399. * paraloc patch
  1400. Revision 1.86 2004/08/25 20:40:04 florian
  1401. * fixed absolute on sparc
  1402. Revision 1.85 2004/08/24 21:02:32 florian
  1403. * fixed longbool(<int64>) on sparc
  1404. Revision 1.84 2004/06/20 08:55:32 florian
  1405. * logs truncated
  1406. Revision 1.83 2004/06/16 20:07:10 florian
  1407. * dwarf branch merged
  1408. Revision 1.82.2.9 2004/06/02 19:05:16 peter
  1409. * use a_load_const_reg to load const
  1410. Revision 1.82.2.8 2004/06/02 16:07:40 peter
  1411. * implement op64_reg_reg_reg
  1412. Revision 1.82.2.7 2004/05/31 22:07:54 peter
  1413. * don't use float in concatcopy
  1414. Revision 1.82.2.6 2004/05/30 17:54:14 florian
  1415. + implemented cmp64bit
  1416. * started to fix spilling
  1417. * fixed int64 sub partially
  1418. }