cgcpu.pas 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the Risc-V32
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,symtype,symdef,
  22. cgbase,cgobj,cgrv,
  23. aasmbase,aasmcpu,aasmtai,aasmdata,
  24. cpubase,cpuinfo,cgutils,cg64f32,rgcpu,
  25. parabase;
  26. type
  27. tcgrv32 = class(tcgrv)
  28. procedure init_register_allocators;override;
  29. procedure done_register_allocators;override;
  30. { move instructions }
  31. procedure a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);override;
  32. { 32x32 to 64 bit multiplication }
  33. procedure a_mul_reg_reg_pair(list: TAsmList;size: tcgsize; src1,src2,dstlo,dsthi: tregister); override;
  34. procedure g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  35. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  36. procedure g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef); override;
  37. end;
  38. tcg64frv = class(tcg64f32)
  39. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  40. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  41. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  42. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  43. end;
  44. procedure create_codegen;
  45. implementation
  46. uses
  47. symtable,
  48. globals,verbose,systems,cutils,
  49. symconst,symsym,fmodule,
  50. rgobj,tgobj,cpupi,procinfo,paramgr;
  51. { Range check must be disabled explicitly as conversions between signed and unsigned
  52. 32-bit values are done without explicit typecasts }
  53. {$R-}
  54. procedure tcgrv32.init_register_allocators;
  55. begin
  56. inherited init_register_allocators;
  57. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  58. [RS_X10,RS_X11,RS_X12,RS_X13,RS_X14,RS_X15,RS_X16,RS_X17,
  59. RS_X31,RS_X30,RS_X29,RS_X28,
  60. RS_X5,RS_X6,RS_X7,
  61. RS_X3,RS_X4,
  62. RS_X9,RS_X27,RS_X26,RS_X25,RS_X24,RS_X23,RS_X22,
  63. RS_X21,RS_X20,RS_X19,RS_X18],first_int_imreg,[]);
  64. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  65. [RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,RS_F16,RS_F17,
  66. RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  67. RS_F28,RS_F29,RS_F30,RS_F31,
  68. RS_F8,RS_F9,
  69. RS_F27,
  70. RS_F26,RS_F25,RS_F24,RS_F23,RS_F22,RS_F21,RS_F20,RS_F19,RS_F18],first_fpu_imreg,[]);
  71. end;
  72. procedure tcgrv32.done_register_allocators;
  73. begin
  74. rg[R_INTREGISTER].free;
  75. rg[R_FPUREGISTER].free;
  76. inherited done_register_allocators;
  77. end;
  78. procedure tcgrv32.a_load_reg_reg(list : TAsmList;fromsize, tosize : tcgsize;reg1,reg2 : tregister);
  79. var
  80. ai: taicpu;
  81. begin
  82. list.concat(tai_comment.Create(strpnew('Move '+tcgsize2str(fromsize)+'->'+tcgsize2str(tosize))));
  83. if (tosize=OS_S32) and (fromsize=OS_32) then
  84. begin
  85. ai:=taicpu.op_reg_reg_const(A_ADDI,reg2,reg1,0);
  86. list.concat(ai);
  87. rg[R_INTREGISTER].add_move_instruction(ai);
  88. end
  89. else if (tcgsize2unsigned[tosize]=OS_32) and (fromsize=OS_8) then
  90. list.Concat(taicpu.op_reg_reg_const(A_ANDI,reg2,reg1,$FF))
  91. else if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  92. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and (fromsize <> tosize)) or
  93. { do we need to mask out the sign when loading from smaller signed to larger unsigned type? }
  94. ((tcgsize2unsigned[fromsize]<>fromsize) and ((tcgsize2unsigned[tosize]=tosize)) and
  95. (tcgsize2size[fromsize] < tcgsize2size[tosize]) and (tcgsize2size[tosize] <> sizeof(pint)) ) then
  96. begin
  97. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  98. begin
  99. list.Concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,8*(4-tcgsize2size[fromsize])));
  100. if tcgsize2unsigned[fromsize]<>fromsize then
  101. list.Concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,8*(tcgsize2size[tosize]-tcgsize2size[fromsize])))
  102. else
  103. list.Concat(taicpu.op_reg_reg_const(A_SRLI,reg2,reg2,8*(tcgsize2size[tosize]-tcgsize2size[fromsize])));
  104. end
  105. else
  106. list.Concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,8*(4-tcgsize2size[tosize])));
  107. if tcgsize2unsigned[tosize]=tosize then
  108. list.Concat(taicpu.op_reg_reg_const(A_SRLI,reg2,reg2,8*(4-tcgsize2size[tosize])))
  109. else
  110. list.Concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,8*(4-tcgsize2size[tosize])));
  111. end
  112. else
  113. begin
  114. ai:=taicpu.op_reg_reg_const(A_ADDI,reg2,reg1,0);
  115. list.concat(ai);
  116. rg[R_INTREGISTER].add_move_instruction(ai);
  117. end;
  118. end;
  119. procedure tcgrv32.a_mul_reg_reg_pair(list: TAsmList;size: tcgsize; src1,src2,dstlo,dsthi: tregister);
  120. var
  121. op: tasmop;
  122. begin
  123. case size of
  124. OS_INT: op:=A_MULHU;
  125. OS_SINT: op:=A_MULH;
  126. else
  127. InternalError(2014061501);
  128. end;
  129. if (dsthi<>NR_NO) then
  130. list.concat(taicpu.op_reg_reg_reg(op,dsthi,src1,src2));
  131. { low word is always unsigned }
  132. if (dstlo<>NR_NO) then
  133. list.concat(taicpu.op_reg_reg_reg(A_MUL,dstlo,src1,src2));
  134. end;
  135. procedure tcgrv32.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  136. var
  137. paraloc1, paraloc2, paraloc3: TCGPara;
  138. pd: tprocdef;
  139. begin
  140. pd:=search_system_proc('MOVE');
  141. paraloc1.init;
  142. paraloc2.init;
  143. paraloc3.init;
  144. paramanager.getcgtempparaloc(list, pd, 1, paraloc1);
  145. paramanager.getcgtempparaloc(list, pd, 2, paraloc2);
  146. paramanager.getcgtempparaloc(list, pd, 3, paraloc3);
  147. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  148. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  149. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  150. paramanager.freecgpara(list, paraloc3);
  151. paramanager.freecgpara(list, paraloc2);
  152. paramanager.freecgpara(list, paraloc1);
  153. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  154. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  155. a_call_name(list, 'FPC_MOVE', false);
  156. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  157. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  158. paraloc3.done;
  159. paraloc2.done;
  160. paraloc1.done;
  161. end;
  162. procedure tcgrv32.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  163. var
  164. tmpreg1, hreg, countreg: TRegister;
  165. src, dst, src2, dst2: TReference;
  166. lab: tasmlabel;
  167. Count, count2: aint;
  168. function reference_is_reusable(const ref: treference): boolean;
  169. begin
  170. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  171. (ref.symbol=nil) and
  172. is_imm12(ref.offset);
  173. end;
  174. begin
  175. src2:=source;
  176. fixref(list,src2);
  177. dst2:=dest;
  178. fixref(list,dst2);
  179. if len > high(longint) then
  180. internalerror(2002072704);
  181. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  182. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  183. i.e. before secondpass. Other internal procedures request correct stack frame
  184. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  185. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  186. { anybody wants to determine a good value here :)? }
  187. if (len > 100) and
  188. assigned(current_procinfo) and
  189. (pi_do_call in current_procinfo.flags) then
  190. g_concatcopy_move(list, src2, dst2, len)
  191. else
  192. begin
  193. Count := len div 4;
  194. if (count<=4) and reference_is_reusable(src2) then
  195. src:=src2
  196. else
  197. begin
  198. reference_reset(src,sizeof(aint),[]);
  199. { load the address of src2 into src.base }
  200. src.base := GetAddressRegister(list);
  201. a_loadaddr_ref_reg(list, src2, src.base);
  202. end;
  203. if (count<=4) and reference_is_reusable(dst2) then
  204. dst:=dst2
  205. else
  206. begin
  207. reference_reset(dst,sizeof(aint),[]);
  208. { load the address of dst2 into dst.base }
  209. dst.base := GetAddressRegister(list);
  210. a_loadaddr_ref_reg(list, dst2, dst.base);
  211. end;
  212. { generate a loop }
  213. if Count > 4 then
  214. begin
  215. countreg := GetIntRegister(list, OS_INT);
  216. tmpreg1 := GetIntRegister(list, OS_INT);
  217. a_load_const_reg(list, OS_INT, Count, countreg);
  218. current_asmdata.getjumplabel(lab);
  219. a_label(list, lab);
  220. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  221. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  222. list.concat(taicpu.op_reg_reg_const(A_ADDI, src.base, src.base, 4));
  223. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst.base, dst.base, 4));
  224. list.concat(taicpu.op_reg_reg_const(A_ADDI, countreg, countreg, -1));
  225. a_cmp_reg_reg_label(list,OS_INT,OC_GT,NR_X0,countreg,lab);
  226. len := len mod 4;
  227. end;
  228. { unrolled loop }
  229. Count := len div 4;
  230. if Count > 0 then
  231. begin
  232. tmpreg1 := GetIntRegister(list, OS_INT);
  233. for count2 := 1 to Count do
  234. begin
  235. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  236. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  237. Inc(src.offset, 4);
  238. Inc(dst.offset, 4);
  239. end;
  240. len := len mod 4;
  241. end;
  242. if (len and 4) <> 0 then
  243. begin
  244. hreg := GetIntRegister(list, OS_INT);
  245. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  246. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  247. Inc(src.offset, 4);
  248. Inc(dst.offset, 4);
  249. end;
  250. { copy the leftovers }
  251. if (len and 2) <> 0 then
  252. begin
  253. hreg := GetIntRegister(list, OS_INT);
  254. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  255. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  256. Inc(src.offset, 2);
  257. Inc(dst.offset, 2);
  258. end;
  259. if (len and 1) <> 0 then
  260. begin
  261. hreg := GetIntRegister(list, OS_INT);
  262. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  263. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  264. end;
  265. end;
  266. end;
  267. procedure tcgrv32.g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef);
  268. begin
  269. end;
  270. procedure tcg64frv.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  271. var
  272. tmpreg1: TRegister;
  273. begin
  274. case op of
  275. OP_NOT:
  276. begin
  277. cg.a_op_reg_reg(list,OP_NOT,OS_32,regsrc.reglo,regdst.reglo);
  278. cg.a_op_reg_reg(list,OP_NOT,OS_32,regsrc.reghi,regdst.reghi);
  279. end;
  280. OP_NEG:
  281. begin
  282. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  283. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reglo, NR_X0, regsrc.reglo));
  284. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, NR_X0, regdst.reglo));
  285. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, NR_X0, regsrc.reghi));
  286. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regdst.reghi, tmpreg1));
  287. end;
  288. else
  289. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  290. end;
  291. end;
  292. procedure tcg64frv.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  293. begin
  294. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  295. end;
  296. procedure tcg64frv.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  297. var
  298. signed: Boolean;
  299. tmplo, carry, tmphi, hreg: TRegister;
  300. begin
  301. case op of
  302. OP_AND,OP_OR,OP_XOR:
  303. begin
  304. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  305. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  306. end;
  307. OP_ADD:
  308. begin
  309. signed:=(size in [OS_S64]);
  310. tmplo := cg.GetIntRegister(list,OS_S32);
  311. carry := cg.GetIntRegister(list,OS_S32);
  312. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  313. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmplo, regsrc2.reglo, regsrc1.reglo));
  314. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmplo, regsrc2.reglo));
  315. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  316. if signed then
  317. begin
  318. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  319. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regdst.reghi, carry));
  320. end
  321. else
  322. begin
  323. tmphi:=cg.GetIntRegister(list,OS_INT);
  324. hreg:=cg.GetIntRegister(list,OS_INT);
  325. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  326. // first add carry to one of the addends
  327. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc2.reghi, carry));
  328. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regsrc2.reghi));
  329. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  330. // then add another addend
  331. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, tmphi, regsrc1.reghi));
  332. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regdst.reghi, tmphi));
  333. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  334. end;
  335. end;
  336. OP_SUB:
  337. begin
  338. signed:=(size in [OS_S64]);
  339. tmplo := cg.GetIntRegister(list,OS_S32);
  340. carry := cg.GetIntRegister(list,OS_S32);
  341. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  342. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmplo, regsrc2.reglo, regsrc1.reglo));
  343. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reglo,tmplo));
  344. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  345. if signed then
  346. begin
  347. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  348. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regdst.reghi, carry));
  349. end
  350. else
  351. begin
  352. tmphi:=cg.GetIntRegister(list,OS_INT);
  353. hreg:=cg.GetIntRegister(list,OS_INT);
  354. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  355. // first subtract the carry...
  356. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmphi, regsrc2.reghi, carry));
  357. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reghi, tmphi));
  358. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  359. // ...then the subtrahend
  360. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, tmphi, regsrc1.reghi));
  361. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regdst.reghi));
  362. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  363. end;
  364. end;
  365. else
  366. internalerror(2002072801);
  367. end;
  368. end;
  369. procedure tcg64frv.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);
  370. var
  371. tmplo,carry: TRegister;
  372. hisize: tcgsize;
  373. begin
  374. carry:=NR_NO;
  375. if (size in [OS_S64]) then
  376. hisize:=OS_S32
  377. else
  378. hisize:=OS_32;
  379. case op of
  380. OP_AND,OP_OR,OP_XOR:
  381. begin
  382. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  383. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  384. end;
  385. OP_ADD:
  386. begin
  387. if lo(value)<>0 then
  388. begin
  389. tmplo:=cg.GetIntRegister(list,OS_32);
  390. carry:=cg.GetIntRegister(list,OS_32);
  391. if is_imm12(aint(lo(value))) then
  392. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmplo,regsrc.reglo,aint(lo(value))))
  393. else
  394. begin
  395. cg.a_load_const_reg(list,OS_INT,aint(lo(value)),tmplo);
  396. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmplo,tmplo,regsrc.reglo))
  397. end;
  398. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,tmplo,regsrc.reglo));
  399. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  400. end
  401. else
  402. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  403. { With overflow checking and unsigned args, this generates slighly suboptimal code
  404. ($80000000 constant loaded twice). Other cases are fine. Getting it perfect does not
  405. look worth the effort. }
  406. cg.a_op_const_reg_reg(list,OP_ADD,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi);
  407. if carry<>NR_NO then
  408. cg.a_op_reg_reg_reg(list,OP_ADD,hisize,carry,regdst.reghi,regdst.reghi);
  409. end;
  410. OP_SUB:
  411. begin
  412. carry:=NR_NO;
  413. if lo(value)<>0 then
  414. begin
  415. tmplo:=cg.GetIntRegister(list,OS_32);
  416. carry:=cg.GetIntRegister(list,OS_32);
  417. if is_imm12(-aint(lo(value))) then
  418. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmplo,regsrc.reglo,-aint(lo(value))))
  419. else
  420. begin
  421. cg.a_load_const_reg(list,OS_INT,aint(lo(value)),tmplo);
  422. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmplo,tmplo,regsrc.reglo))
  423. end;
  424. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,regsrc.reglo,tmplo));
  425. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  426. end
  427. else
  428. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  429. cg.a_op_const_reg_reg(list,OP_SUB,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi);
  430. if carry<>NR_NO then
  431. cg.a_op_reg_reg_reg(list,OP_SUB,hisize,carry,regdst.reghi,regdst.reghi);
  432. end;
  433. else
  434. InternalError(2013050301);
  435. end;
  436. end;
  437. procedure create_codegen;
  438. begin
  439. cg := tcgrv32.create;
  440. cg64 :=tcg64frv.create;
  441. end;
  442. end.