ncgutil.pas 85 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Helper routines for all code generators
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit ncgutil;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,cpuinfo,
  22. globtype,
  23. cpubase,cgbase,parabase,cgutils,
  24. aasmbase,aasmtai,aasmdata,aasmcpu,
  25. symconst,symbase,symdef,symsym,symtype,symtable
  26. {$ifndef cpu64bitalu}
  27. ,cg64f32
  28. {$endif not cpu64bitalu}
  29. ;
  30. type
  31. tloadregvars = (lr_dont_load_regvars, lr_load_regvars);
  32. pusedregvars = ^tusedregvars;
  33. tusedregvars = record
  34. intregvars, fpuregvars, mmregvars: Tsuperregisterworklist;
  35. end;
  36. {
  37. Not used currently, implemented because I thought we had to
  38. synchronise around if/then/else as well, but not needed. May
  39. still be useful for SSA once we get around to implementing
  40. that (JM)
  41. pusedregvarscommon = ^tusedregvarscommon;
  42. tusedregvarscommon = record
  43. allregvars, commonregvars, myregvars: tusedregvars;
  44. end;
  45. }
  46. procedure firstcomplex(p : tbinarynode);
  47. procedure maketojumpboollabels(list: TAsmList; p: tnode; truelabel, falselabel: tasmlabel);
  48. // procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  49. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  50. procedure location_allocate_register(list:TAsmList;out l: tlocation;def: tdef;constant: boolean);
  51. { loads a cgpara into a tlocation; assumes that loc.loc is already
  52. initialised }
  53. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  54. { allocate registers for a tlocation; assumes that loc.loc is already
  55. set to LOC_CREGISTER/LOC_CFPUREGISTER/... }
  56. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  57. procedure register_maybe_adjust_setbase(list: TAsmList; opdef: tdef; var l: tlocation; setbase: aint);
  58. function has_alias_name(pd:tprocdef;const s:string):boolean;
  59. procedure alloc_proc_symbol(pd: tprocdef);
  60. procedure release_proc_symbol(pd:tprocdef);
  61. procedure gen_proc_entry_code(list:TAsmList);
  62. procedure gen_proc_exit_code(list:TAsmList);
  63. procedure gen_stack_check_size_para(list:TAsmList);
  64. procedure gen_stack_check_call(list:TAsmList);
  65. procedure gen_save_used_regs(list:TAsmList);
  66. procedure gen_restore_used_regs(list:TAsmList);
  67. procedure gen_load_para_value(list:TAsmList);
  68. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  69. { adds the regvars used in n and its children to rv.allregvars,
  70. those which were already in rv.allregvars to rv.commonregvars and
  71. uses rv.myregvars as scratch (so that two uses of the same regvar
  72. in a single tree to make it appear in commonregvars). Useful to
  73. find out which regvars are used in two different node trees
  74. e.g. in the "else" and "then" path, or in various case blocks }
  75. // procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  76. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  77. { Allocate the buffers for exception management and setjmp environment.
  78. Return a pointer to these buffers, send them to the utility routine
  79. so they are registered, and then call setjmp.
  80. Then compare the result of setjmp with 0, and if not equal
  81. to zero, then jump to exceptlabel.
  82. Also store the result of setjmp to a temporary space by calling g_save_exception_reason
  83. It is to note that this routine may be called *after* the stackframe of a
  84. routine has been called, therefore on machines where the stack cannot
  85. be modified, all temps should be allocated on the heap instead of the
  86. stack. }
  87. type
  88. texceptiontemps=record
  89. jmpbuf,
  90. envbuf,
  91. reasonbuf : treference;
  92. end;
  93. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  94. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  95. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  96. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  97. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  98. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  99. procedure location_free(list: TAsmList; const location : TLocation);
  100. function getprocalign : shortint;
  101. procedure gen_fpc_dummy(list : TAsmList);
  102. procedure gen_load_frame_for_exceptfilter(list : TAsmList);
  103. implementation
  104. uses
  105. version,
  106. cutils,cclasses,
  107. globals,systems,verbose,export,
  108. ppu,defutil,
  109. procinfo,paramgr,fmodule,
  110. regvars,dbgbase,
  111. pass_1,pass_2,
  112. nbas,ncon,nld,nmem,nutils,ngenutil,
  113. tgobj,cgobj,hlcgobj,hlcgcpu
  114. {$ifdef llvm}
  115. { override create_hlcodegen from hlcgcpu }
  116. , hlcgllvm
  117. {$endif}
  118. {$ifdef powerpc}
  119. , cpupi
  120. {$endif}
  121. {$ifdef powerpc64}
  122. , cpupi
  123. {$endif}
  124. {$ifdef SUPPORT_MMX}
  125. , cgx86
  126. {$endif SUPPORT_MMX}
  127. ;
  128. {*****************************************************************************
  129. Misc Helpers
  130. *****************************************************************************}
  131. {$if first_mm_imreg = 0}
  132. {$WARN 4044 OFF} { Comparison might be always false ... }
  133. {$endif}
  134. procedure location_free(list: TAsmList; const location : TLocation);
  135. begin
  136. case location.loc of
  137. LOC_VOID:
  138. ;
  139. LOC_REGISTER,
  140. LOC_CREGISTER:
  141. begin
  142. {$ifdef cpu64bitalu}
  143. { x86-64 system v abi:
  144. structs with up to 16 bytes are returned in registers }
  145. if location.size in [OS_128,OS_S128] then
  146. begin
  147. if getsupreg(location.register)<first_int_imreg then
  148. cg.ungetcpuregister(list,location.register);
  149. if getsupreg(location.registerhi)<first_int_imreg then
  150. cg.ungetcpuregister(list,location.registerhi);
  151. end
  152. {$else cpu64bitalu}
  153. if location.size in [OS_64,OS_S64] then
  154. begin
  155. if getsupreg(location.register64.reglo)<first_int_imreg then
  156. cg.ungetcpuregister(list,location.register64.reglo);
  157. if getsupreg(location.register64.reghi)<first_int_imreg then
  158. cg.ungetcpuregister(list,location.register64.reghi);
  159. end
  160. {$endif cpu64bitalu}
  161. else
  162. if getsupreg(location.register)<first_int_imreg then
  163. cg.ungetcpuregister(list,location.register);
  164. end;
  165. LOC_FPUREGISTER,
  166. LOC_CFPUREGISTER:
  167. begin
  168. if getsupreg(location.register)<first_fpu_imreg then
  169. cg.ungetcpuregister(list,location.register);
  170. end;
  171. LOC_MMREGISTER,
  172. LOC_CMMREGISTER :
  173. begin
  174. if getsupreg(location.register)<first_mm_imreg then
  175. cg.ungetcpuregister(list,location.register);
  176. end;
  177. LOC_REFERENCE,
  178. LOC_CREFERENCE :
  179. begin
  180. if paramanager.use_fixed_stack then
  181. location_freetemp(list,location);
  182. end;
  183. else
  184. internalerror(2004110211);
  185. end;
  186. end;
  187. procedure firstcomplex(p : tbinarynode);
  188. var
  189. fcl, fcr: longint;
  190. ncl, ncr: longint;
  191. begin
  192. { always calculate boolean AND and OR from left to right }
  193. if (p.nodetype in [orn,andn]) and
  194. is_boolean(p.left.resultdef) then
  195. begin
  196. if nf_swapped in p.flags then
  197. internalerror(200709253);
  198. end
  199. else
  200. begin
  201. fcl:=node_resources_fpu(p.left);
  202. fcr:=node_resources_fpu(p.right);
  203. ncl:=node_complexity(p.left);
  204. ncr:=node_complexity(p.right);
  205. { We swap left and right if
  206. a) right needs more floating point registers than left, and
  207. left needs more than 0 floating point registers (if it
  208. doesn't need any, swapping won't change the floating
  209. point register pressure)
  210. b) both left and right need an equal amount of floating
  211. point registers or right needs no floating point registers,
  212. and in addition right has a higher complexity than left
  213. (+- needs more integer registers, but not necessarily)
  214. }
  215. if ((fcr>fcl) and
  216. (fcl>0)) or
  217. (((fcr=fcl) or
  218. (fcr=0)) and
  219. (ncr>ncl)) then
  220. p.swapleftright
  221. end;
  222. end;
  223. procedure maketojumpboollabels(list: TAsmList; p: tnode; truelabel, falselabel: tasmlabel);
  224. {
  225. produces jumps to true respectively false labels using boolean expressions
  226. }
  227. var
  228. opsize : tcgsize;
  229. storepos : tfileposinfo;
  230. tmpreg : tregister;
  231. begin
  232. if nf_error in p.flags then
  233. exit;
  234. storepos:=current_filepos;
  235. current_filepos:=p.fileinfo;
  236. if is_boolean(p.resultdef) then
  237. begin
  238. if is_constboolnode(p) then
  239. begin
  240. if Tordconstnode(p).value.uvalue<>0 then
  241. cg.a_jmp_always(list,truelabel)
  242. else
  243. cg.a_jmp_always(list,falselabel)
  244. end
  245. else
  246. begin
  247. opsize:=def_cgsize(p.resultdef);
  248. case p.location.loc of
  249. LOC_SUBSETREG,LOC_CSUBSETREG,
  250. LOC_SUBSETREF,LOC_CSUBSETREF:
  251. begin
  252. tmpreg := cg.getintregister(list,OS_INT);
  253. hlcg.a_load_loc_reg(list,p.resultdef,osuinttype,p.location,tmpreg);
  254. cg.a_cmp_const_reg_label(list,OS_INT,OC_NE,0,tmpreg,truelabel);
  255. cg.a_jmp_always(list,falselabel);
  256. end;
  257. LOC_CREGISTER,LOC_REGISTER,LOC_CREFERENCE,LOC_REFERENCE :
  258. begin
  259. {$ifdef cpu64bitalu}
  260. if opsize in [OS_128,OS_S128] then
  261. begin
  262. hlcg.location_force_reg(list,p.location,p.resultdef,cgsize_orddef(opsize),true);
  263. tmpreg:=cg.getintregister(list,OS_64);
  264. cg.a_op_reg_reg_reg(list,OP_OR,OS_64,p.location.register128.reglo,p.location.register128.reghi,tmpreg);
  265. location_reset(p.location,LOC_REGISTER,OS_64);
  266. p.location.register:=tmpreg;
  267. opsize:=OS_64;
  268. end;
  269. {$else cpu64bitalu}
  270. if opsize in [OS_64,OS_S64] then
  271. begin
  272. hlcg.location_force_reg(list,p.location,p.resultdef,cgsize_orddef(opsize),true);
  273. tmpreg:=cg.getintregister(list,OS_32);
  274. cg.a_op_reg_reg_reg(list,OP_OR,OS_32,p.location.register64.reglo,p.location.register64.reghi,tmpreg);
  275. location_reset(p.location,LOC_REGISTER,OS_32);
  276. p.location.register:=tmpreg;
  277. opsize:=OS_32;
  278. end;
  279. {$endif cpu64bitalu}
  280. cg.a_cmp_const_loc_label(list,opsize,OC_NE,0,p.location,truelabel);
  281. cg.a_jmp_always(list,falselabel);
  282. end;
  283. LOC_JUMP:
  284. begin
  285. if truelabel<>p.location.truelabel then
  286. begin
  287. cg.a_label(list,p.location.truelabel);
  288. cg.a_jmp_always(list,truelabel);
  289. end;
  290. if falselabel<>p.location.falselabel then
  291. begin
  292. cg.a_label(list,p.location.falselabel);
  293. cg.a_jmp_always(list,falselabel);
  294. end;
  295. end;
  296. {$ifdef cpuflags}
  297. LOC_FLAGS :
  298. begin
  299. cg.a_jmp_flags(list,p.location.resflags,truelabel);
  300. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  301. cg.a_jmp_always(list,falselabel);
  302. end;
  303. {$endif cpuflags}
  304. else
  305. begin
  306. printnode(output,p);
  307. internalerror(200308241);
  308. end;
  309. end;
  310. end;
  311. location_reset_jump(p.location,truelabel,falselabel);
  312. end
  313. else
  314. internalerror(200112305);
  315. current_filepos:=storepos;
  316. end;
  317. (*
  318. This code needs fixing. It is not safe to use rgint; on the m68000 it
  319. would be rgaddr.
  320. procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  321. begin
  322. case t.loc of
  323. LOC_REGISTER:
  324. begin
  325. { can't be a regvar, since it would be LOC_CREGISTER then }
  326. exclude(regs,getsupreg(t.register));
  327. if t.register64.reghi<>NR_NO then
  328. exclude(regs,getsupreg(t.register64.reghi));
  329. end;
  330. LOC_CREFERENCE,LOC_REFERENCE:
  331. begin
  332. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  333. (getsupreg(t.reference.base) in cg.rgint.usableregs) then
  334. exclude(regs,getsupreg(t.reference.base));
  335. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  336. (getsupreg(t.reference.index) in cg.rgint.usableregs) then
  337. exclude(regs,getsupreg(t.reference.index));
  338. end;
  339. end;
  340. end;
  341. *)
  342. {*****************************************************************************
  343. EXCEPTION MANAGEMENT
  344. *****************************************************************************}
  345. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  346. begin
  347. tg.gethltemp(list,rec_exceptaddr,rec_exceptaddr.size,tt_persistent,t.envbuf);
  348. tg.gethltemp(list,rec_jmp_buf,rec_jmp_buf.size,tt_persistent,t.jmpbuf);
  349. tg.gethltemp(list,ossinttype,ossinttype.size,tt_persistent,t.reasonbuf);
  350. end;
  351. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  352. begin
  353. tg.Ungettemp(list,t.jmpbuf);
  354. tg.ungettemp(list,t.envbuf);
  355. tg.ungettemp(list,t.reasonbuf);
  356. end;
  357. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  358. var
  359. paraloc1, paraloc2, paraloc3, pushexceptres, setjmpres: tcgpara;
  360. pd: tprocdef;
  361. tmpresloc: tlocation;
  362. begin
  363. paraloc1.init;
  364. paraloc2.init;
  365. paraloc3.init;
  366. { fpc_pushexceptaddr(exceptionframetype, setjmp_buffer, exception_address_chain_entry) }
  367. pd:=search_system_proc('fpc_pushexceptaddr');
  368. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,1,paraloc1);
  369. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,2,paraloc2);
  370. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,3,paraloc3);
  371. if pd.is_pushleftright then
  372. begin
  373. { type of exceptionframe }
  374. hlcg.a_load_const_cgpara(list,paraloc1.def,1,paraloc1);
  375. { setjmp buffer }
  376. hlcg.a_loadaddr_ref_cgpara(list,rec_jmp_buf,t.jmpbuf,paraloc2);
  377. { exception address chain entry }
  378. hlcg.a_loadaddr_ref_cgpara(list,rec_exceptaddr,t.envbuf,paraloc3);
  379. end
  380. else
  381. begin
  382. hlcg.a_loadaddr_ref_cgpara(list,rec_exceptaddr,t.envbuf,paraloc3);
  383. hlcg.a_loadaddr_ref_cgpara(list,rec_jmp_buf,t.jmpbuf,paraloc2);
  384. hlcg.a_load_const_cgpara(list,paraloc1.def,1,paraloc1);
  385. end;
  386. paramanager.freecgpara(list,paraloc3);
  387. paramanager.freecgpara(list,paraloc2);
  388. paramanager.freecgpara(list,paraloc1);
  389. { perform the fpc_pushexceptaddr call }
  390. pushexceptres:=hlcg.g_call_system_proc(list,pd,[@paraloc1,@paraloc2,@paraloc3],nil);
  391. paraloc1.done;
  392. paraloc2.done;
  393. paraloc3.done;
  394. { get the result }
  395. location_reset(tmpresloc,LOC_REGISTER,def_cgsize(pushexceptres.def));
  396. tmpresloc.register:=hlcg.getaddressregister(list,pushexceptres.def);
  397. hlcg.gen_load_cgpara_loc(list,pushexceptres.def,pushexceptres,tmpresloc,true);
  398. pushexceptres.resetiftemp;
  399. { fpc_setjmp(result_of_pushexceptaddr_call) }
  400. pd:=search_system_proc('fpc_setjmp');
  401. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,1,paraloc1);
  402. hlcg.a_load_reg_cgpara(list,pushexceptres.def,tmpresloc.register,paraloc1);
  403. paramanager.freecgpara(list,paraloc1);
  404. { perform the fpc_setjmp call }
  405. setjmpres:=hlcg.g_call_system_proc(list,pd,[@paraloc1],nil);
  406. paraloc1.done;
  407. location_reset(tmpresloc,LOC_REGISTER,def_cgsize(setjmpres.def));
  408. tmpresloc.register:=hlcg.getintregister(list,setjmpres.def);
  409. hlcg.gen_load_cgpara_loc(list,setjmpres.def,setjmpres,tmpresloc,true);
  410. hlcg.g_exception_reason_save(list,setjmpres.def,ossinttype,tmpresloc.register,t.reasonbuf);
  411. { if we get 0 here in the function result register, it means that we
  412. longjmp'd back here }
  413. hlcg.a_cmp_const_reg_label(list,setjmpres.def,OC_NE,0,tmpresloc.register,exceptlabel);
  414. setjmpres.resetiftemp;
  415. end;
  416. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  417. var
  418. reasonreg: tregister;
  419. begin
  420. hlcg.g_call_system_proc(list,'fpc_popaddrstack',[],nil);
  421. if not onlyfree then
  422. begin
  423. reasonreg:=hlcg.getintregister(list,osuinttype);
  424. hlcg.g_exception_reason_load(list,osuinttype,osuinttype,t.reasonbuf,reasonreg);
  425. hlcg.a_cmp_const_reg_label(list,osuinttype,OC_EQ,a,reasonreg,endexceptlabel);
  426. end;
  427. end;
  428. {*****************************************************************************
  429. TLocation
  430. *****************************************************************************}
  431. procedure register_maybe_adjust_setbase(list: TAsmList; opdef: tdef; var l: tlocation; setbase: aint);
  432. var
  433. tmpreg: tregister;
  434. begin
  435. if (setbase<>0) then
  436. begin
  437. if not(l.loc in [LOC_REGISTER,LOC_CREGISTER]) then
  438. internalerror(2007091502);
  439. { subtract the setbase }
  440. case l.loc of
  441. LOC_CREGISTER:
  442. begin
  443. tmpreg := hlcg.getintregister(list,opdef);
  444. hlcg.a_op_const_reg_reg(list,OP_SUB,opdef,setbase,l.register,tmpreg);
  445. l.loc:=LOC_REGISTER;
  446. l.register:=tmpreg;
  447. end;
  448. LOC_REGISTER:
  449. begin
  450. hlcg.a_op_const_reg(list,OP_SUB,opdef,setbase,l.register);
  451. end;
  452. end;
  453. end;
  454. end;
  455. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  456. var
  457. reg : tregister;
  458. begin
  459. if (l.loc<>LOC_MMREGISTER) and
  460. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  461. begin
  462. reg:=cg.getmmregister(list,OS_VECTOR);
  463. cg.a_loadmm_loc_reg(list,OS_VECTOR,l,reg,nil);
  464. location_freetemp(list,l);
  465. location_reset(l,LOC_MMREGISTER,OS_VECTOR);
  466. l.register:=reg;
  467. end;
  468. end;
  469. procedure location_allocate_register(list: TAsmList;out l: tlocation;def: tdef;constant: boolean);
  470. begin
  471. l.size:=def_cgsize(def);
  472. if (def.typ=floatdef) and
  473. not(cs_fp_emulation in current_settings.moduleswitches) then
  474. begin
  475. if use_vectorfpu(def) then
  476. begin
  477. if constant then
  478. location_reset(l,LOC_CMMREGISTER,l.size)
  479. else
  480. location_reset(l,LOC_MMREGISTER,l.size);
  481. l.register:=cg.getmmregister(list,l.size);
  482. end
  483. else
  484. begin
  485. if constant then
  486. location_reset(l,LOC_CFPUREGISTER,l.size)
  487. else
  488. location_reset(l,LOC_FPUREGISTER,l.size);
  489. l.register:=cg.getfpuregister(list,l.size);
  490. end;
  491. end
  492. else
  493. begin
  494. if constant then
  495. location_reset(l,LOC_CREGISTER,l.size)
  496. else
  497. location_reset(l,LOC_REGISTER,l.size);
  498. {$ifdef cpu64bitalu}
  499. if l.size in [OS_128,OS_S128,OS_F128] then
  500. begin
  501. l.register128.reglo:=cg.getintregister(list,OS_64);
  502. l.register128.reghi:=cg.getintregister(list,OS_64);
  503. end
  504. else
  505. {$else cpu64bitalu}
  506. if l.size in [OS_64,OS_S64,OS_F64] then
  507. begin
  508. l.register64.reglo:=cg.getintregister(list,OS_32);
  509. l.register64.reghi:=cg.getintregister(list,OS_32);
  510. end
  511. else
  512. {$endif cpu64bitalu}
  513. { Note: for widths of records (and maybe objects, classes, etc.) an
  514. address register could be set here, but that is later
  515. changed to an intregister neverthless when in the
  516. tcgassignmentnode thlcgobj.maybe_change_load_node_reg is
  517. called for the temporary node; so the workaround for now is
  518. to fix the symptoms... }
  519. l.register:=cg.getintregister(list,l.size);
  520. end;
  521. end;
  522. {****************************************************************************
  523. Init/Finalize Code
  524. ****************************************************************************}
  525. { generates the code for incrementing the reference count of parameters and
  526. initialize out parameters }
  527. procedure init_paras(p:TObject;arg:pointer);
  528. var
  529. href : treference;
  530. hsym : tparavarsym;
  531. eldef : tdef;
  532. list : TAsmList;
  533. needs_inittable : boolean;
  534. begin
  535. list:=TAsmList(arg);
  536. if (tsym(p).typ=paravarsym) then
  537. begin
  538. needs_inittable:=is_managed_type(tparavarsym(p).vardef);
  539. if not needs_inittable then
  540. exit;
  541. case tparavarsym(p).varspez of
  542. vs_value :
  543. begin
  544. { variants are already handled by the call to fpc_variant_copy_overwrite if
  545. they are passed by reference }
  546. if not((tparavarsym(p).vardef.typ=variantdef) and
  547. paramanager.push_addr_param(tparavarsym(p).varspez,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)) then
  548. begin
  549. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,
  550. is_open_array(tparavarsym(p).vardef) or
  551. ((target_info.system in systems_caller_copy_addr_value_para) and
  552. paramanager.push_addr_param(vs_value,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)),
  553. sizeof(pint));
  554. if is_open_array(tparavarsym(p).vardef) then
  555. begin
  556. { open arrays do not contain correct element count in their rtti,
  557. the actual count must be passed separately. }
  558. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  559. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  560. if not assigned(hsym) then
  561. internalerror(201003031);
  562. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_addref_array');
  563. end
  564. else
  565. hlcg.g_incrrefcount(list,tparavarsym(p).vardef,href);
  566. end;
  567. end;
  568. vs_out :
  569. begin
  570. { we have no idea about the alignment at the callee side,
  571. and the user also cannot specify "unaligned" here, so
  572. assume worst case }
  573. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,true,1);
  574. if is_open_array(tparavarsym(p).vardef) then
  575. begin
  576. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  577. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  578. if not assigned(hsym) then
  579. internalerror(201103033);
  580. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_initialize_array');
  581. end
  582. else
  583. hlcg.g_initialize(list,tparavarsym(p).vardef,href);
  584. end;
  585. end;
  586. end;
  587. end;
  588. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  589. begin
  590. case loc.loc of
  591. LOC_CREGISTER:
  592. begin
  593. {$ifdef cpu64bitalu}
  594. if loc.size in [OS_128,OS_S128] then
  595. begin
  596. loc.register128.reglo:=cg.getintregister(list,OS_64);
  597. loc.register128.reghi:=cg.getintregister(list,OS_64);
  598. end
  599. else
  600. {$else cpu64bitalu}
  601. if loc.size in [OS_64,OS_S64] then
  602. begin
  603. loc.register64.reglo:=cg.getintregister(list,OS_32);
  604. loc.register64.reghi:=cg.getintregister(list,OS_32);
  605. end
  606. else
  607. {$endif cpu64bitalu}
  608. loc.register:=cg.getintregister(list,loc.size);
  609. end;
  610. LOC_CFPUREGISTER:
  611. begin
  612. loc.register:=cg.getfpuregister(list,loc.size);
  613. end;
  614. LOC_CMMREGISTER:
  615. begin
  616. loc.register:=cg.getmmregister(list,loc.size);
  617. end;
  618. end;
  619. end;
  620. procedure gen_alloc_regvar(list:TAsmList;sym: tabstractnormalvarsym; allocreg: boolean);
  621. begin
  622. if allocreg then
  623. gen_alloc_regloc(list,sym.initialloc);
  624. if (pi_has_label in current_procinfo.flags) then
  625. begin
  626. { Allocate register already, to prevent first allocation to be
  627. inside a loop }
  628. {$if defined(cpu64bitalu)}
  629. if sym.initialloc.size in [OS_128,OS_S128] then
  630. begin
  631. cg.a_reg_sync(list,sym.initialloc.register128.reglo);
  632. cg.a_reg_sync(list,sym.initialloc.register128.reghi);
  633. end
  634. else
  635. {$elseif defined(cpu32bitalu)}
  636. if sym.initialloc.size in [OS_64,OS_S64] then
  637. begin
  638. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  639. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  640. end
  641. else
  642. {$elseif defined(cpu16bitalu)}
  643. if sym.initialloc.size in [OS_64,OS_S64] then
  644. begin
  645. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  646. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reglo));
  647. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  648. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reghi));
  649. end
  650. else
  651. if sym.initialloc.size in [OS_32,OS_S32] then
  652. begin
  653. cg.a_reg_sync(list,sym.initialloc.register);
  654. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  655. end
  656. else
  657. {$elseif defined(cpu8bitalu)}
  658. if sym.initialloc.size in [OS_64,OS_S64] then
  659. begin
  660. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  661. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reglo));
  662. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register64.reglo)));
  663. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register64.reglo))));
  664. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  665. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reghi));
  666. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register64.reghi)));
  667. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register64.reghi))));
  668. end
  669. else
  670. if sym.initialloc.size in [OS_32,OS_S32] then
  671. begin
  672. cg.a_reg_sync(list,sym.initialloc.register);
  673. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  674. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register)));
  675. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register))));
  676. end
  677. else
  678. if sym.initialloc.size in [OS_16,OS_S16] then
  679. begin
  680. cg.a_reg_sync(list,sym.initialloc.register);
  681. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  682. end
  683. else
  684. {$endif}
  685. cg.a_reg_sync(list,sym.initialloc.register);
  686. end;
  687. sym.localloc:=sym.initialloc;
  688. end;
  689. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  690. procedure unget_para(const paraloc:TCGParaLocation);
  691. begin
  692. case paraloc.loc of
  693. LOC_REGISTER :
  694. begin
  695. if getsupreg(paraloc.register)<first_int_imreg then
  696. cg.ungetcpuregister(list,paraloc.register);
  697. end;
  698. LOC_MMREGISTER :
  699. begin
  700. if getsupreg(paraloc.register)<first_mm_imreg then
  701. cg.ungetcpuregister(list,paraloc.register);
  702. end;
  703. LOC_FPUREGISTER :
  704. begin
  705. if getsupreg(paraloc.register)<first_fpu_imreg then
  706. cg.ungetcpuregister(list,paraloc.register);
  707. end;
  708. end;
  709. end;
  710. var
  711. paraloc : pcgparalocation;
  712. href : treference;
  713. sizeleft : aint;
  714. tempref : treference;
  715. {$ifdef mips}
  716. //tmpreg : tregister;
  717. {$endif mips}
  718. {$ifndef cpu64bitalu}
  719. tempreg : tregister;
  720. reg64 : tregister64;
  721. {$if defined(cpu8bitalu)}
  722. curparaloc : PCGParaLocation;
  723. {$endif defined(cpu8bitalu)}
  724. {$endif not cpu64bitalu}
  725. begin
  726. paraloc:=para.location;
  727. if not assigned(paraloc) then
  728. internalerror(200408203);
  729. { skip e.g. empty records }
  730. if (paraloc^.loc = LOC_VOID) then
  731. exit;
  732. case destloc.loc of
  733. LOC_REFERENCE :
  734. begin
  735. { If the parameter location is reused we don't need to copy
  736. anything }
  737. if not reusepara then
  738. begin
  739. href:=destloc.reference;
  740. sizeleft:=para.intsize;
  741. while assigned(paraloc) do
  742. begin
  743. if (paraloc^.size=OS_NO) then
  744. begin
  745. { Can only be a reference that contains the rest
  746. of the parameter }
  747. if (paraloc^.loc<>LOC_REFERENCE) or
  748. assigned(paraloc^.next) then
  749. internalerror(2005013010);
  750. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  751. inc(href.offset,sizeleft);
  752. sizeleft:=0;
  753. end
  754. else
  755. begin
  756. cg.a_load_cgparaloc_ref(list,paraloc^,href,tcgsize2size[paraloc^.size],destloc.reference.alignment);
  757. inc(href.offset,TCGSize2Size[paraloc^.size]);
  758. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  759. end;
  760. unget_para(paraloc^);
  761. paraloc:=paraloc^.next;
  762. end;
  763. end;
  764. end;
  765. LOC_REGISTER,
  766. LOC_CREGISTER :
  767. begin
  768. {$ifdef cpu64bitalu}
  769. if (para.size in [OS_128,OS_S128,OS_F128]) and
  770. ({ in case of fpu emulation, or abi's that pass fpu values
  771. via integer registers }
  772. (vardef.typ=floatdef) or
  773. is_methodpointer(vardef) or
  774. is_record(vardef)) then
  775. begin
  776. case paraloc^.loc of
  777. LOC_REGISTER:
  778. begin
  779. if not assigned(paraloc^.next) then
  780. internalerror(200410104);
  781. if (target_info.endian=ENDIAN_BIG) then
  782. begin
  783. { paraloc^ -> high
  784. paraloc^.next -> low }
  785. unget_para(paraloc^);
  786. gen_alloc_regloc(list,destloc);
  787. { reg->reg, alignment is irrelevant }
  788. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reghi,8);
  789. unget_para(paraloc^.next^);
  790. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reglo,8);
  791. end
  792. else
  793. begin
  794. { paraloc^ -> low
  795. paraloc^.next -> high }
  796. unget_para(paraloc^);
  797. gen_alloc_regloc(list,destloc);
  798. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reglo,8);
  799. unget_para(paraloc^.next^);
  800. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reghi,8);
  801. end;
  802. end;
  803. LOC_REFERENCE:
  804. begin
  805. gen_alloc_regloc(list,destloc);
  806. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  807. cg128.a_load128_ref_reg(list,href,destloc.register128);
  808. unget_para(paraloc^);
  809. end;
  810. else
  811. internalerror(2012090607);
  812. end
  813. end
  814. else
  815. {$else cpu64bitalu}
  816. if (para.size in [OS_64,OS_S64,OS_F64]) and
  817. (is_64bit(vardef) or
  818. { in case of fpu emulation, or abi's that pass fpu values
  819. via integer registers }
  820. (vardef.typ=floatdef) or
  821. is_methodpointer(vardef) or
  822. is_record(vardef)) then
  823. begin
  824. case paraloc^.loc of
  825. LOC_REGISTER:
  826. begin
  827. case para.locations_count of
  828. {$if defined(cpu8bitalu)}
  829. { 8 paralocs? }
  830. 8:
  831. if (target_info.endian=ENDIAN_BIG) then
  832. begin
  833. { is there any big endian 8 bit ALU/16 bit Addr CPU? }
  834. internalerror(2015041003);
  835. { paraloc^ -> high
  836. paraloc^.next^.next^.next^.next -> low }
  837. unget_para(paraloc^);
  838. gen_alloc_regloc(list,destloc);
  839. { reg->reg, alignment is irrelevant }
  840. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,GetNextReg(destloc.register64.reghi),1);
  841. unget_para(paraloc^.next^);
  842. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,destloc.register64.reghi,1);
  843. unget_para(paraloc^.next^.next^);
  844. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,GetNextReg(destloc.register64.reglo),1);
  845. unget_para(paraloc^.next^.next^.next^);
  846. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,destloc.register64.reglo,1);
  847. end
  848. else
  849. begin
  850. { paraloc^ -> low
  851. paraloc^.next^.next^.next^.next -> high }
  852. curparaloc:=paraloc;
  853. unget_para(curparaloc^);
  854. gen_alloc_regloc(list,destloc);
  855. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^,destloc.register64.reglo,2);
  856. unget_para(curparaloc^.next^);
  857. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^,GetNextReg(destloc.register64.reglo),1);
  858. unget_para(curparaloc^.next^.next^);
  859. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,GetNextReg(GetNextReg(destloc.register64.reglo)),1);
  860. unget_para(curparaloc^.next^.next^.next^);
  861. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^.next^,GetNextReg(GetNextReg(GetNextReg(destloc.register64.reglo))),1);
  862. curparaloc:=paraloc^.next^.next^.next^.next;
  863. unget_para(curparaloc^);
  864. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^,destloc.register64.reghi,2);
  865. unget_para(curparaloc^.next^);
  866. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^,GetNextReg(destloc.register64.reghi),1);
  867. unget_para(curparaloc^.next^.next^);
  868. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,GetNextReg(GetNextReg(destloc.register64.reghi)),1);
  869. unget_para(curparaloc^.next^.next^.next^);
  870. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^.next^,GetNextReg(GetNextReg(GetNextReg(destloc.register64.reghi))),1);
  871. end;
  872. {$endif defined(cpu8bitalu)}
  873. {$if defined(cpu16bitalu) or defined(cpu8bitalu)}
  874. { 4 paralocs? }
  875. 4:
  876. if (target_info.endian=ENDIAN_BIG) then
  877. begin
  878. { paraloc^ -> high
  879. paraloc^.next^.next -> low }
  880. unget_para(paraloc^);
  881. gen_alloc_regloc(list,destloc);
  882. { reg->reg, alignment is irrelevant }
  883. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,GetNextReg(destloc.register64.reghi),2);
  884. unget_para(paraloc^.next^);
  885. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,destloc.register64.reghi,2);
  886. unget_para(paraloc^.next^.next^);
  887. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,GetNextReg(destloc.register64.reglo),2);
  888. unget_para(paraloc^.next^.next^.next^);
  889. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,destloc.register64.reglo,2);
  890. end
  891. else
  892. begin
  893. { paraloc^ -> low
  894. paraloc^.next^.next -> high }
  895. unget_para(paraloc^);
  896. gen_alloc_regloc(list,destloc);
  897. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,destloc.register64.reglo,2);
  898. unget_para(paraloc^.next^);
  899. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,GetNextReg(destloc.register64.reglo),2);
  900. unget_para(paraloc^.next^.next^);
  901. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,destloc.register64.reghi,2);
  902. unget_para(paraloc^.next^.next^.next^);
  903. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,GetNextReg(destloc.register64.reghi),2);
  904. end;
  905. {$endif defined(cpu16bitalu) or defined(cpu8bitalu)}
  906. 2:
  907. if (target_info.endian=ENDIAN_BIG) then
  908. begin
  909. { paraloc^ -> high
  910. paraloc^.next -> low }
  911. unget_para(paraloc^);
  912. gen_alloc_regloc(list,destloc);
  913. { reg->reg, alignment is irrelevant }
  914. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reghi,4);
  915. unget_para(paraloc^.next^);
  916. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reglo,4);
  917. end
  918. else
  919. begin
  920. { paraloc^ -> low
  921. paraloc^.next -> high }
  922. unget_para(paraloc^);
  923. gen_alloc_regloc(list,destloc);
  924. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reglo,4);
  925. unget_para(paraloc^.next^);
  926. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reghi,4);
  927. end;
  928. else
  929. { unexpected number of paralocs }
  930. internalerror(200410104);
  931. end;
  932. end;
  933. LOC_REFERENCE:
  934. begin
  935. gen_alloc_regloc(list,destloc);
  936. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  937. cg64.a_load64_ref_reg(list,href,destloc.register64);
  938. unget_para(paraloc^);
  939. end;
  940. else
  941. internalerror(2005101501);
  942. end
  943. end
  944. else
  945. {$endif cpu64bitalu}
  946. begin
  947. if assigned(paraloc^.next) then
  948. begin
  949. if (destloc.size in [OS_PAIR,OS_SPAIR]) and
  950. (para.Size in [OS_PAIR,OS_SPAIR]) then
  951. begin
  952. unget_para(paraloc^);
  953. gen_alloc_regloc(list,destloc);
  954. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^,destloc.register,sizeof(aint));
  955. unget_para(paraloc^.Next^);
  956. {$if defined(cpu16bitalu) or defined(cpu8bitalu)}
  957. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,GetNextReg(destloc.register),sizeof(aint));
  958. {$else}
  959. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,destloc.registerhi,sizeof(aint));
  960. {$endif}
  961. end
  962. {$if defined(cpu8bitalu)}
  963. else if (destloc.size in [OS_32,OS_S32]) and
  964. (para.Size in [OS_32,OS_S32]) then
  965. begin
  966. unget_para(paraloc^);
  967. gen_alloc_regloc(list,destloc);
  968. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^,destloc.register,sizeof(aint));
  969. unget_para(paraloc^.Next^);
  970. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^,GetNextReg(destloc.register),sizeof(aint));
  971. unget_para(paraloc^.Next^.Next^);
  972. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^.Next^,GetNextReg(GetNextReg(destloc.register)),sizeof(aint));
  973. unget_para(paraloc^.Next^.Next^.Next^);
  974. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^.Next^.Next^,GetNextReg(GetNextReg(GetNextReg(destloc.register))),sizeof(aint));
  975. end
  976. {$endif defined(cpu8bitalu)}
  977. else
  978. begin
  979. { this can happen if a parameter is spread over
  980. multiple paralocs, e.g. if a record with two single
  981. fields must be passed in two single precision
  982. registers }
  983. { does it fit in the register of destloc? }
  984. sizeleft:=para.intsize;
  985. if sizeleft<>vardef.size then
  986. internalerror(2014122806);
  987. if sizeleft<>tcgsize2size[destloc.size] then
  988. internalerror(200410105);
  989. { store everything first to memory, then load it in
  990. destloc }
  991. tg.gettemp(list,sizeleft,sizeleft,tt_persistent,tempref);
  992. gen_alloc_regloc(list,destloc);
  993. while sizeleft>0 do
  994. begin
  995. if not assigned(paraloc) then
  996. internalerror(2014122807);
  997. unget_para(paraloc^);
  998. cg.a_load_cgparaloc_ref(list,paraloc^,tempref,sizeleft,newalignment(para.alignment,para.intsize-sizeleft));
  999. if (paraloc^.size=OS_NO) and
  1000. assigned(paraloc^.next) then
  1001. internalerror(2014122805);
  1002. inc(tempref.offset,tcgsize2size[paraloc^.size]);
  1003. dec(sizeleft,tcgsize2size[paraloc^.size]);
  1004. paraloc:=paraloc^.next;
  1005. end;
  1006. dec(tempref.offset,para.intsize);
  1007. cg.a_load_ref_reg(list,para.size,para.size,tempref,destloc.register);
  1008. tg.ungettemp(list,tempref);
  1009. end;
  1010. end
  1011. else
  1012. begin
  1013. unget_para(paraloc^);
  1014. gen_alloc_regloc(list,destloc);
  1015. { we can't directly move regular registers into fpu
  1016. registers }
  1017. if getregtype(paraloc^.register)=R_FPUREGISTER then
  1018. begin
  1019. { store everything first to memory, then load it in
  1020. destloc }
  1021. tg.gettemp(list,tcgsize2size[paraloc^.size],para.intsize,tt_persistent,tempref);
  1022. cg.a_load_cgparaloc_ref(list,paraloc^,tempref,tcgsize2size[paraloc^.size],tempref.alignment);
  1023. cg.a_load_ref_reg(list,int_cgsize(tcgsize2size[paraloc^.size]),destloc.size,tempref,destloc.register);
  1024. tg.ungettemp(list,tempref);
  1025. end
  1026. else
  1027. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,sizeof(aint));
  1028. end;
  1029. end;
  1030. end;
  1031. LOC_FPUREGISTER,
  1032. LOC_CFPUREGISTER :
  1033. begin
  1034. {$ifdef mips}
  1035. if (destloc.size = paraloc^.Size) and
  1036. (paraloc^.Loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER,LOC_REFERENCE,LOC_CREFERENCE]) then
  1037. begin
  1038. unget_para(paraloc^);
  1039. gen_alloc_regloc(list,destloc);
  1040. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,para.alignment);
  1041. end
  1042. else if (destloc.size = OS_F32) and
  1043. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  1044. begin
  1045. gen_alloc_regloc(list,destloc);
  1046. unget_para(paraloc^);
  1047. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,destloc.register));
  1048. end
  1049. { TODO: Produces invalid code, needs fixing together with regalloc setup. }
  1050. {
  1051. else if (destloc.size = OS_F64) and
  1052. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) and
  1053. (paraloc^.next^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  1054. begin
  1055. gen_alloc_regloc(list,destloc);
  1056. tmpreg:=destloc.register;
  1057. unget_para(paraloc^);
  1058. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,tmpreg));
  1059. setsupreg(tmpreg,getsupreg(tmpreg)+1);
  1060. unget_para(paraloc^.next^);
  1061. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.Next^.register,tmpreg));
  1062. end
  1063. }
  1064. else
  1065. begin
  1066. sizeleft := TCGSize2Size[destloc.size];
  1067. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1068. href:=tempref;
  1069. while assigned(paraloc) do
  1070. begin
  1071. unget_para(paraloc^);
  1072. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1073. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1074. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1075. paraloc:=paraloc^.next;
  1076. end;
  1077. gen_alloc_regloc(list,destloc);
  1078. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1079. tg.UnGetTemp(list,tempref);
  1080. end;
  1081. {$else mips}
  1082. {$if defined(sparc) or defined(arm)}
  1083. { Arm and Sparc passes floats in int registers, when loading to fpu register
  1084. we need a temp }
  1085. sizeleft := TCGSize2Size[destloc.size];
  1086. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1087. href:=tempref;
  1088. while assigned(paraloc) do
  1089. begin
  1090. unget_para(paraloc^);
  1091. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1092. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1093. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1094. paraloc:=paraloc^.next;
  1095. end;
  1096. gen_alloc_regloc(list,destloc);
  1097. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1098. tg.UnGetTemp(list,tempref);
  1099. {$else defined(sparc) or defined(arm)}
  1100. unget_para(paraloc^);
  1101. gen_alloc_regloc(list,destloc);
  1102. { from register to register -> alignment is irrelevant }
  1103. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1104. if assigned(paraloc^.next) then
  1105. internalerror(200410109);
  1106. {$endif defined(sparc) or defined(arm)}
  1107. {$endif mips}
  1108. end;
  1109. LOC_MMREGISTER,
  1110. LOC_CMMREGISTER :
  1111. begin
  1112. {$ifndef cpu64bitalu}
  1113. { ARM vfp floats are passed in integer registers }
  1114. if (para.size=OS_F64) and
  1115. (paraloc^.size in [OS_32,OS_S32]) and
  1116. use_vectorfpu(vardef) then
  1117. begin
  1118. { we need 2x32bit reg }
  1119. if not assigned(paraloc^.next) or
  1120. assigned(paraloc^.next^.next) then
  1121. internalerror(2009112421);
  1122. unget_para(paraloc^.next^);
  1123. case paraloc^.next^.loc of
  1124. LOC_REGISTER:
  1125. tempreg:=paraloc^.next^.register;
  1126. LOC_REFERENCE:
  1127. begin
  1128. tempreg:=cg.getintregister(list,OS_32);
  1129. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,tempreg,4);
  1130. end;
  1131. else
  1132. internalerror(2012051301);
  1133. end;
  1134. { don't free before the above, because then the getintregister
  1135. could reallocate this register and overwrite it }
  1136. unget_para(paraloc^);
  1137. gen_alloc_regloc(list,destloc);
  1138. if (target_info.endian=endian_big) then
  1139. { paraloc^ -> high
  1140. paraloc^.next -> low }
  1141. reg64:=joinreg64(tempreg,paraloc^.register)
  1142. else
  1143. reg64:=joinreg64(paraloc^.register,tempreg);
  1144. cg64.a_loadmm_intreg64_reg(list,OS_F64,reg64,destloc.register);
  1145. end
  1146. else
  1147. {$endif not cpu64bitalu}
  1148. begin
  1149. if not assigned(paraloc^.next) then
  1150. begin
  1151. unget_para(paraloc^);
  1152. gen_alloc_regloc(list,destloc);
  1153. { from register to register -> alignment is irrelevant }
  1154. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1155. end
  1156. else
  1157. begin
  1158. internalerror(200410108);
  1159. end;
  1160. { data could come in two memory locations, for now
  1161. we simply ignore the sanity check (FK)
  1162. if assigned(paraloc^.next) then
  1163. internalerror(200410108);
  1164. }
  1165. end;
  1166. end;
  1167. else
  1168. internalerror(2010052903);
  1169. end;
  1170. end;
  1171. procedure gen_load_para_value(list:TAsmList);
  1172. procedure get_para(const paraloc:TCGParaLocation);
  1173. begin
  1174. case paraloc.loc of
  1175. LOC_REGISTER :
  1176. begin
  1177. if getsupreg(paraloc.register)<first_int_imreg then
  1178. cg.getcpuregister(list,paraloc.register);
  1179. end;
  1180. LOC_MMREGISTER :
  1181. begin
  1182. if getsupreg(paraloc.register)<first_mm_imreg then
  1183. cg.getcpuregister(list,paraloc.register);
  1184. end;
  1185. LOC_FPUREGISTER :
  1186. begin
  1187. if getsupreg(paraloc.register)<first_fpu_imreg then
  1188. cg.getcpuregister(list,paraloc.register);
  1189. end;
  1190. end;
  1191. end;
  1192. var
  1193. i : longint;
  1194. currpara : tparavarsym;
  1195. paraloc : pcgparalocation;
  1196. begin
  1197. if (po_assembler in current_procinfo.procdef.procoptions) or
  1198. { exceptfilters have a single hidden 'parentfp' parameter, which
  1199. is handled by tcg.g_proc_entry. }
  1200. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  1201. exit;
  1202. { Allocate registers used by parameters }
  1203. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1204. begin
  1205. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1206. paraloc:=currpara.paraloc[calleeside].location;
  1207. while assigned(paraloc) do
  1208. begin
  1209. if paraloc^.loc in [LOC_REGISTER,LOC_FPUREGISTER,LOC_MMREGISTER] then
  1210. get_para(paraloc^);
  1211. paraloc:=paraloc^.next;
  1212. end;
  1213. end;
  1214. { Copy parameters to local references/registers }
  1215. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1216. begin
  1217. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1218. gen_load_cgpara_loc(list,currpara.vardef,currpara.paraloc[calleeside],currpara.initialloc,paramanager.param_use_paraloc(currpara.paraloc[calleeside]));
  1219. { gen_load_cgpara_loc() already allocated the initialloc
  1220. -> don't allocate again }
  1221. if currpara.initialloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMREGISTER] then
  1222. gen_alloc_regvar(list,currpara,false);
  1223. end;
  1224. { generate copies of call by value parameters, must be done before
  1225. the initialization and body is parsed because the refcounts are
  1226. incremented using the local copies }
  1227. current_procinfo.procdef.parast.SymList.ForEachCall(@hlcg.g_copyvalueparas,list);
  1228. if not(po_assembler in current_procinfo.procdef.procoptions) then
  1229. begin
  1230. { initialize refcounted paras, and trash others. Needed here
  1231. instead of in gen_initialize_code, because when a reference is
  1232. intialised or trashed while the pointer to that reference is kept
  1233. in a regvar, we add a register move and that one again has to
  1234. come after the parameter loading code as far as the register
  1235. allocator is concerned }
  1236. current_procinfo.procdef.parast.SymList.ForEachCall(@init_paras,list);
  1237. end;
  1238. end;
  1239. {****************************************************************************
  1240. Entry/Exit
  1241. ****************************************************************************}
  1242. function has_alias_name(pd:tprocdef;const s:string):boolean;
  1243. var
  1244. item : TCmdStrListItem;
  1245. begin
  1246. result:=true;
  1247. if pd.mangledname=s then
  1248. exit;
  1249. item := TCmdStrListItem(pd.aliasnames.first);
  1250. while assigned(item) do
  1251. begin
  1252. if item.str=s then
  1253. exit;
  1254. item := TCmdStrListItem(item.next);
  1255. end;
  1256. result:=false;
  1257. end;
  1258. procedure alloc_proc_symbol(pd: tprocdef);
  1259. var
  1260. item : TCmdStrListItem;
  1261. begin
  1262. item := TCmdStrListItem(pd.aliasnames.first);
  1263. while assigned(item) do
  1264. begin
  1265. { The condition to use global or local symbol must match
  1266. the code written in hlcg.gen_proc_symbol to
  1267. avoid change from AB_LOCAL to AB_GLOBAL, which generates
  1268. erroneous code (at least for targets using GOT) }
  1269. if (cs_profile in current_settings.moduleswitches) or
  1270. (po_global in current_procinfo.procdef.procoptions) then
  1271. current_asmdata.DefineAsmSymbol(item.str,AB_GLOBAL,AT_FUNCTION)
  1272. else
  1273. current_asmdata.DefineAsmSymbol(item.str,AB_LOCAL,AT_FUNCTION);
  1274. item := TCmdStrListItem(item.next);
  1275. end;
  1276. end;
  1277. procedure release_proc_symbol(pd:tprocdef);
  1278. var
  1279. idx : longint;
  1280. item : TCmdStrListItem;
  1281. begin
  1282. item:=TCmdStrListItem(pd.aliasnames.first);
  1283. while assigned(item) do
  1284. begin
  1285. idx:=current_asmdata.AsmSymbolDict.findindexof(item.str);
  1286. if idx>=0 then
  1287. current_asmdata.AsmSymbolDict.Delete(idx);
  1288. item:=TCmdStrListItem(item.next);
  1289. end;
  1290. end;
  1291. procedure gen_proc_entry_code(list:TAsmList);
  1292. var
  1293. hitemp,
  1294. lotemp, stack_frame_size : longint;
  1295. begin
  1296. { generate call frame marker for dwarf call frame info }
  1297. current_asmdata.asmcfi.start_frame(list);
  1298. { All temps are know, write offsets used for information }
  1299. if (cs_asm_source in current_settings.globalswitches) and
  1300. (current_procinfo.tempstart<>tg.lasttemp) then
  1301. begin
  1302. if tg.direction>0 then
  1303. begin
  1304. lotemp:=current_procinfo.tempstart;
  1305. hitemp:=tg.lasttemp;
  1306. end
  1307. else
  1308. begin
  1309. lotemp:=tg.lasttemp;
  1310. hitemp:=current_procinfo.tempstart;
  1311. end;
  1312. list.concat(Tai_comment.Create(strpnew('Temps allocated between '+std_regname(current_procinfo.framepointer)+
  1313. tostr_with_plus(lotemp)+' and '+std_regname(current_procinfo.framepointer)+tostr_with_plus(hitemp))));
  1314. end;
  1315. { generate target specific proc entry code }
  1316. stack_frame_size := current_procinfo.calc_stackframe_size;
  1317. if (stack_frame_size <> 0) and
  1318. (po_nostackframe in current_procinfo.procdef.procoptions) then
  1319. message1(parser_e_nostackframe_with_locals,tostr(stack_frame_size));
  1320. hlcg.g_proc_entry(list,stack_frame_size,(po_nostackframe in current_procinfo.procdef.procoptions));
  1321. end;
  1322. procedure gen_proc_exit_code(list:TAsmList);
  1323. var
  1324. parasize : longint;
  1325. begin
  1326. { c style clearstack does not need to remove parameters from the stack, only the
  1327. return value when it was pushed by arguments }
  1328. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1329. begin
  1330. parasize:=0;
  1331. { For safecall functions with safecall-exceptions enabled the funcret is always returned as a para
  1332. which is considered a normal para on the c-side, so the funcret has to be pop'ed normally. }
  1333. if not ( (current_procinfo.procdef.proccalloption=pocall_safecall) and
  1334. (tf_safecall_exceptions in target_info.flags) ) and
  1335. paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1336. inc(parasize,sizeof(pint));
  1337. end
  1338. else
  1339. begin
  1340. parasize:=current_procinfo.para_stack_size;
  1341. { the parent frame pointer para has to be removed by the caller in
  1342. case of Delphi-style parent frame pointer passing }
  1343. if not paramanager.use_fixed_stack and
  1344. (po_delphi_nested_cc in current_procinfo.procdef.procoptions) then
  1345. dec(parasize,sizeof(pint));
  1346. end;
  1347. { generate target specific proc exit code }
  1348. hlcg.g_proc_exit(list,parasize,(po_nostackframe in current_procinfo.procdef.procoptions));
  1349. { release return registers, needed for optimizer }
  1350. if not is_void(current_procinfo.procdef.returndef) then
  1351. paramanager.freecgpara(list,current_procinfo.procdef.funcretloc[calleeside]);
  1352. { end of frame marker for call frame info }
  1353. current_asmdata.asmcfi.end_frame(list);
  1354. end;
  1355. procedure gen_stack_check_size_para(list:TAsmList);
  1356. var
  1357. paraloc1 : tcgpara;
  1358. pd : tprocdef;
  1359. begin
  1360. pd:=search_system_proc('fpc_stackcheck');
  1361. paraloc1.init;
  1362. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,1,paraloc1);
  1363. cg.a_load_const_cgpara(list,OS_INT,current_procinfo.calc_stackframe_size,paraloc1);
  1364. paramanager.freecgpara(list,paraloc1);
  1365. paraloc1.done;
  1366. end;
  1367. procedure gen_stack_check_call(list:TAsmList);
  1368. var
  1369. paraloc1 : tcgpara;
  1370. pd : tprocdef;
  1371. begin
  1372. pd:=search_system_proc('fpc_stackcheck');
  1373. paraloc1.init;
  1374. { Also alloc the register needed for the parameter }
  1375. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,1,paraloc1);
  1376. paramanager.freecgpara(list,paraloc1);
  1377. { Call the helper }
  1378. cg.allocallcpuregisters(list);
  1379. cg.a_call_name(list,'FPC_STACKCHECK',false);
  1380. cg.deallocallcpuregisters(list);
  1381. paraloc1.done;
  1382. end;
  1383. procedure gen_save_used_regs(list:TAsmList);
  1384. begin
  1385. { Pure assembler routines need to save the registers themselves }
  1386. if (po_assembler in current_procinfo.procdef.procoptions) then
  1387. exit;
  1388. { oldfpccall expects all registers to be destroyed }
  1389. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1390. cg.g_save_registers(list);
  1391. end;
  1392. procedure gen_restore_used_regs(list:TAsmList);
  1393. begin
  1394. { Pure assembler routines need to save the registers themselves }
  1395. if (po_assembler in current_procinfo.procdef.procoptions) then
  1396. exit;
  1397. { oldfpccall expects all registers to be destroyed }
  1398. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1399. cg.g_restore_registers(list);
  1400. end;
  1401. {****************************************************************************
  1402. Const Data
  1403. ****************************************************************************}
  1404. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  1405. var
  1406. i : longint;
  1407. highsym,
  1408. sym : tsym;
  1409. vs : tabstractnormalvarsym;
  1410. ptrdef : tdef;
  1411. isaddr : boolean;
  1412. begin
  1413. for i:=0 to st.SymList.Count-1 do
  1414. begin
  1415. sym:=tsym(st.SymList[i]);
  1416. case sym.typ of
  1417. staticvarsym :
  1418. begin
  1419. vs:=tabstractnormalvarsym(sym);
  1420. { The code in loadnode.pass_generatecode will create the
  1421. LOC_REFERENCE instead for all none register variables. This is
  1422. required because we can't store an asmsymbol in the localloc because
  1423. the asmsymbol is invalid after an unit is compiled. This gives
  1424. problems when this procedure is inlined in another unit (PFV) }
  1425. if vs.is_regvar(false) then
  1426. begin
  1427. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1428. vs.initialloc.size:=def_cgsize(vs.vardef);
  1429. gen_alloc_regvar(list,vs,true);
  1430. hlcg.varsym_set_localloc(list,vs);
  1431. end;
  1432. end;
  1433. paravarsym :
  1434. begin
  1435. vs:=tabstractnormalvarsym(sym);
  1436. { Parameters passed to assembler procedures need to be kept
  1437. in the original location }
  1438. if (po_assembler in pd.procoptions) then
  1439. tparavarsym(vs).paraloc[calleeside].get_location(vs.initialloc)
  1440. { exception filters receive their frame pointer as a parameter }
  1441. else if (pd.proctypeoption=potype_exceptfilter) and
  1442. (vo_is_parentfp in vs.varoptions) then
  1443. begin
  1444. location_reset(vs.initialloc,LOC_REGISTER,OS_ADDR);
  1445. vs.initialloc.register:=NR_FRAME_POINTER_REG;
  1446. end
  1447. else
  1448. begin
  1449. { if an open array is used, also its high parameter is used,
  1450. since the hidden high parameters are inserted after the corresponding symbols,
  1451. we can increase the ref. count here }
  1452. if is_open_array(vs.vardef) or is_array_of_const(vs.vardef) then
  1453. begin
  1454. highsym:=get_high_value_sym(tparavarsym(vs));
  1455. if assigned(highsym) then
  1456. inc(highsym.refs);
  1457. end;
  1458. isaddr:=paramanager.push_addr_param(vs.varspez,vs.vardef,pd.proccalloption);
  1459. if isaddr then
  1460. vs.initialloc.size:=def_cgsize(voidpointertype)
  1461. else
  1462. vs.initialloc.size:=def_cgsize(vs.vardef);
  1463. if vs.is_regvar(isaddr) then
  1464. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable]
  1465. else
  1466. begin
  1467. vs.initialloc.loc:=LOC_REFERENCE;
  1468. { Reuse the parameter location for values to are at a single location on the stack }
  1469. if paramanager.param_use_paraloc(tparavarsym(vs).paraloc[calleeside]) then
  1470. begin
  1471. hlcg.paravarsym_set_initialloc_to_paraloc(tparavarsym(vs));
  1472. end
  1473. else
  1474. begin
  1475. if isaddr then
  1476. begin
  1477. ptrdef:=cpointerdef.getreusable(vs.vardef);
  1478. tg.GetLocal(list,ptrdef.size,ptrdef,vs.initialloc.reference)
  1479. end
  1480. else
  1481. tg.GetLocal(list,vs.getsize,tparavarsym(vs).paraloc[calleeside].alignment,vs.vardef,vs.initialloc.reference);
  1482. end;
  1483. end;
  1484. end;
  1485. hlcg.varsym_set_localloc(list,vs);
  1486. end;
  1487. localvarsym :
  1488. begin
  1489. vs:=tabstractnormalvarsym(sym);
  1490. vs.initialloc.size:=def_cgsize(vs.vardef);
  1491. if ([po_assembler,po_nostackframe] * pd.procoptions = [po_assembler,po_nostackframe]) and
  1492. (vo_is_funcret in vs.varoptions) then
  1493. begin
  1494. paramanager.create_funcretloc_info(pd,calleeside);
  1495. if assigned(pd.funcretloc[calleeside].location^.next) then
  1496. begin
  1497. { can't replace references to "result" with a complex
  1498. location expression inside assembler code }
  1499. location_reset(vs.initialloc,LOC_INVALID,OS_NO);
  1500. end
  1501. else
  1502. pd.funcretloc[calleeside].get_location(vs.initialloc);
  1503. end
  1504. else if (m_delphi in current_settings.modeswitches) and
  1505. (po_assembler in pd.procoptions) and
  1506. (vo_is_funcret in vs.varoptions) and
  1507. (vs.refs=0) then
  1508. begin
  1509. { not referenced, so don't allocate. Use dummy to }
  1510. { avoid ie's later on because of LOC_INVALID }
  1511. vs.initialloc.loc:=LOC_REGISTER;
  1512. vs.initialloc.size:=OS_INT;
  1513. vs.initialloc.register:=NR_FUNCTION_RESULT_REG;
  1514. end
  1515. else if vs.is_regvar(false) then
  1516. begin
  1517. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1518. gen_alloc_regvar(list,vs,true);
  1519. end
  1520. else
  1521. begin
  1522. vs.initialloc.loc:=LOC_REFERENCE;
  1523. tg.GetLocal(list,vs.getsize,vs.vardef,vs.initialloc.reference);
  1524. end;
  1525. hlcg.varsym_set_localloc(list,vs);
  1526. end;
  1527. end;
  1528. end;
  1529. end;
  1530. procedure add_regvars(var rv: tusedregvars; const location: tlocation);
  1531. begin
  1532. case location.loc of
  1533. LOC_CREGISTER:
  1534. {$if defined(cpu64bitalu)}
  1535. if location.size in [OS_128,OS_S128] then
  1536. begin
  1537. rv.intregvars.addnodup(getsupreg(location.register128.reglo));
  1538. rv.intregvars.addnodup(getsupreg(location.register128.reghi));
  1539. end
  1540. else
  1541. {$elseif defined(cpu32bitalu)}
  1542. if location.size in [OS_64,OS_S64] then
  1543. begin
  1544. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1545. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1546. end
  1547. else
  1548. {$elseif defined(cpu16bitalu)}
  1549. if location.size in [OS_64,OS_S64] then
  1550. begin
  1551. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1552. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reglo)));
  1553. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1554. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reghi)));
  1555. end
  1556. else
  1557. if location.size in [OS_32,OS_S32] then
  1558. begin
  1559. rv.intregvars.addnodup(getsupreg(location.register));
  1560. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1561. end
  1562. else
  1563. {$elseif defined(cpu8bitalu)}
  1564. if location.size in [OS_64,OS_S64] then
  1565. begin
  1566. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1567. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reglo)));
  1568. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register64.reglo))));
  1569. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register64.reglo)))));
  1570. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1571. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reghi)));
  1572. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register64.reghi))));
  1573. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register64.reghi)))));
  1574. end
  1575. else
  1576. if location.size in [OS_32,OS_S32] then
  1577. begin
  1578. rv.intregvars.addnodup(getsupreg(location.register));
  1579. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1580. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register))));
  1581. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register)))));
  1582. end
  1583. else
  1584. if location.size in [OS_16,OS_S16] then
  1585. begin
  1586. rv.intregvars.addnodup(getsupreg(location.register));
  1587. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1588. end
  1589. else
  1590. {$endif}
  1591. rv.intregvars.addnodup(getsupreg(location.register));
  1592. LOC_CFPUREGISTER:
  1593. rv.fpuregvars.addnodup(getsupreg(location.register));
  1594. LOC_CMMREGISTER:
  1595. rv.mmregvars.addnodup(getsupreg(location.register));
  1596. end;
  1597. end;
  1598. function do_get_used_regvars(var n: tnode; arg: pointer): foreachnoderesult;
  1599. var
  1600. rv: pusedregvars absolute arg;
  1601. begin
  1602. case (n.nodetype) of
  1603. temprefn:
  1604. { We only have to synchronise a tempnode before a loop if it is }
  1605. { not created inside the loop, and only synchronise after the }
  1606. { loop if it's not destroyed inside the loop. If it's created }
  1607. { before the loop and not yet destroyed, then before the loop }
  1608. { is secondpassed tempinfo^.valid will be true, and we get the }
  1609. { correct registers. If it's not destroyed inside the loop, }
  1610. { then after the loop has been secondpassed tempinfo^.valid }
  1611. { be true and we also get the right registers. In other cases, }
  1612. { tempinfo^.valid will be false and so we do not add }
  1613. { unnecessary registers. This way, we don't have to look at }
  1614. { tempcreate and tempdestroy nodes to get this info (JM) }
  1615. if (ti_valid in ttemprefnode(n).tempinfo^.flags) then
  1616. add_regvars(rv^,ttemprefnode(n).tempinfo^.location);
  1617. loadn:
  1618. if (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1619. add_regvars(rv^,tabstractnormalvarsym(tloadnode(n).symtableentry).localloc);
  1620. vecn:
  1621. { range checks sometimes need the high parameter }
  1622. if (cs_check_range in current_settings.localswitches) and
  1623. (is_open_array(tvecnode(n).left.resultdef) or
  1624. is_array_of_const(tvecnode(n).left.resultdef)) and
  1625. not(current_procinfo.procdef.proccalloption in cdecl_pocalls) then
  1626. add_regvars(rv^,tabstractnormalvarsym(get_high_value_sym(tparavarsym(tloadnode(tvecnode(n).left).symtableentry))).localloc)
  1627. end;
  1628. result := fen_true;
  1629. end;
  1630. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  1631. begin
  1632. foreachnodestatic(n,@do_get_used_regvars,@rv);
  1633. end;
  1634. (*
  1635. See comments at declaration of pusedregvarscommon
  1636. function do_get_used_regvars_common(var n: tnode; arg: pointer): foreachnoderesult;
  1637. var
  1638. rv: pusedregvarscommon absolute arg;
  1639. begin
  1640. if (n.nodetype = loadn) and
  1641. (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1642. with tabstractnormalvarsym(tloadnode(n).symtableentry).localloc do
  1643. case loc of
  1644. LOC_CREGISTER:
  1645. { if not yet encountered in this node tree }
  1646. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1647. { but nevertheless already encountered somewhere }
  1648. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1649. { then it's a regvar used in two or more node trees }
  1650. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1651. LOC_CFPUREGISTER:
  1652. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1653. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1654. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1655. LOC_CMMREGISTER:
  1656. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1657. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1658. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1659. end;
  1660. result := fen_true;
  1661. end;
  1662. procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  1663. begin
  1664. rv.myregvars.intregvars.clear;
  1665. rv.myregvars.fpuregvars.clear;
  1666. rv.myregvars.mmregvars.clear;
  1667. foreachnodestatic(n,@do_get_used_regvars_common,@rv);
  1668. end;
  1669. *)
  1670. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  1671. var
  1672. count: longint;
  1673. begin
  1674. for count := 1 to rv.intregvars.length do
  1675. cg.a_reg_sync(list,newreg(R_INTREGISTER,rv.intregvars.readidx(count-1),R_SUBWHOLE));
  1676. for count := 1 to rv.fpuregvars.length do
  1677. cg.a_reg_sync(list,newreg(R_FPUREGISTER,rv.fpuregvars.readidx(count-1),R_SUBWHOLE));
  1678. for count := 1 to rv.mmregvars.length do
  1679. cg.a_reg_sync(list,newreg(R_MMREGISTER,rv.mmregvars.readidx(count-1),R_SUBWHOLE));
  1680. end;
  1681. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  1682. var
  1683. i : longint;
  1684. sym : tsym;
  1685. begin
  1686. for i:=0 to st.SymList.Count-1 do
  1687. begin
  1688. sym:=tsym(st.SymList[i]);
  1689. if (sym.typ in [staticvarsym,localvarsym,paravarsym]) then
  1690. begin
  1691. with tabstractnormalvarsym(sym) do
  1692. begin
  1693. { Note: We need to keep the data available in memory
  1694. for the sub procedures that can access local data
  1695. in the parent procedures }
  1696. case localloc.loc of
  1697. LOC_CREGISTER :
  1698. if (pi_has_label in current_procinfo.flags) then
  1699. {$if defined(cpu64bitalu)}
  1700. if def_cgsize(vardef) in [OS_128,OS_S128] then
  1701. begin
  1702. cg.a_reg_sync(list,localloc.register128.reglo);
  1703. cg.a_reg_sync(list,localloc.register128.reghi);
  1704. end
  1705. else
  1706. {$elseif defined(cpu32bitalu)}
  1707. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1708. begin
  1709. cg.a_reg_sync(list,localloc.register64.reglo);
  1710. cg.a_reg_sync(list,localloc.register64.reghi);
  1711. end
  1712. else
  1713. {$elseif defined(cpu16bitalu)}
  1714. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1715. begin
  1716. cg.a_reg_sync(list,localloc.register64.reglo);
  1717. cg.a_reg_sync(list,GetNextReg(localloc.register64.reglo));
  1718. cg.a_reg_sync(list,localloc.register64.reghi);
  1719. cg.a_reg_sync(list,GetNextReg(localloc.register64.reghi));
  1720. end
  1721. else
  1722. if def_cgsize(vardef) in [OS_32,OS_S32] then
  1723. begin
  1724. cg.a_reg_sync(list,localloc.register);
  1725. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1726. end
  1727. else
  1728. {$elseif defined(cpu8bitalu)}
  1729. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1730. begin
  1731. cg.a_reg_sync(list,localloc.register64.reglo);
  1732. cg.a_reg_sync(list,GetNextReg(localloc.register64.reglo));
  1733. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register64.reglo)));
  1734. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register64.reglo))));
  1735. cg.a_reg_sync(list,localloc.register64.reghi);
  1736. cg.a_reg_sync(list,GetNextReg(localloc.register64.reghi));
  1737. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register64.reghi)));
  1738. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register64.reghi))));
  1739. end
  1740. else
  1741. if def_cgsize(vardef) in [OS_32,OS_S32] then
  1742. begin
  1743. cg.a_reg_sync(list,localloc.register);
  1744. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1745. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register)));
  1746. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register))));
  1747. end
  1748. else
  1749. if def_cgsize(vardef) in [OS_16,OS_S16] then
  1750. begin
  1751. cg.a_reg_sync(list,localloc.register);
  1752. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1753. end
  1754. else
  1755. {$endif}
  1756. cg.a_reg_sync(list,localloc.register);
  1757. LOC_CFPUREGISTER,
  1758. LOC_CMMREGISTER:
  1759. if (pi_has_label in current_procinfo.flags) then
  1760. cg.a_reg_sync(list,localloc.register);
  1761. LOC_REFERENCE :
  1762. begin
  1763. if typ in [localvarsym,paravarsym] then
  1764. tg.Ungetlocal(list,localloc.reference);
  1765. end;
  1766. end;
  1767. end;
  1768. end;
  1769. end;
  1770. end;
  1771. function getprocalign : shortint;
  1772. begin
  1773. { gprof uses 16 byte granularity }
  1774. if (cs_profile in current_settings.moduleswitches) then
  1775. result:=16
  1776. else
  1777. result:=current_settings.alignment.procalign;
  1778. end;
  1779. procedure gen_fpc_dummy(list : TAsmList);
  1780. begin
  1781. {$ifdef i386}
  1782. { fix me! }
  1783. list.concat(Taicpu.Op_const_reg(A_MOV,S_L,1,NR_EAX));
  1784. list.concat(Taicpu.Op_const(A_RET,S_W,12));
  1785. {$endif i386}
  1786. end;
  1787. procedure gen_load_frame_for_exceptfilter(list : TAsmList);
  1788. var
  1789. para: tparavarsym;
  1790. begin
  1791. para:=tparavarsym(current_procinfo.procdef.paras[0]);
  1792. if not (vo_is_parentfp in para.varoptions) then
  1793. InternalError(201201142);
  1794. if (para.paraloc[calleeside].location^.loc<>LOC_REGISTER) or
  1795. (para.paraloc[calleeside].location^.next<>nil) then
  1796. InternalError(201201143);
  1797. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,para.paraloc[calleeside].location^.register,
  1798. NR_FRAME_POINTER_REG);
  1799. end;
  1800. end.