cgcpu.pas 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the PowerPC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$I fpcdefs.inc}
  19. interface
  20. uses
  21. globtype, symtype, symdef, symsym,
  22. cgbase, cgobj,cgppc,
  23. aasmbase, aasmcpu, aasmtai,aasmdata,
  24. cpubase, cpuinfo, cgutils, rgcpu,
  25. parabase;
  26. type
  27. tcgppc = class(tcgppcgen)
  28. procedure init_register_allocators; override;
  29. procedure done_register_allocators; override;
  30. { passing parameters, per default the parameter is pushed }
  31. { nr gives the number of the parameter (enumerated from }
  32. { left to right), this allows to move the parameter to }
  33. { register, if the cpu supports register calling }
  34. { conventions }
  35. procedure a_param_ref(list: TAsmList; size: tcgsize; const r: treference;
  36. const paraloc: tcgpara); override;
  37. procedure a_call_name(list: TAsmList; const s: string); override;
  38. procedure a_call_reg(list: TAsmList; reg: tregister); override;
  39. procedure a_op_const_reg(list: TAsmList; Op: TOpCG; size: TCGSize; a:
  40. aint; reg: TRegister); override;
  41. procedure a_op_reg_reg(list: TAsmList; Op: TOpCG; size: TCGSize; src,
  42. dst: TRegister); override;
  43. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  44. size: tcgsize; a: aint; src, dst: tregister); override;
  45. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  46. size: tcgsize; src1, src2, dst: tregister); override;
  47. { move instructions }
  48. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: aint; reg:
  49. tregister); override;
  50. { loads the memory pointed to by ref into register reg }
  51. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const
  52. Ref: treference; reg: tregister); override;
  53. procedure a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1,
  54. reg2: tregister); override;
  55. procedure a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister); override;
  56. procedure a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize; a: aint; const sreg: tsubsetregister); override;
  57. { comparison operations }
  58. procedure a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op:
  59. topcmp; a: aint; reg: tregister;
  60. l: tasmlabel); override;
  61. procedure a_cmp_reg_reg_label(list: TAsmList; size: tcgsize; cmp_op:
  62. topcmp; reg1, reg2: tregister; l: tasmlabel); override;
  63. procedure a_jmp_name(list: TAsmList; const s: string); override;
  64. procedure a_jmp_always(list: TAsmList; l: tasmlabel); override;
  65. procedure a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);
  66. override;
  67. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags;
  68. reg: TRegister); override;
  69. procedure g_profilecode(list: TAsmList); override;
  70. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe:
  71. boolean); override;
  72. procedure g_proc_exit(list: TAsmList; parasize: longint; nostackframe:
  73. boolean); override;
  74. procedure g_save_registers(list: TAsmList); override;
  75. procedure g_restore_registers(list: TAsmList); override;
  76. procedure a_loadaddr_ref_reg(list: TAsmList; const ref: treference; r:
  77. tregister); override;
  78. procedure g_concatcopy(list: TAsmList; const source, dest: treference;
  79. len: aint); override;
  80. procedure g_external_wrapper(list: TAsmList; pd: TProcDef; const externalname: string); override;
  81. private
  82. procedure a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt); override;
  83. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  84. { returns whether a reference can be used immediately in a powerpc }
  85. { instruction }
  86. function issimpleref(const ref: treference): boolean;
  87. { contains the common code of a_load_reg_ref and a_load_ref_reg }
  88. procedure a_load_store(list: TAsmList; op: tasmop; reg: tregister;
  89. ref: treference); override;
  90. { returns the lowest numbered FP register in use, and the number of used FP registers
  91. for the current procedure }
  92. procedure calcFirstUsedFPR(out firstfpr : TSuperRegister; out fprcount : aint);
  93. { returns the lowest numbered GP register in use, and the number of used GP registers
  94. for the current procedure }
  95. procedure calcFirstUsedGPR(out firstgpr : TSuperRegister; out gprcount : aint);
  96. { generates code to call a method with the given string name. The boolean options
  97. control code generation. If prependDot is true, a single dot character is prepended to
  98. the string, if addNOP is true a single NOP instruction is added after the call, and
  99. if includeCall is true, the method is marked as having a call, not if false. This
  100. option is particularly useful to prevent generation of a larger stack frame for the
  101. register save and restore helper functions. }
  102. procedure a_call_name_direct(list: TAsmList; s: string; prependDot : boolean;
  103. addNOP : boolean; includeCall : boolean = true);
  104. procedure a_jmp_name_direct(list : TAsmList; s : string; prependDot : boolean);
  105. { emits code to store the given value a into the TOC (if not already in there), and load it from there
  106. as well }
  107. procedure loadConstantPIC(list : TAsmList; size : TCGSize; a : aint; reg : TRegister);
  108. procedure profilecode_savepara(para : tparavarsym; list : TAsmList);
  109. procedure profilecode_restorepara(para : tparavarsym; list : TAsmList);
  110. end;
  111. const
  112. TShiftOpCG2AsmOpConst : array[boolean, OP_SAR..OP_SHR] of TAsmOp = (
  113. (A_SRAWI, A_SLWI, A_SRWI), (A_SRADI, A_SLDI, A_SRDI)
  114. );
  115. implementation
  116. uses
  117. sysutils, cclasses,
  118. globals, verbose, systems, cutils,
  119. symconst, fmodule,
  120. rgobj, tgobj, cpupi, procinfo, paramgr, cpupara;
  121. function is_signed_cgsize(const size : TCgSize) : Boolean;
  122. begin
  123. case size of
  124. OS_S8,OS_S16,OS_S32,OS_S64 : result := true;
  125. OS_8,OS_16,OS_32,OS_64 : result := false;
  126. else
  127. internalerror(2006050701);
  128. end;
  129. end;
  130. {$ifopt r+}
  131. {$r-}
  132. {$define rangeon}
  133. {$endif}
  134. {$ifopt q+}
  135. {$q-}
  136. {$define overflowon}
  137. {$endif}
  138. { helper function which calculate "magic" values for replacement of unsigned
  139. division by constant operation by multiplication. See the PowerPC compiler
  140. developer manual for more information }
  141. procedure getmagic_unsignedN(const N : byte; const d : aWord;
  142. out magic_m : aWord; out magic_add : boolean; out magic_shift : byte);
  143. var
  144. p : aInt;
  145. nc, delta, q1, r1, q2, r2, two_N_minus_1 : aWord;
  146. begin
  147. assert(d > 0);
  148. two_N_minus_1 := aWord(1) shl (N-1);
  149. magic_add := false;
  150. nc := - 1 - (-d) mod d;
  151. p := N-1; { initialize p }
  152. q1 := two_N_minus_1 div nc; { initialize q1 = 2p/nc }
  153. r1 := two_N_minus_1 - q1*nc; { initialize r1 = rem(2p,nc) }
  154. q2 := (two_N_minus_1-1) div d; { initialize q2 = (2p-1)/d }
  155. r2 := (two_N_minus_1-1) - q2*d; { initialize r2 = rem((2p-1),d) }
  156. repeat
  157. inc(p);
  158. if (r1 >= (nc - r1)) then begin
  159. q1 := 2 * q1 + 1; { update q1 }
  160. r1 := 2*r1 - nc; { update r1 }
  161. end else begin
  162. q1 := 2*q1; { update q1 }
  163. r1 := 2*r1; { update r1 }
  164. end;
  165. if ((r2 + 1) >= (d - r2)) then begin
  166. if (q2 >= (two_N_minus_1-1)) then
  167. magic_add := true;
  168. q2 := 2*q2 + 1; { update q2 }
  169. r2 := 2*r2 + 1 - d; { update r2 }
  170. end else begin
  171. if (q2 >= two_N_minus_1) then
  172. magic_add := true;
  173. q2 := 2*q2; { update q2 }
  174. r2 := 2*r2 + 1; { update r2 }
  175. end;
  176. delta := d - 1 - r2;
  177. until not ((p < (2*N)) and ((q1 < delta) or ((q1 = delta) and (r1 = 0))));
  178. magic_m := q2 + 1; { resulting magic number }
  179. magic_shift := p - N; { resulting shift }
  180. end;
  181. { helper function which calculate "magic" values for replacement of signed
  182. division by constant operation by multiplication. See the PowerPC compiler
  183. developer manual for more information }
  184. procedure getmagic_signedN(const N : byte; const d : aInt;
  185. out magic_m : aInt; out magic_s : aInt);
  186. var
  187. p : aInt;
  188. ad, anc, delta, q1, r1, q2, r2, t : aWord;
  189. two_N_minus_1 : aWord;
  190. begin
  191. assert((d < -1) or (d > 1));
  192. two_N_minus_1 := aWord(1) shl (N-1);
  193. ad := abs(d);
  194. t := two_N_minus_1 + (aWord(d) shr (N-1));
  195. anc := t - 1 - t mod ad; { absolute value of nc }
  196. p := (N-1); { initialize p }
  197. q1 := two_N_minus_1 div anc; { initialize q1 = 2p/abs(nc) }
  198. r1 := two_N_minus_1 - q1*anc; { initialize r1 = rem(2p,abs(nc)) }
  199. q2 := two_N_minus_1 div ad; { initialize q2 = 2p/abs(d) }
  200. r2 := two_N_minus_1 - q2*ad; { initialize r2 = rem(2p,abs(d)) }
  201. repeat
  202. inc(p);
  203. q1 := 2*q1; { update q1 = 2p/abs(nc) }
  204. r1 := 2*r1; { update r1 = rem(2p/abs(nc)) }
  205. if (r1 >= anc) then begin { must be unsigned comparison }
  206. inc(q1);
  207. dec(r1, anc);
  208. end;
  209. q2 := 2*q2; { update q2 = 2p/abs(d) }
  210. r2 := 2*r2; { update r2 = rem(2p/abs(d)) }
  211. if (r2 >= ad) then begin { must be unsigned comparison }
  212. inc(q2);
  213. dec(r2, ad);
  214. end;
  215. delta := ad - r2;
  216. until not ((q1 < delta) or ((q1 = delta) and (r1 = 0)));
  217. magic_m := q2 + 1;
  218. if (d < 0) then begin
  219. magic_m := -magic_m; { resulting magic number }
  220. end;
  221. magic_s := p - N; { resulting shift }
  222. end;
  223. {$ifdef rangeon}
  224. {$r+}
  225. {$undef rangeon}
  226. {$endif}
  227. {$ifdef overflowon}
  228. {$q+}
  229. {$undef overflowon}
  230. {$endif}
  231. { finds positive and negative powers of two of the given value, returning the
  232. power and whether it's a negative power or not in addition to the actual result
  233. of the function }
  234. function ispowerof2(value : aInt; out power : byte; out neg : boolean) : boolean;
  235. var
  236. i : longint;
  237. hl : aInt;
  238. begin
  239. neg := false;
  240. { also try to find negative power of two's by negating if the
  241. value is negative. low(aInt) is special because it can not be
  242. negated. Simply return the appropriate values for it }
  243. if (value < 0) then begin
  244. neg := true;
  245. if (value = low(aInt)) then begin
  246. power := sizeof(aInt)*8-1;
  247. result := true;
  248. exit;
  249. end;
  250. value := -value;
  251. end;
  252. if ((value and (value-1)) <> 0) then begin
  253. result := false;
  254. exit;
  255. end;
  256. hl := 1;
  257. for i := 0 to (sizeof(aInt)*8-1) do begin
  258. if (hl = value) then begin
  259. result := true;
  260. power := i;
  261. exit;
  262. end;
  263. hl := hl shl 1;
  264. end;
  265. end;
  266. { returns the number of instruction required to load the given integer into a register.
  267. This is basically a stripped down version of a_load_const_reg, increasing a counter
  268. instead of emitting instructions. }
  269. function getInstructionLength(a : aint) : longint;
  270. function get32bitlength(a : longint; var length : longint) : boolean; inline;
  271. var
  272. is_half_signed : byte;
  273. begin
  274. { if the lower 16 bits are zero, do a single LIS }
  275. if (smallint(a) = 0) and ((a shr 16) <> 0) then begin
  276. inc(length);
  277. get32bitlength := longint(a) < 0;
  278. end else begin
  279. is_half_signed := ord(smallint(lo(a)) < 0);
  280. inc(length);
  281. if smallint(hi(a) + is_half_signed) <> 0 then
  282. inc(length);
  283. get32bitlength := (smallint(a) < 0) or (a < 0);
  284. end;
  285. end;
  286. var
  287. extendssign : boolean;
  288. begin
  289. result := 0;
  290. if (lo(a) = 0) and (hi(a) <> 0) then begin
  291. get32bitlength(hi(a), result);
  292. inc(result);
  293. end else begin
  294. extendssign := get32bitlength(lo(a), result);
  295. if (extendssign) and (hi(a) = 0) then
  296. inc(result)
  297. else if (not
  298. ((extendssign and (longint(hi(a)) = -1)) or
  299. ((not extendssign) and (hi(a)=0)))
  300. ) then begin
  301. get32bitlength(hi(a), result);
  302. inc(result);
  303. end;
  304. end;
  305. end;
  306. procedure tcgppc.init_register_allocators;
  307. begin
  308. inherited init_register_allocators;
  309. if (target_info.system <> system_powerpc64_darwin) then
  310. // r13 is tls, do not use, r2 is not available
  311. rg[R_INTREGISTER] := trgintcpu.create(R_INTREGISTER, R_SUBWHOLE,
  312. [{$ifdef user0} RS_R0, {$endif} RS_R3, RS_R4, RS_R5, RS_R6, RS_R7, RS_R8,
  313. RS_R9, RS_R10, RS_R11, RS_R12, RS_R31, RS_R30, RS_R29,
  314. RS_R28, RS_R27, RS_R26, RS_R25, RS_R24, RS_R23, RS_R22,
  315. RS_R21, RS_R20, RS_R19, RS_R18, RS_R17, RS_R16, RS_R15,
  316. RS_R14], first_int_imreg, [])
  317. else
  318. { special for darwin/ppc64: r2 available volatile, r13 = tls }
  319. rg[R_INTREGISTER] := trgintcpu.create(R_INTREGISTER, R_SUBWHOLE,
  320. [{$ifdef user0} RS_R0, {$endif} RS_R2, RS_R3, RS_R4, RS_R5, RS_R6, RS_R7, RS_R8,
  321. RS_R9, RS_R10, RS_R11, RS_R12, RS_R31, RS_R30, RS_R29,
  322. RS_R28, RS_R27, RS_R26, RS_R25, RS_R24, RS_R23, RS_R22,
  323. RS_R21, RS_R20, RS_R19, RS_R18, RS_R17, RS_R16, RS_R15,
  324. RS_R14], first_int_imreg, []);
  325. rg[R_FPUREGISTER] := trgcpu.create(R_FPUREGISTER, R_SUBNONE,
  326. [RS_F0, RS_F1, RS_F2, RS_F3, RS_F4, RS_F5, RS_F6, RS_F7, RS_F8, RS_F9,
  327. RS_F10, RS_F11, RS_F12, RS_F13, RS_F31, RS_F30, RS_F29, RS_F28, RS_F27,
  328. RS_F26, RS_F25, RS_F24, RS_F23, RS_F22, RS_F21, RS_F20, RS_F19, RS_F18,
  329. RS_F17, RS_F16, RS_F15, RS_F14], first_fpu_imreg, []);
  330. {$WARNING FIX ME}
  331. rg[R_MMREGISTER] := trgcpu.create(R_MMREGISTER, R_SUBNONE,
  332. [RS_M0, RS_M1, RS_M2], first_mm_imreg, []);
  333. end;
  334. procedure tcgppc.done_register_allocators;
  335. begin
  336. rg[R_INTREGISTER].free;
  337. rg[R_FPUREGISTER].free;
  338. rg[R_MMREGISTER].free;
  339. inherited done_register_allocators;
  340. end;
  341. procedure tcgppc.a_param_ref(list: TAsmList; size: tcgsize; const r:
  342. treference; const paraloc: tcgpara);
  343. var
  344. tmpref, ref: treference;
  345. location: pcgparalocation;
  346. sizeleft: aint;
  347. adjusttail : boolean;
  348. begin
  349. location := paraloc.location;
  350. tmpref := r;
  351. sizeleft := paraloc.intsize;
  352. adjusttail := false;
  353. while assigned(location) do begin
  354. case location^.loc of
  355. LOC_REGISTER, LOC_CREGISTER:
  356. begin
  357. if not(size in [OS_NO,OS_128,OS_S128]) then
  358. a_load_ref_reg(list, size, location^.size, tmpref,
  359. location^.register)
  360. else begin
  361. { load non-integral sized memory location into register. This
  362. memory location be 1-sizeleft byte sized.
  363. Always assume that this memory area is properly aligned, eg. start
  364. loading the larger quantities for "odd" quantities first }
  365. case sizeleft of
  366. 1,2,4,8 :
  367. a_load_ref_reg(list, int_cgsize(sizeleft), location^.size, tmpref,
  368. location^.register);
  369. 3 : begin
  370. a_reg_alloc(list, NR_R12);
  371. a_load_ref_reg(list, OS_16, location^.size, tmpref,
  372. NR_R12);
  373. inc(tmpref.offset, tcgsize2size[OS_16]);
  374. a_load_ref_reg(list, OS_8, location^.size, tmpref,
  375. location^.register);
  376. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 8, 40));
  377. a_reg_dealloc(list, NR_R12);
  378. end;
  379. 5 : begin
  380. a_reg_alloc(list, NR_R12);
  381. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  382. inc(tmpref.offset, tcgsize2size[OS_32]);
  383. a_load_ref_reg(list, OS_8, location^.size, tmpref, location^.register);
  384. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 8, 24));
  385. a_reg_dealloc(list, NR_R12);
  386. end;
  387. 6 : begin
  388. a_reg_alloc(list, NR_R12);
  389. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  390. inc(tmpref.offset, tcgsize2size[OS_32]);
  391. a_load_ref_reg(list, OS_16, location^.size, tmpref, location^.register);
  392. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 16, 16));
  393. a_reg_dealloc(list, NR_R12);
  394. end;
  395. 7 : begin
  396. a_reg_alloc(list, NR_R12);
  397. a_reg_alloc(list, NR_R0);
  398. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  399. inc(tmpref.offset, tcgsize2size[OS_32]);
  400. a_load_ref_reg(list, OS_16, location^.size, tmpref, NR_R0);
  401. inc(tmpref.offset, tcgsize2size[OS_16]);
  402. a_load_ref_reg(list, OS_8, location^.size, tmpref, location^.register);
  403. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, NR_R0, NR_R12, 16, 16));
  404. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R0, 8, 8));
  405. a_reg_dealloc(list, NR_R0);
  406. a_reg_dealloc(list, NR_R12);
  407. end;
  408. else begin
  409. { still > 8 bytes to load, so load data single register now }
  410. a_load_ref_reg(list, location^.size, location^.size, tmpref,
  411. location^.register);
  412. { the block is > 8 bytes, so we have to store any bytes not
  413. a multiple of the register size beginning with the MSB }
  414. adjusttail := true;
  415. end;
  416. end;
  417. if (adjusttail) and (sizeleft < tcgsize2size[OS_INT]) then
  418. a_op_const_reg(list, OP_SHL, OS_INT,
  419. (tcgsize2size[OS_INT] - sizeleft) * tcgsize2size[OS_INT],
  420. location^.register);
  421. end;
  422. end;
  423. LOC_REFERENCE:
  424. begin
  425. reference_reset_base(ref, location^.reference.index,
  426. location^.reference.offset);
  427. g_concatcopy(list, tmpref, ref, sizeleft);
  428. if assigned(location^.next) then
  429. internalerror(2005010710);
  430. end;
  431. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  432. case location^.size of
  433. OS_F32, OS_F64:
  434. a_loadfpu_ref_reg(list, location^.size, location^.size, tmpref, location^.register);
  435. else
  436. internalerror(2002072801);
  437. end;
  438. LOC_VOID:
  439. { nothing to do }
  440. ;
  441. else
  442. internalerror(2002081103);
  443. end;
  444. inc(tmpref.offset, tcgsize2size[location^.size]);
  445. dec(sizeleft, tcgsize2size[location^.size]);
  446. location := location^.next;
  447. end;
  448. end;
  449. { calling a procedure by name }
  450. procedure tcgppc.a_call_name(list: TAsmList; const s: string);
  451. begin
  452. if (target_info.system <> system_powerpc64_darwin) then
  453. a_call_name_direct(list, s, false, true)
  454. else
  455. begin
  456. list.concat(taicpu.op_sym(A_BL,get_darwin_call_stub(s)));
  457. include(current_procinfo.flags,pi_do_call);
  458. end;
  459. end;
  460. procedure tcgppc.a_call_name_direct(list: TAsmList; s: string; prependDot : boolean; addNOP : boolean; includeCall : boolean);
  461. begin
  462. if (prependDot) then
  463. s := '.' + s;
  464. list.concat(taicpu.op_sym(A_BL, current_asmdata.RefAsmSymbol(s)));
  465. if (addNOP) then
  466. list.concat(taicpu.op_none(A_NOP));
  467. if (includeCall) then
  468. include(current_procinfo.flags, pi_do_call);
  469. end;
  470. { calling a procedure by address }
  471. procedure tcgppc.a_call_reg(list: TAsmList; reg: tregister);
  472. var
  473. tmpref: treference;
  474. tempreg : TRegister;
  475. begin
  476. if (target_info.system = system_powerpc64_darwin) then
  477. inherited a_call_reg(list,reg)
  478. else if (not (cs_opt_size in current_settings.optimizerswitches)) then begin
  479. tempreg := cg.getintregister(current_asmdata.CurrAsmList, OS_INT);
  480. { load actual function entry (reg contains the reference to the function descriptor)
  481. into tempreg }
  482. reference_reset_base(tmpref, reg, 0);
  483. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, tempreg);
  484. { save TOC pointer in stackframe }
  485. reference_reset_base(tmpref, NR_STACK_POINTER_REG, LA_RTOC_ELF);
  486. a_load_reg_ref(list, OS_ADDR, OS_ADDR, NR_RTOC, tmpref);
  487. { move actual function pointer to CTR register }
  488. list.concat(taicpu.op_reg(A_MTCTR, tempreg));
  489. { load new TOC pointer from function descriptor into RTOC register }
  490. reference_reset_base(tmpref, reg, tcgsize2size[OS_ADDR]);
  491. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_RTOC);
  492. { load new environment pointer from function descriptor into R11 register }
  493. reference_reset_base(tmpref, reg, 2*tcgsize2size[OS_ADDR]);
  494. a_reg_alloc(list, NR_R11);
  495. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_R11);
  496. { call function }
  497. list.concat(taicpu.op_none(A_BCTRL));
  498. a_reg_dealloc(list, NR_R11);
  499. end else begin
  500. { call ptrgl helper routine which expects the pointer to the function descriptor
  501. in R11 }
  502. a_reg_alloc(list, NR_R11);
  503. a_load_reg_reg(list, OS_ADDR, OS_ADDR, reg, NR_R11);
  504. a_call_name_direct(list, '.ptrgl', false, false);
  505. a_reg_dealloc(list, NR_R11);
  506. end;
  507. { we need to load the old RTOC from stackframe because we changed it}
  508. reference_reset_base(tmpref, NR_STACK_POINTER_REG, LA_RTOC_ELF);
  509. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_RTOC);
  510. include(current_procinfo.flags, pi_do_call);
  511. end;
  512. {********************** load instructions ********************}
  513. procedure tcgppc.a_load_const_reg(list: TAsmList; size: TCGSize; a: aint;
  514. reg: TRegister);
  515. { loads a 32 bit constant into the given register, using an optimal instruction sequence.
  516. This is either LIS, LI or LI+ADDIS.
  517. Returns true if during these operations the upper 32 bits were filled with 1 bits (e.g.
  518. sign extension was performed) }
  519. function load32bitconstant(list : TAsmList; size : TCGSize; a : longint;
  520. reg : TRegister) : boolean;
  521. var
  522. is_half_signed : byte;
  523. begin
  524. { if the lower 16 bits are zero, do a single LIS }
  525. if (smallint(a) = 0) and ((a shr 16) <> 0) then begin
  526. list.concat(taicpu.op_reg_const(A_LIS, reg, smallint(hi(a))));
  527. load32bitconstant := longint(a) < 0;
  528. end else begin
  529. is_half_signed := ord(smallint(lo(a)) < 0);
  530. list.concat(taicpu.op_reg_const(A_LI, reg, smallint(a and $ffff)));
  531. if smallint(hi(a) + is_half_signed) <> 0 then begin
  532. list.concat(taicpu.op_reg_reg_const(A_ADDIS, reg, reg, smallint(hi(a) + is_half_signed)));
  533. end;
  534. load32bitconstant := (smallint(a) < 0) or (a < 0);
  535. end;
  536. end;
  537. { loads a 32 bit constant into R0, using an optimal instruction sequence.
  538. This is either LIS, LI or LI+ORIS.
  539. Returns true if during these operations the upper 32 bits were filled with 1 bits (e.g.
  540. sign extension was performed) }
  541. function load32bitconstantR0(list : TAsmList; size : TCGSize; a : longint) : boolean;
  542. begin
  543. { if it's a value we can load with a single LI, do it }
  544. if (a >= low(smallint)) and (a <= high(smallint)) then begin
  545. list.concat(taicpu.op_reg_const(A_LI, NR_R0, smallint(a)));
  546. end else begin
  547. { if the lower 16 bits are zero, do a single LIS }
  548. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, smallint(a shr 16)));
  549. if (smallint(a) <> 0) then begin
  550. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(a)));
  551. end;
  552. end;
  553. load32bitconstantR0 := a < 0;
  554. end;
  555. { emits the code to load a constant by emitting various instructions into the output
  556. code}
  557. procedure loadConstantNormal(list: TAsmList; size : TCgSize; a: aint; reg: TRegister);
  558. var
  559. extendssign : boolean;
  560. instr : taicpu;
  561. begin
  562. if (lo(a) = 0) and (hi(a) <> 0) then begin
  563. { load only upper 32 bits, and shift }
  564. load32bitconstant(list, size, longint(hi(a)), reg);
  565. list.concat(taicpu.op_reg_reg_const(A_SLDI, reg, reg, 32));
  566. end else begin
  567. { load lower 32 bits }
  568. extendssign := load32bitconstant(list, size, longint(lo(a)), reg);
  569. if (extendssign) and (hi(a) = 0) then
  570. { if upper 32 bits are zero, but loading the lower 32 bit resulted in automatic
  571. sign extension, clear those bits }
  572. list.concat(taicpu.op_reg_reg_const_const(A_RLDICL, reg, reg, 0, 32))
  573. else if (not
  574. ((extendssign and (longint(hi(a)) = -1)) or
  575. ((not extendssign) and (hi(a)=0)))
  576. ) then begin
  577. { only load the upper 32 bits, if the automatic sign extension is not okay,
  578. that is, _not_ if
  579. - loading the lower 32 bits resulted in -1 in the upper 32 bits, and the upper
  580. 32 bits should contain -1
  581. - loading the lower 32 bits resulted in 0 in the upper 32 bits, and the upper
  582. 32 bits should contain 0 }
  583. a_reg_alloc(list, NR_R0);
  584. load32bitconstantR0(list, size, longint(hi(a)));
  585. { combine both registers }
  586. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, reg, NR_R0, 32, 0));
  587. a_reg_dealloc(list, NR_R0);
  588. end;
  589. end;
  590. end;
  591. {$IFDEF EXTDEBUG}
  592. var
  593. astring : string;
  594. {$ENDIF EXTDEBUG}
  595. begin
  596. {$IFDEF EXTDEBUG}
  597. astring := 'a_load_const_reg ' + inttostr(hi(a)) + ' ' + inttostr(lo(a)) + ' ' + inttostr(ord(size)) + ' ' + inttostr(tcgsize2size[size]) + ' ' + hexstr(a, 16);
  598. list.concat(tai_comment.create(strpnew(astring)));
  599. {$ENDIF EXTDEBUG}
  600. if not (size in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32, OS_64, OS_S64]) then
  601. internalerror(2002090902);
  602. { if PIC or basic optimizations are enabled, and the number of instructions which would be
  603. required to load the value is greater than 2, store (and later load) the value from there }
  604. // if (((cs_opt_peephole in current_settings.optimizerswitches) or (cs_create_pic in current_settings.moduleswitches)) and
  605. // (getInstructionLength(a) > 2)) then
  606. // loadConstantPIC(list, size, a, reg)
  607. // else
  608. loadConstantNormal(list, size, a, reg);
  609. end;
  610. procedure tcgppc.a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize;
  611. const ref: treference; reg: tregister);
  612. const
  613. LoadInstr: array[OS_8..OS_S64, boolean, boolean] of TAsmOp =
  614. { indexed? updating? }
  615. (((A_LBZ, A_LBZU), (A_LBZX, A_LBZUX)),
  616. ((A_LHZ, A_LHZU), (A_LHZX, A_LHZUX)),
  617. ((A_LWZ, A_LWZU), (A_LWZX, A_LWZUX)),
  618. ((A_LD, A_LDU), (A_LDX, A_LDUX)),
  619. { 128bit stuff too }
  620. ((A_NONE, A_NONE), (A_NONE, A_NONE)),
  621. { there's no load-byte-with-sign-extend :( }
  622. ((A_LBZ, A_LBZU), (A_LBZX, A_LBZUX)),
  623. ((A_LHA, A_LHAU), (A_LHAX, A_LHAUX)),
  624. { there's no load-word-arithmetic-indexed with update, simulate it in code :( }
  625. ((A_LWA, A_NOP), (A_LWAX, A_LWAUX)),
  626. ((A_LD, A_LDU), (A_LDX, A_LDUX))
  627. );
  628. var
  629. op: tasmop;
  630. ref2: treference;
  631. tmpreg: tregister;
  632. begin
  633. {$IFDEF EXTDEBUG}
  634. list.concat(tai_comment.create(strpnew('a_load_ref_reg ' + ref2string(ref))));
  635. {$ENDIF EXTDEBUG}
  636. if not (fromsize in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32, OS_64, OS_S64]) then
  637. internalerror(2002090904);
  638. { the caller is expected to have adjusted the reference already
  639. in this case }
  640. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  641. fromsize := tosize;
  642. ref2 := ref;
  643. fixref(list, ref2);
  644. { unaligned 64 bit accesses are much slower than unaligned }
  645. { 32 bit accesses because they cause a hardware exception }
  646. { (which isn't handled by linux, so there you even get a }
  647. { crash) }
  648. if (ref.alignment<>0) and
  649. (fromsize in [OS_64,OS_S64]) and
  650. (ref.alignment<4) then
  651. begin
  652. if (ref2.base<>NR_NO) and
  653. (ref2.index<>NR_NO) then
  654. begin
  655. tmpreg:=getintregister(list,OS_64);
  656. a_op_reg_reg_reg(list,OP_SHR,OS_64,ref2.base,ref2.index,tmpreg);
  657. ref2.base:=tmpreg;
  658. ref2.index:=NR_NO;
  659. end;
  660. tmpreg:=getintregister(list,OS_32);
  661. a_load_ref_reg(list,OS_32,OS_32,ref2,tmpreg);
  662. inc(ref2.offset,4);
  663. a_load_ref_reg(list,OS_32,OS_32,ref2,reg);
  664. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, reg, tmpreg, 32, 0));
  665. exit;
  666. end;
  667. op := loadinstr[fromsize, ref2.index <> NR_NO, false];
  668. { there is no LWAU instruction, simulate using ADDI and LWA }
  669. if (op = A_NOP) then begin
  670. list.concat(taicpu.op_reg_reg_const(A_ADDI, reg, reg, ref2.offset));
  671. ref2.offset := 0;
  672. op := A_LWA;
  673. end;
  674. a_load_store(list, op, reg, ref2);
  675. { sign extend shortint if necessary, since there is no
  676. load instruction that does that automatically (JM) }
  677. if fromsize = OS_S8 then
  678. list.concat(taicpu.op_reg_reg(A_EXTSB, reg, reg));
  679. end;
  680. procedure tcgppc.a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize;
  681. reg1, reg2: tregister);
  682. var
  683. instr: TAiCpu;
  684. bytesize : byte;
  685. begin
  686. {$ifdef extdebug}
  687. list.concat(tai_comment.create(strpnew('a_load_reg_reg from : ' + cgsize2string(fromsize) + ' to ' + cgsize2string(tosize))));
  688. {$endif}
  689. if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  690. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and (fromsize <> tosize)) or
  691. { do we need to mask out the sign when loading from smaller signed to larger unsigned type? }
  692. ( is_signed_cgsize(fromsize) and (not is_signed_cgsize(tosize)) and
  693. (tcgsize2size[fromsize] < tcgsize2size[tosize]) and (tcgsize2size[tosize] <> tcgsize2size[OS_INT]) ) then begin
  694. case tosize of
  695. OS_S8:
  696. instr := taicpu.op_reg_reg(A_EXTSB,reg2,reg1);
  697. OS_S16:
  698. instr := taicpu.op_reg_reg(A_EXTSH,reg2,reg1);
  699. OS_S32:
  700. instr := taicpu.op_reg_reg(A_EXTSW,reg2,reg1);
  701. OS_8, OS_16, OS_32:
  702. instr := taicpu.op_reg_reg_const_const(A_RLDICL, reg2, reg1, 0, (8-tcgsize2size[tosize])*8);
  703. OS_S64, OS_64:
  704. instr := taicpu.op_reg_reg(A_MR, reg2, reg1);
  705. end;
  706. end else
  707. instr := taicpu.op_reg_reg(A_MR, reg2, reg1);
  708. list.concat(instr);
  709. rg[R_INTREGISTER].add_move_instruction(instr);
  710. end;
  711. procedure tcgppc.a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister);
  712. begin
  713. {$ifdef extdebug}
  714. list.concat(tai_comment.create(strpnew('a_load_subsetreg_reg subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + intToStr(sreg.startbit) + ' tosize = ' + cgsize2string(tosize))));
  715. {$endif}
  716. { do the extraction if required and then extend the sign correctly. (The latter is actually required only for signed subsets
  717. and if that subset is not >= the tosize). }
  718. if (sreg.startbit <> 0) or
  719. (sreg.bitlen <> tcgsize2size[subsetsize]*8) then begin
  720. list.concat(taicpu.op_reg_reg_const_const(A_RLDICL, destreg, sreg.subsetreg, (64 - sreg.startbit) and 63, 64 - sreg.bitlen));
  721. if (subsetsize in [OS_S8..OS_S128]) then
  722. if ((sreg.bitlen mod 8) = 0) then begin
  723. a_load_reg_reg(list, tcgsize2unsigned[subsetsize], subsetsize, destreg, destreg);
  724. a_load_reg_reg(list, subsetsize, tosize, destreg, destreg);
  725. end else begin
  726. a_op_const_reg(list,OP_SHL,OS_INT,64-sreg.bitlen,destreg);
  727. a_op_const_reg(list,OP_SAR,OS_INT,64-sreg.bitlen,destreg);
  728. end;
  729. end else begin
  730. a_load_reg_reg(list, tcgsize2unsigned[sreg.subsetregsize], subsetsize, sreg.subsetreg, destreg);
  731. a_load_reg_reg(list, subsetsize, tosize, destreg, destreg);
  732. end;
  733. end;
  734. procedure tcgppc.a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt);
  735. begin
  736. {$ifdef extdebug}
  737. list.concat(tai_comment.create(strpnew('a_load_reg_subsetreg fromsize = ' + cgsize2string(fromsize) + ' subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + IntToStr(sreg.startbit))));
  738. {$endif}
  739. if (slopt in [SL_SETZERO,SL_SETMAX]) then
  740. inherited a_load_regconst_subsetreg_intern(list,fromsize,subsetsize,fromreg,sreg,slopt)
  741. else if (sreg.bitlen <> sizeof(aint)*8) then
  742. { simply use the INSRDI instruction }
  743. list.concat(taicpu.op_reg_reg_const_const(A_INSRDI, sreg.subsetreg, fromreg, sreg.bitlen, (64 - (sreg.startbit + sreg.bitlen)) and 63))
  744. else
  745. a_load_reg_reg(list, fromsize, subsetsize, fromreg, sreg.subsetreg);
  746. end;
  747. procedure tcgppc.a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize;
  748. a: aint; const sreg: tsubsetregister);
  749. var
  750. tmpreg : TRegister;
  751. begin
  752. {$ifdef extdebug}
  753. list.concat(tai_comment.create(strpnew('a_load_const_subsetreg subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + intToStr(sreg.startbit) + ' a = ' + intToStr(a))));
  754. {$endif}
  755. { loading the constant into the lowest bits of a temp register and then inserting is
  756. better than loading some usually large constants and do some masking and shifting on ppc64 }
  757. tmpreg := getintregister(list,subsetsize);
  758. a_load_const_reg(list,subsetsize,a,tmpreg);
  759. a_load_reg_subsetreg(list, subsetsize, subsetsize, tmpreg, sreg);
  760. end;
  761. procedure tcgppc.a_op_const_reg(list: TAsmList; Op: TOpCG; size: TCGSize; a:
  762. aint; reg: TRegister);
  763. begin
  764. a_op_const_reg_reg(list, op, size, a, reg, reg);
  765. end;
  766. procedure tcgppc.a_op_reg_reg(list: TAsmList; Op: TOpCG; size: TCGSize; src,
  767. dst: TRegister);
  768. begin
  769. a_op_reg_reg_reg(list, op, size, src, dst, dst);
  770. end;
  771. procedure tcgppc.a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  772. size: tcgsize; a: aint; src, dst: tregister);
  773. var
  774. useReg : boolean;
  775. procedure do_lo_hi(loOp, hiOp : TAsmOp);
  776. begin
  777. { Optimization for logical ops (excluding AND), trying to do this as efficiently
  778. as possible by only generating code for the affected halfwords. Note that all
  779. the instructions handled here must have "X op 0 = X" for every halfword. }
  780. usereg := false;
  781. if (aword(a) > high(dword)) then begin
  782. usereg := true;
  783. end else begin
  784. if (word(a) <> 0) then begin
  785. list.concat(taicpu.op_reg_reg_const(loOp, dst, src, word(a)));
  786. if (word(a shr 16) <> 0) then
  787. list.concat(taicpu.op_reg_reg_const(hiOp, dst, dst, word(a shr 16)));
  788. end else if (word(a shr 16) <> 0) then
  789. list.concat(taicpu.op_reg_reg_const(hiOp, dst, src, word(a shr 16)));
  790. end;
  791. end;
  792. procedure do_lo_hi_and;
  793. begin
  794. { optimization logical and with immediate: only use "andi." for 16 bit
  795. ands, otherwise use register method. Doing this for 32 bit constants
  796. would not give any advantage to the register method (via useReg := true),
  797. requiring a scratch register and three instructions. }
  798. usereg := false;
  799. if (aword(a) > high(word)) then
  800. usereg := true
  801. else
  802. list.concat(taicpu.op_reg_reg_const(A_ANDI_, dst, src, word(a)));
  803. end;
  804. procedure do_constant_div(list : TAsmList; size : TCgSize; a : aint; src, dst : TRegister;
  805. signed : boolean);
  806. const
  807. negops : array[boolean] of tasmop = (A_NEG, A_NEGO);
  808. var
  809. magic, shift : int64;
  810. u_magic : qword;
  811. u_shift : byte;
  812. u_add : boolean;
  813. power : byte;
  814. isNegPower : boolean;
  815. divreg : tregister;
  816. begin
  817. if (a = 0) then begin
  818. internalerror(2005061701);
  819. end else if (a = 1) then begin
  820. cg.a_load_reg_reg(current_asmdata.CurrAsmList, OS_INT, OS_INT, src, dst);
  821. end else if (a = -1) and (signed) then begin
  822. { note: only in the signed case possible..., may overflow }
  823. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(negops[cs_check_overflow in current_settings.localswitches], dst, src));
  824. end else if (ispowerof2(a, power, isNegPower)) then begin
  825. if (signed) then begin
  826. { From "The PowerPC Compiler Writer's Guide", pg. 52ff }
  827. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SAR, OS_INT, power,
  828. src, dst);
  829. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_ADDZE, dst, dst));
  830. if (isNegPower) then
  831. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_NEG, dst, dst));
  832. end else begin
  833. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, power, src, dst)
  834. end;
  835. end else begin
  836. { replace division by multiplication, both implementations }
  837. { from "The PowerPC Compiler Writer's Guide" pg. 53ff }
  838. divreg := cg.getintregister(current_asmdata.CurrAsmList, OS_INT);
  839. if (signed) then begin
  840. getmagic_signedN(sizeof(aInt)*8, a, magic, shift);
  841. { load magic value }
  842. cg.a_load_const_reg(current_asmdata.CurrAsmList, OS_INT, magic, divreg);
  843. { multiply }
  844. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_MULHD, dst, src, divreg));
  845. { add/subtract numerator }
  846. if (a > 0) and (magic < 0) then begin
  847. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, src, dst, dst);
  848. end else if (a < 0) and (magic > 0) then begin
  849. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_SUB, OS_INT, src, dst, dst);
  850. end;
  851. { shift shift places to the right (arithmetic) }
  852. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SAR, OS_INT, shift, dst, dst);
  853. { extract and add sign bit }
  854. if (a >= 0) then begin
  855. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 63, src, divreg);
  856. end else begin
  857. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 63, dst, divreg);
  858. end;
  859. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, dst, divreg, dst);
  860. end else begin
  861. getmagic_unsignedN(sizeof(aWord)*8, a, u_magic, u_add, u_shift);
  862. { load magic in divreg }
  863. cg.a_load_const_reg(current_asmdata.CurrAsmList, OS_INT, aint(u_magic), divreg);
  864. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_MULHDU, dst, src, divreg));
  865. if (u_add) then begin
  866. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_SUB, OS_INT, dst, src, divreg);
  867. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 1, divreg, divreg);
  868. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, divreg, dst, divreg);
  869. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, u_shift-1, divreg, dst);
  870. end else begin
  871. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, u_shift, dst, dst);
  872. end;
  873. end;
  874. end;
  875. end;
  876. var
  877. scratchreg: tregister;
  878. shift : byte;
  879. shiftmask : longint;
  880. isneg : boolean;
  881. begin
  882. { subtraction is the same as addition with negative constant }
  883. if op = OP_SUB then begin
  884. a_op_const_reg_reg(list, OP_ADD, size, -a, src, dst);
  885. exit;
  886. end;
  887. {$IFDEF EXTDEBUG}
  888. list.concat(tai_comment.create(strpnew('a_op_const_reg_reg ' + cgop2string(op))));
  889. {$ENDIF EXTDEBUG}
  890. { This case includes some peephole optimizations for the various operations,
  891. (e.g. AND, OR, XOR, ..) - can't this be done at some higher level,
  892. independent of architecture? }
  893. { assume that we do not need a scratch register for the operation }
  894. useReg := false;
  895. case (op) of
  896. OP_DIV, OP_IDIV:
  897. if (cs_opt_level1 in current_settings.optimizerswitches) then
  898. do_constant_div(list, size, a, src, dst, op = OP_IDIV)
  899. else
  900. usereg := true;
  901. OP_IMUL, OP_MUL:
  902. { idea: factorize constant multiplicands and use adds/shifts with few factors;
  903. however, even a 64 bit multiply is already quite fast on PPC64 }
  904. if (a = 0) then
  905. a_load_const_reg(list, size, 0, dst)
  906. else if (a = -1) then
  907. list.concat(taicpu.op_reg_reg(A_NEG, dst, dst))
  908. else if (a = 1) then
  909. a_load_reg_reg(list, OS_INT, OS_INT, src, dst)
  910. else if ispowerof2(a, shift, isneg) then begin
  911. list.concat(taicpu.op_reg_reg_const(A_SLDI, dst, src, shift));
  912. if (isneg) then
  913. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_NEG, dst, dst));
  914. end else if (a >= low(smallint)) and (a <= high(smallint)) then
  915. list.concat(taicpu.op_reg_reg_const(A_MULLI, dst, src,
  916. smallint(a)))
  917. else
  918. usereg := true;
  919. OP_ADD:
  920. if (a = 0) then
  921. a_load_reg_reg(list, size, size, src, dst)
  922. else if (a >= low(smallint)) and (a <= high(smallint)) then
  923. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst, src, smallint(a)))
  924. else
  925. useReg := true;
  926. OP_OR:
  927. if (a = 0) then
  928. a_load_reg_reg(list, size, size, src, dst)
  929. else if (a = -1) then
  930. a_load_const_reg(list, size, -1, dst)
  931. else
  932. do_lo_hi(A_ORI, A_ORIS);
  933. OP_AND:
  934. if (a = 0) then
  935. a_load_const_reg(list, size, 0, dst)
  936. else if (a = -1) then
  937. a_load_reg_reg(list, size, size, src, dst)
  938. else
  939. do_lo_hi_and;
  940. OP_XOR:
  941. if (a = 0) then
  942. a_load_reg_reg(list, size, size, src, dst)
  943. else if (a = -1) then
  944. list.concat(taicpu.op_reg_reg(A_NOT, dst, src))
  945. else
  946. do_lo_hi(A_XORI, A_XORIS);
  947. OP_SHL, OP_SHR, OP_SAR:
  948. begin
  949. if (size in [OS_64, OS_S64]) then
  950. shift := 6
  951. else
  952. shift := 5;
  953. shiftmask := (1 shl shift)-1;
  954. if (a and shiftmask) <> 0 then begin
  955. list.concat(taicpu.op_reg_reg_const(
  956. TShiftOpCG2AsmOpConst[size in [OS_64, OS_S64], op], dst, src, a and shiftmask));
  957. end else
  958. a_load_reg_reg(list, size, size, src, dst);
  959. if ((a shr shift) <> 0) then
  960. internalError(68991);
  961. end
  962. else
  963. internalerror(200109091);
  964. end;
  965. { if all else failed, load the constant in a register and then
  966. perform the operation }
  967. if (useReg) then begin
  968. scratchreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  969. a_load_const_reg(list, size, a, scratchreg);
  970. a_op_reg_reg_reg(list, op, size, scratchreg, src, dst);
  971. end else
  972. maybeadjustresult(list, op, size, dst);
  973. end;
  974. procedure tcgppc.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  975. size: tcgsize; src1, src2, dst: tregister);
  976. const
  977. op_reg_reg_opcg2asmop32: array[TOpCG] of tasmop =
  978. (A_NONE, A_MR, A_ADD, A_AND, A_DIVWU, A_DIVW, A_MULLW, A_MULLW, A_NEG, A_NOT, A_OR,
  979. A_SRAW, A_SLW, A_SRW, A_SUB, A_XOR);
  980. op_reg_reg_opcg2asmop64: array[TOpCG] of tasmop =
  981. (A_NONE, A_MR, A_ADD, A_AND, A_DIVDU, A_DIVD, A_MULLD, A_MULLD, A_NEG, A_NOT, A_OR,
  982. A_SRAD, A_SLD, A_SRD, A_SUB, A_XOR);
  983. begin
  984. case op of
  985. OP_NEG, OP_NOT:
  986. begin
  987. list.concat(taicpu.op_reg_reg(op_reg_reg_opcg2asmop64[op], dst, src1));
  988. if (op = OP_NOT) and not (size in [OS_64, OS_S64]) then
  989. { zero/sign extend result again, fromsize is not important here }
  990. a_load_reg_reg(list, OS_S64, size, dst, dst)
  991. end;
  992. else
  993. if (size in [OS_64, OS_S64]) then begin
  994. list.concat(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop64[op], dst, src2,
  995. src1));
  996. end else begin
  997. list.concat(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop32[op], dst, src2,
  998. src1));
  999. maybeadjustresult(list, op, size, dst);
  1000. end;
  1001. end;
  1002. end;
  1003. {*************** compare instructructions ****************}
  1004. procedure tcgppc.a_cmp_const_reg_label(list: TAsmList; size: tcgsize;
  1005. cmp_op: topcmp; a: aint; reg: tregister; l: tasmlabel);
  1006. const
  1007. { unsigned useconst 32bit-op }
  1008. cmpop_table : array[boolean, boolean, boolean] of TAsmOp = (
  1009. ((A_CMPD, A_CMPW), (A_CMPDI, A_CMPWI)),
  1010. ((A_CMPLD, A_CMPLW), (A_CMPLDI, A_CMPLWI))
  1011. );
  1012. var
  1013. tmpreg : TRegister;
  1014. signed, useconst : boolean;
  1015. opsize : TCgSize;
  1016. op : TAsmOp;
  1017. begin
  1018. {$IFDEF EXTDEBUG}
  1019. list.concat(tai_comment.create(strpnew('a_cmp_const_reg_label ' + cgsize2string(size) + ' ' + booltostr(cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE]) + ' ' + inttostr(a) )));
  1020. {$ENDIF EXTDEBUG}
  1021. signed := cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE];
  1022. { in the following case, we generate more efficient code when
  1023. signed is true }
  1024. if (cmp_op in [OC_EQ, OC_NE]) and
  1025. (aword(a) > $FFFF) then
  1026. signed := true;
  1027. opsize := size;
  1028. { do we need to change the operand size because ppc64 only supports 32 and
  1029. 64 bit compares? }
  1030. if (not (size in [OS_32, OS_S32, OS_64, OS_S64])) then begin
  1031. if (signed) then
  1032. opsize := OS_S32
  1033. else
  1034. opsize := OS_32;
  1035. a_load_reg_reg(current_asmdata.CurrAsmList, size, opsize, reg, reg);
  1036. end;
  1037. { can we use immediate compares? }
  1038. useconst := (signed and ( (a >= low(smallint)) and (a <= high(smallint)))) or
  1039. ((not signed) and (aword(a) <= $FFFF));
  1040. op := cmpop_table[not signed, useconst, opsize in [OS_32, OS_S32]];
  1041. if (useconst) then begin
  1042. list.concat(taicpu.op_reg_reg_const(op, NR_CR0, reg, a));
  1043. end else begin
  1044. tmpreg := getintregister(current_asmdata.CurrAsmList, OS_INT);
  1045. a_load_const_reg(current_asmdata.CurrAsmList, opsize, a, tmpreg);
  1046. list.concat(taicpu.op_reg_reg_reg(op, NR_CR0, reg, tmpreg));
  1047. end;
  1048. a_jmp(list, A_BC, TOpCmp2AsmCond[cmp_op], 0, l);
  1049. end;
  1050. procedure tcgppc.a_cmp_reg_reg_label(list: TAsmList; size: tcgsize;
  1051. cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);
  1052. var
  1053. op: tasmop;
  1054. begin
  1055. {$IFDEF extdebug}
  1056. list.concat(tai_comment.create(strpnew('a_cmp_reg_reg_label, size ' + cgsize2string(size) + ' op ' + inttostr(ord(cmp_op)))));
  1057. {$ENDIF extdebug}
  1058. {$note Commented out below check because of compiler weirdness}
  1059. {
  1060. if (not (size in [OS_32, OS_S32, OS_64, OS_S64])) then
  1061. internalerror(200606041);
  1062. }
  1063. if cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE] then
  1064. if (size in [OS_64, OS_S64]) then
  1065. op := A_CMPD
  1066. else
  1067. op := A_CMPW
  1068. else
  1069. if (size in [OS_64, OS_S64]) then
  1070. op := A_CMPLD
  1071. else
  1072. op := A_CMPLW;
  1073. list.concat(taicpu.op_reg_reg_reg(op, NR_CR0, reg2, reg1));
  1074. a_jmp(list, A_BC, TOpCmp2AsmCond[cmp_op], 0, l);
  1075. end;
  1076. procedure tcgppc.a_jmp_name_direct(list : TAsmList; s : string; prependDot : boolean);
  1077. var
  1078. p: taicpu;
  1079. begin
  1080. if (prependDot) then
  1081. s := '.' + s;
  1082. p := taicpu.op_sym(A_B, current_asmdata.RefAsmSymbol(s));
  1083. p.is_jmp := true;
  1084. list.concat(p)
  1085. end;
  1086. procedure tcgppc.a_jmp_name(list: TAsmList; const s: string);
  1087. var
  1088. p: taicpu;
  1089. begin
  1090. if (target_info.system = system_powerpc64_darwin) then
  1091. begin
  1092. p := taicpu.op_sym(A_B,get_darwin_call_stub(s));
  1093. p.is_jmp := true;
  1094. list.concat(p)
  1095. end
  1096. else
  1097. a_jmp_name_direct(list, s, true);
  1098. end;
  1099. procedure tcgppc.a_jmp_always(list: TAsmList; l: tasmlabel);
  1100. begin
  1101. a_jmp(list, A_B, C_None, 0, l);
  1102. end;
  1103. procedure tcgppc.a_jmp_flags(list: TAsmList; const f: TResFlags; l:
  1104. tasmlabel);
  1105. var
  1106. c: tasmcond;
  1107. begin
  1108. c := flags_to_cond(f);
  1109. a_jmp(list, A_BC, c.cond, c.cr - RS_CR0, l);
  1110. end;
  1111. procedure tcgppc.g_flags2reg(list: TAsmList; size: TCgSize; const f:
  1112. TResFlags; reg: TRegister);
  1113. var
  1114. testbit: byte;
  1115. bitvalue: boolean;
  1116. begin
  1117. { get the bit to extract from the conditional register + its requested value (0 or 1) }
  1118. testbit := ((f.cr - RS_CR0) * 4);
  1119. case f.flag of
  1120. F_EQ, F_NE:
  1121. begin
  1122. inc(testbit, 2);
  1123. bitvalue := f.flag = F_EQ;
  1124. end;
  1125. F_LT, F_GE:
  1126. begin
  1127. bitvalue := f.flag = F_LT;
  1128. end;
  1129. F_GT, F_LE:
  1130. begin
  1131. inc(testbit);
  1132. bitvalue := f.flag = F_GT;
  1133. end;
  1134. else
  1135. internalerror(200112261);
  1136. end;
  1137. { load the conditional register in the destination reg }
  1138. list.concat(taicpu.op_reg(A_MFCR, reg));
  1139. { we will move the bit that has to be tested to bit 0 by rotating left }
  1140. testbit := (testbit + 1) and 31;
  1141. { extract bit }
  1142. list.concat(taicpu.op_reg_reg_const_const_const(
  1143. A_RLWINM,reg,reg,testbit,31,31));
  1144. { if we need the inverse, xor with 1 }
  1145. if not bitvalue then
  1146. list.concat(taicpu.op_reg_reg_const(A_XORI, reg, reg, 1));
  1147. end;
  1148. { *********** entry/exit code and address loading ************ }
  1149. procedure tcgppc.g_save_registers(list: TAsmList);
  1150. begin
  1151. { this work is done in g_proc_entry; additionally it is not safe
  1152. to use it because it is called at some weird time }
  1153. end;
  1154. procedure tcgppc.g_restore_registers(list: TAsmList);
  1155. begin
  1156. { this work is done in g_proc_exit; mainly because it is not safe to
  1157. put the register restore code here because it is called at some weird time }
  1158. end;
  1159. procedure tcgppc.calcFirstUsedFPR(out firstfpr : TSuperRegister; out fprcount : aint);
  1160. var
  1161. reg : TSuperRegister;
  1162. begin
  1163. fprcount := 0;
  1164. firstfpr := RS_F31;
  1165. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1166. for reg := RS_F14 to RS_F31 do
  1167. if reg in rg[R_FPUREGISTER].used_in_proc then begin
  1168. fprcount := ord(RS_F31)-ord(reg)+1;
  1169. firstfpr := reg;
  1170. break;
  1171. end;
  1172. end;
  1173. procedure tcgppc.calcFirstUsedGPR(out firstgpr : TSuperRegister; out gprcount : aint);
  1174. var
  1175. reg : TSuperRegister;
  1176. begin
  1177. gprcount := 0;
  1178. firstgpr := RS_R31;
  1179. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1180. for reg := RS_R14 to RS_R31 do
  1181. if reg in rg[R_INTREGISTER].used_in_proc then begin
  1182. gprcount := ord(RS_R31)-ord(reg)+1;
  1183. firstgpr := reg;
  1184. break;
  1185. end;
  1186. end;
  1187. procedure tcgppc.profilecode_savepara(para : tparavarsym; list : TAsmList);
  1188. begin
  1189. case (para.paraloc[calleeside].location^.loc) of
  1190. LOC_REGISTER, LOC_CREGISTER:
  1191. a_load_reg_ref(list, OS_INT, para.paraloc[calleeside].Location^.size,
  1192. para.paraloc[calleeside].Location^.register, para.localloc.reference);
  1193. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1194. a_loadfpu_reg_ref(list, para.paraloc[calleeside].Location^.size,
  1195. para.paraloc[calleeside].Location^.size,
  1196. para.paraloc[calleeside].Location^.register, para.localloc.reference);
  1197. LOC_MMREGISTER, LOC_CMMREGISTER:
  1198. { not supported }
  1199. internalerror(2006041801);
  1200. end;
  1201. end;
  1202. procedure tcgppc.profilecode_restorepara(para : tparavarsym; list : TAsmList);
  1203. begin
  1204. case (para.paraloc[calleeside].Location^.loc) of
  1205. LOC_REGISTER, LOC_CREGISTER:
  1206. a_load_ref_reg(list, para.paraloc[calleeside].Location^.size, OS_INT,
  1207. para.localloc.reference, para.paraloc[calleeside].Location^.register);
  1208. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1209. a_loadfpu_ref_reg(list, para.paraloc[calleeside].Location^.size,
  1210. para.paraloc[calleeside].Location^.size,
  1211. para.localloc.reference, para.paraloc[calleeside].Location^.register);
  1212. LOC_MMREGISTER, LOC_CMMREGISTER:
  1213. { not supported }
  1214. internalerror(2006041802);
  1215. end;
  1216. end;
  1217. procedure tcgppc.g_profilecode(list: TAsmList);
  1218. begin
  1219. current_procinfo.procdef.paras.ForEachCall(TObjectListCallback(@profilecode_savepara), list);
  1220. a_call_name_direct(list, '_mcount', false, true);
  1221. current_procinfo.procdef.paras.ForEachCall(TObjectListCallback(@profilecode_restorepara), list);
  1222. end;
  1223. { Generates the entry code of a procedure/function.
  1224. This procedure may be called before, as well as after g_return_from_proc
  1225. is called. localsize is the sum of the size necessary for local variables
  1226. and the maximum possible combined size of ALL the parameters of a procedure
  1227. called by the current one
  1228. IMPORTANT: registers are not to be allocated through the register
  1229. allocator here, because the register colouring has already occured !!
  1230. }
  1231. procedure tcgppc.g_proc_entry(list: TAsmList; localsize: longint;
  1232. nostackframe: boolean);
  1233. var
  1234. firstregfpu, firstreggpr: TSuperRegister;
  1235. needslinkreg: boolean;
  1236. fprcount, gprcount : aint;
  1237. { Save standard registers, both FPR and GPR; does not support VMX/Altivec }
  1238. procedure save_standard_registers;
  1239. var
  1240. regcount : TSuperRegister;
  1241. href : TReference;
  1242. mayNeedLRStore : boolean;
  1243. begin
  1244. { there are two ways to do this: manually, by generating a few "std" instructions,
  1245. or via the restore helper functions. The latter are selected by the -Og switch,
  1246. i.e. "optimize for size" }
  1247. if (cs_opt_size in current_settings.optimizerswitches) and
  1248. (target_info.system <> system_powerpc64_darwin) then begin
  1249. mayNeedLRStore := false;
  1250. if ((fprcount > 0) and (gprcount > 0)) then begin
  1251. a_op_const_reg_reg(list, OP_SUB, OS_INT, 8 * fprcount, NR_R1, NR_R12);
  1252. a_call_name_direct(list, '_savegpr1_' + intToStr(32-gprcount), false, false, false);
  1253. a_call_name_direct(list, '_savefpr_' + intToStr(32-fprcount), false, false, false);
  1254. end else if (gprcount > 0) then
  1255. a_call_name_direct(list, '_savegpr0_' + intToStr(32-gprcount), false, false, false)
  1256. else if (fprcount > 0) then
  1257. a_call_name_direct(list, '_savefpr_' + intToStr(32-fprcount), false, false, false)
  1258. else
  1259. mayNeedLRStore := true;
  1260. end else begin
  1261. { save registers, FPU first, then GPR }
  1262. reference_reset_base(href, NR_STACK_POINTER_REG, -8);
  1263. if (fprcount > 0) then
  1264. for regcount := RS_F31 downto firstregfpu do begin
  1265. a_loadfpu_reg_ref(list, OS_FLOAT, OS_FLOAT, newreg(R_FPUREGISTER,
  1266. regcount, R_SUBNONE), href);
  1267. dec(href.offset, tcgsize2size[OS_FLOAT]);
  1268. end;
  1269. if (gprcount > 0) then
  1270. for regcount := RS_R31 downto firstreggpr do begin
  1271. a_load_reg_ref(list, OS_INT, OS_INT, newreg(R_INTREGISTER, regcount,
  1272. R_SUBNONE), href);
  1273. dec(href.offset, tcgsize2size[OS_INT]);
  1274. end;
  1275. { VMX registers not supported by FPC atm }
  1276. { in this branch we always need to store LR ourselves}
  1277. mayNeedLRStore := true;
  1278. end;
  1279. { we may need to store R0 (=LR) ourselves }
  1280. if ((cs_profile in init_settings.moduleswitches) or (mayNeedLRStore)) and (needslinkreg) then begin
  1281. reference_reset_base(href, NR_STACK_POINTER_REG, LA_LR_ELF);
  1282. list.concat(taicpu.op_reg_ref(A_STD, NR_R0, href));
  1283. end;
  1284. end;
  1285. var
  1286. href: treference;
  1287. begin
  1288. calcFirstUsedFPR(firstregfpu, fprcount);
  1289. calcFirstUsedGPR(firstreggpr, gprcount);
  1290. { calculate real stack frame size }
  1291. localsize := tppcprocinfo(current_procinfo).calc_stackframe_size(
  1292. gprcount, fprcount);
  1293. { determine whether we need to save the link register }
  1294. needslinkreg :=
  1295. not(nostackframe) and
  1296. (save_lr_in_prologue or
  1297. ((cs_opt_size in current_settings.optimizerswitches) and
  1298. ((fprcount > 0) or
  1299. (gprcount > 0))));
  1300. a_reg_alloc(list, NR_STACK_POINTER_REG);
  1301. a_reg_alloc(list, NR_R0);
  1302. { move link register to r0 }
  1303. if (needslinkreg) then
  1304. list.concat(taicpu.op_reg(A_MFLR, NR_R0));
  1305. save_standard_registers;
  1306. { save old stack frame pointer }
  1307. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then begin
  1308. a_reg_alloc(list, NR_OLD_STACK_POINTER_REG);
  1309. list.concat(taicpu.op_reg_reg(A_MR, NR_OLD_STACK_POINTER_REG, NR_STACK_POINTER_REG));
  1310. end;
  1311. { create stack frame }
  1312. if (not nostackframe) and (localsize > 0) and
  1313. tppcprocinfo(current_procinfo).needstackframe then begin
  1314. if (localsize <= high(smallint)) then begin
  1315. reference_reset_base(href, NR_STACK_POINTER_REG, -localsize);
  1316. a_load_store(list, A_STDU, NR_STACK_POINTER_REG, href);
  1317. end else begin
  1318. reference_reset_base(href, NR_NO, -localsize);
  1319. { Use R0 for loading the constant (which is definitely > 32k when entering
  1320. this branch).
  1321. Inlined at this position because it must not use temp registers because
  1322. register allocations have already been done }
  1323. { Code template:
  1324. lis r0,ofs@highest
  1325. ori r0,r0,ofs@higher
  1326. sldi r0,r0,32
  1327. oris r0,r0,ofs@h
  1328. ori r0,r0,ofs@l
  1329. }
  1330. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, word(href.offset shr 48)));
  1331. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset shr 32)));
  1332. list.concat(taicpu.op_reg_reg_const(A_SLDI, NR_R0, NR_R0, 32));
  1333. list.concat(taicpu.op_reg_reg_const(A_ORIS, NR_R0, NR_R0, word(href.offset shr 16)));
  1334. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset)));
  1335. list.concat(taicpu.op_reg_reg_reg(A_STDUX, NR_R1, NR_R1, NR_R0));
  1336. end;
  1337. end;
  1338. { CR register not used by FPC atm }
  1339. { keep R1 allocated??? }
  1340. a_reg_dealloc(list, NR_R0);
  1341. end;
  1342. { Generates the exit code for a method.
  1343. This procedure may be called before, as well as after g_stackframe_entry
  1344. is called.
  1345. IMPORTANT: registers are not to be allocated through the register
  1346. allocator here, because the register colouring has already occured !!
  1347. }
  1348. procedure tcgppc.g_proc_exit(list: TAsmList; parasize: longint; nostackframe:
  1349. boolean);
  1350. var
  1351. firstregfpu, firstreggpr: TSuperRegister;
  1352. needslinkreg : boolean;
  1353. fprcount, gprcount: aint;
  1354. { Restore standard registers, both FPR and GPR; does not support VMX/Altivec }
  1355. procedure restore_standard_registers;
  1356. var
  1357. { flag indicating whether we need to manually add the exit code (e.g. blr instruction)
  1358. or not }
  1359. needsExitCode : Boolean;
  1360. href : treference;
  1361. regcount : TSuperRegister;
  1362. begin
  1363. { there are two ways to do this: manually, by generating a few "ld" instructions,
  1364. or via the restore helper functions. The latter are selected by the -Og switch,
  1365. i.e. "optimize for size" }
  1366. if (cs_opt_size in current_settings.optimizerswitches) then begin
  1367. needsExitCode := false;
  1368. if ((fprcount > 0) and (gprcount > 0)) then begin
  1369. a_op_const_reg_reg(list, OP_SUB, OS_INT, 8 * fprcount, NR_R1, NR_R12);
  1370. a_call_name_direct(list, '_restgpr1_' + intToStr(32-gprcount), false, false, false);
  1371. a_jmp_name_direct(list, '_restfpr_' + intToStr(32-fprcount), false);
  1372. end else if (gprcount > 0) then
  1373. a_jmp_name_direct(list, '_restgpr0_' + intToStr(32-gprcount), false)
  1374. else if (fprcount > 0) then
  1375. a_jmp_name_direct(list, '_restfpr_' + intToStr(32-fprcount), false)
  1376. else
  1377. needsExitCode := true;
  1378. end else begin
  1379. needsExitCode := true;
  1380. { restore registers, FPU first, GPR next }
  1381. reference_reset_base(href, NR_STACK_POINTER_REG, -tcgsize2size[OS_FLOAT]);
  1382. if (fprcount > 0) then
  1383. for regcount := RS_F31 downto firstregfpu do begin
  1384. a_loadfpu_ref_reg(list, OS_FLOAT, OS_FLOAT, href, newreg(R_FPUREGISTER, regcount,
  1385. R_SUBNONE));
  1386. dec(href.offset, tcgsize2size[OS_FLOAT]);
  1387. end;
  1388. if (gprcount > 0) then
  1389. for regcount := RS_R31 downto firstreggpr do begin
  1390. a_load_ref_reg(list, OS_INT, OS_INT, href, newreg(R_INTREGISTER, regcount,
  1391. R_SUBNONE));
  1392. dec(href.offset, tcgsize2size[OS_INT]);
  1393. end;
  1394. { VMX not supported by FPC atm }
  1395. end;
  1396. if (needsExitCode) then begin
  1397. { restore LR (if needed) }
  1398. if (needslinkreg) then begin
  1399. reference_reset_base(href, NR_STACK_POINTER_REG, LA_LR_ELF);
  1400. list.concat(taicpu.op_reg_ref(A_LD, NR_R0, href));
  1401. list.concat(taicpu.op_reg(A_MTLR, NR_R0));
  1402. end;
  1403. { generate return instruction }
  1404. list.concat(taicpu.op_none(A_BLR));
  1405. end;
  1406. end;
  1407. var
  1408. href: treference;
  1409. localsize : aint;
  1410. begin
  1411. calcFirstUsedFPR(firstregfpu, fprcount);
  1412. calcFirstUsedGPR(firstreggpr, gprcount);
  1413. { determine whether we need to restore the link register }
  1414. needslinkreg :=
  1415. not(nostackframe) and
  1416. (((not (po_assembler in current_procinfo.procdef.procoptions)) and
  1417. ((pi_do_call in current_procinfo.flags) or (cs_profile in init_settings.moduleswitches))) or
  1418. ((cs_opt_size in current_settings.optimizerswitches) and ((fprcount > 0) or (gprcount > 0))) or
  1419. ([cs_lineinfo, cs_debuginfo] * current_settings.moduleswitches <> []));
  1420. { calculate stack frame }
  1421. localsize := tppcprocinfo(current_procinfo).calc_stackframe_size(
  1422. gprcount, fprcount);
  1423. { CR register not supported }
  1424. { restore stack pointer }
  1425. if (not nostackframe) and (localsize > 0) and
  1426. tppcprocinfo(current_procinfo).needstackframe then begin
  1427. if (localsize <= high(smallint)) then begin
  1428. list.concat(taicpu.op_reg_reg_const(A_ADDI, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, localsize));
  1429. end else begin
  1430. reference_reset_base(href, NR_NO, localsize);
  1431. { use R0 for loading the constant (which is definitely > 32k when entering
  1432. this branch)
  1433. Inlined because it must not use temp registers because register allocations
  1434. have already been done
  1435. }
  1436. { Code template:
  1437. lis r0,ofs@highest
  1438. ori r0,ofs@higher
  1439. sldi r0,r0,32
  1440. oris r0,r0,ofs@h
  1441. ori r0,r0,ofs@l
  1442. }
  1443. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, word(href.offset shr 48)));
  1444. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset shr 32)));
  1445. list.concat(taicpu.op_reg_reg_const(A_SLDI, NR_R0, NR_R0, 32));
  1446. list.concat(taicpu.op_reg_reg_const(A_ORIS, NR_R0, NR_R0, word(href.offset shr 16)));
  1447. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset)));
  1448. list.concat(taicpu.op_reg_reg_reg(A_ADD, NR_R1, NR_R1, NR_R0));
  1449. end;
  1450. end;
  1451. restore_standard_registers;
  1452. end;
  1453. procedure tcgppc.a_loadaddr_ref_reg(list: TAsmList; const ref: treference; r:
  1454. tregister);
  1455. var
  1456. ref2, tmpref: treference;
  1457. { register used to construct address }
  1458. tempreg : TRegister;
  1459. begin
  1460. if (target_info.system = system_powerpc64_darwin) then
  1461. begin
  1462. inherited a_loadaddr_ref_reg(list,ref,r);
  1463. exit;
  1464. end;
  1465. ref2 := ref;
  1466. fixref(list, ref2);
  1467. { load a symbol }
  1468. if (assigned(ref2.symbol) or (hasLargeOffset(ref2))) then begin
  1469. { add the symbol's value to the base of the reference, and if the }
  1470. { reference doesn't have a base, create one }
  1471. reference_reset(tmpref);
  1472. tmpref.offset := ref2.offset;
  1473. tmpref.symbol := ref2.symbol;
  1474. tmpref.relsymbol := ref2.relsymbol;
  1475. { load 64 bit reference into r. If the reference already has a base register,
  1476. first load the 64 bit value into a temp register, then add it to the result
  1477. register rD }
  1478. if (ref2.base <> NR_NO) then begin
  1479. { already have a base register, so allocate a new one }
  1480. tempreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1481. end else begin
  1482. tempreg := r;
  1483. end;
  1484. { code for loading a reference from a symbol into a register rD }
  1485. (*
  1486. lis rX,SYM@highest
  1487. ori rX,SYM@higher
  1488. sldi rX,rX,32
  1489. oris rX,rX,SYM@h
  1490. ori rX,rX,SYM@l
  1491. *)
  1492. {$IFDEF EXTDEBUG}
  1493. list.concat(tai_comment.create(strpnew('loadaddr_ref_reg ')));
  1494. {$ENDIF EXTDEBUG}
  1495. if (assigned(tmpref.symbol)) then begin
  1496. tmpref.refaddr := addr_highest;
  1497. list.concat(taicpu.op_reg_ref(A_LIS, tempreg, tmpref));
  1498. tmpref.refaddr := addr_higher;
  1499. list.concat(taicpu.op_reg_reg_ref(A_ORI, tempreg, tempreg, tmpref));
  1500. list.concat(taicpu.op_reg_reg_const(A_SLDI, tempreg, tempreg, 32));
  1501. tmpref.refaddr := addr_high;
  1502. list.concat(taicpu.op_reg_reg_ref(A_ORIS, tempreg, tempreg, tmpref));
  1503. tmpref.refaddr := addr_low;
  1504. list.concat(taicpu.op_reg_reg_ref(A_ORI, tempreg, tempreg, tmpref));
  1505. end else
  1506. a_load_const_reg(list, OS_ADDR, tmpref.offset, tempreg);
  1507. { if there's already a base register, add the temp register contents to
  1508. the base register }
  1509. if (ref2.base <> NR_NO) then begin
  1510. list.concat(taicpu.op_reg_reg_reg(A_ADD, r, tempreg, ref2.base));
  1511. end;
  1512. end else if (ref2.offset <> 0) then begin
  1513. { no symbol, but offset <> 0 }
  1514. if (ref2.base <> NR_NO) then begin
  1515. a_op_const_reg_reg(list, OP_ADD, OS_64, ref2.offset, ref2.base, r)
  1516. { FixRef makes sure that "(ref.index <> R_NO) and (ref.offset <> 0)" never
  1517. occurs, so now only ref.offset has to be loaded }
  1518. end else begin
  1519. a_load_const_reg(list, OS_64, ref2.offset, r);
  1520. end;
  1521. end else if (ref2.index <> NR_NO) then begin
  1522. list.concat(taicpu.op_reg_reg_reg(A_ADD, r, ref2.base, ref2.index))
  1523. end else if (ref2.base <> NR_NO) and
  1524. (r <> ref2.base) then begin
  1525. a_load_reg_reg(list, OS_ADDR, OS_ADDR, ref2.base, r)
  1526. end else begin
  1527. list.concat(taicpu.op_reg_const(A_LI, r, 0));
  1528. end;
  1529. end;
  1530. { ************* concatcopy ************ }
  1531. procedure tcgppc.g_concatcopy(list: TAsmList; const source, dest: treference;
  1532. len: aint);
  1533. var
  1534. countreg, tempreg:TRegister;
  1535. src, dst: TReference;
  1536. lab: tasmlabel;
  1537. count, count2, step: longint;
  1538. size: tcgsize;
  1539. begin
  1540. {$IFDEF extdebug}
  1541. if len > high(aint) then
  1542. internalerror(2002072704);
  1543. list.concat(tai_comment.create(strpnew('g_concatcopy1 ' + inttostr(len) + ' bytes left ')));
  1544. {$ENDIF extdebug}
  1545. { if the references are equal, exit, there is no need to copy anything }
  1546. if references_equal(source, dest) or
  1547. (len=0) then
  1548. exit;
  1549. { make sure short loads are handled as optimally as possible;
  1550. note that the data here never overlaps, so we can do a forward
  1551. copy at all times.
  1552. NOTE: maybe use some scratch registers to pair load/store instructions
  1553. }
  1554. if (len <= 8) then begin
  1555. src := source; dst := dest;
  1556. {$IFDEF extdebug}
  1557. list.concat(tai_comment.create(strpnew('g_concatcopy3 ' + inttostr(src.offset) + ' ' + inttostr(dst.offset))));
  1558. {$ENDIF extdebug}
  1559. while (len <> 0) do begin
  1560. if (len = 8) then begin
  1561. a_load_ref_ref(list, OS_64, OS_64, src, dst);
  1562. dec(len, 8);
  1563. end else if (len >= 4) then begin
  1564. a_load_ref_ref(list, OS_32, OS_32, src, dst);
  1565. inc(src.offset, 4); inc(dst.offset, 4);
  1566. dec(len, 4);
  1567. end else if (len >= 2) then begin
  1568. a_load_ref_ref(list, OS_16, OS_16, src, dst);
  1569. inc(src.offset, 2); inc(dst.offset, 2);
  1570. dec(len, 2);
  1571. end else begin
  1572. a_load_ref_ref(list, OS_8, OS_8, src, dst);
  1573. inc(src.offset, 1); inc(dst.offset, 1);
  1574. dec(len, 1);
  1575. end;
  1576. end;
  1577. exit;
  1578. end;
  1579. {$IFDEF extdebug}
  1580. list.concat(tai_comment.create(strpnew('g_concatcopy2 ' + inttostr(len) + ' bytes left ')));
  1581. {$ENDIF extdebug}
  1582. if not(source.alignment in [1,2]) and
  1583. not(dest.alignment in [1,2]) then
  1584. begin
  1585. count:=len div 8;
  1586. step:=8;
  1587. size:=OS_64;
  1588. end
  1589. else
  1590. begin
  1591. count:=len div 4;
  1592. step:=4;
  1593. size:=OS_32;
  1594. end;
  1595. tempreg:=getintregister(list,size);
  1596. reference_reset(src);
  1597. reference_reset(dst);
  1598. { load the address of source into src.base }
  1599. if (count > 4) or
  1600. not issimpleref(source) or
  1601. ((source.index <> NR_NO) and
  1602. ((source.offset + len) > high(smallint))) then begin
  1603. src.base := getaddressregister(list);
  1604. a_loadaddr_ref_reg(list, source, src.base);
  1605. end else begin
  1606. src := source;
  1607. end;
  1608. { load the address of dest into dst.base }
  1609. if (count > 4) or
  1610. not issimpleref(dest) or
  1611. ((dest.index <> NR_NO) and
  1612. ((dest.offset + len) > high(smallint))) then begin
  1613. dst.base := getaddressregister(list);
  1614. a_loadaddr_ref_reg(list, dest, dst.base);
  1615. end else begin
  1616. dst := dest;
  1617. end;
  1618. { generate a loop }
  1619. if count > 4 then begin
  1620. { the offsets are zero after the a_loadaddress_ref_reg and just
  1621. have to be set to step. I put an Inc there so debugging may be
  1622. easier (should offset be different from zero here, it will be
  1623. easy to notice in the generated assembler }
  1624. inc(dst.offset, step);
  1625. inc(src.offset, step);
  1626. list.concat(taicpu.op_reg_reg_const(A_SUBI, src.base, src.base, step));
  1627. list.concat(taicpu.op_reg_reg_const(A_SUBI, dst.base, dst.base, step));
  1628. countreg := getintregister(list, OS_INT);
  1629. a_load_const_reg(list, OS_INT, count, countreg);
  1630. current_asmdata.getjumplabel(lab);
  1631. a_label(list, lab);
  1632. list.concat(taicpu.op_reg_reg_const(A_SUBIC_, countreg, countreg, 1));
  1633. if (size=OS_64) then
  1634. begin
  1635. list.concat(taicpu.op_reg_ref(A_LDU, tempreg, src));
  1636. list.concat(taicpu.op_reg_ref(A_STDU, tempreg, dst));
  1637. end
  1638. else
  1639. begin
  1640. list.concat(taicpu.op_reg_ref(A_LWZU, tempreg, src));
  1641. list.concat(taicpu.op_reg_ref(A_STWU, tempreg, dst));
  1642. end;
  1643. a_jmp(list, A_BC, C_NE, 0, lab);
  1644. a_reg_sync(list,src.base);
  1645. a_reg_sync(list,dst.base);
  1646. a_reg_sync(list,countreg);
  1647. len := len mod step;
  1648. count := 0;
  1649. end;
  1650. { unrolled loop }
  1651. if count > 0 then begin
  1652. for count2 := 1 to count do begin
  1653. a_load_ref_reg(list, size, size, src, tempreg);
  1654. a_load_reg_ref(list, size, size, tempreg, dst);
  1655. inc(src.offset, step);
  1656. inc(dst.offset, step);
  1657. end;
  1658. len := len mod step;
  1659. end;
  1660. if (len and 4) <> 0 then begin
  1661. a_load_ref_reg(list, OS_32, OS_32, src, tempreg);
  1662. a_load_reg_ref(list, OS_32, OS_32, tempreg, dst);
  1663. inc(src.offset, 4);
  1664. inc(dst.offset, 4);
  1665. end;
  1666. { copy the leftovers }
  1667. if (len and 2) <> 0 then begin
  1668. a_load_ref_reg(list, OS_16, OS_16, src, tempreg);
  1669. a_load_reg_ref(list, OS_16, OS_16, tempreg, dst);
  1670. inc(src.offset, 2);
  1671. inc(dst.offset, 2);
  1672. end;
  1673. if (len and 1) <> 0 then begin
  1674. a_load_ref_reg(list, OS_8, OS_8, src, tempreg);
  1675. a_load_reg_ref(list, OS_8, OS_8, tempreg, dst);
  1676. end;
  1677. end;
  1678. procedure tcgppc.g_external_wrapper(list: TAsmList; pd: TProcDef; const externalname: string);
  1679. var
  1680. href : treference;
  1681. begin
  1682. if (target_info.system <> system_powerpc64_linux) then begin
  1683. inherited;
  1684. exit;
  1685. end;
  1686. { for ppc64/linux emit correct code which sets up a stack frame and then calls the
  1687. external method normally to ensure that the GOT/TOC will be loaded correctly if
  1688. required.
  1689. It's not really advantageous to use cg methods here because they are too specialized.
  1690. I.e. the resulting code sequence looks as follows:
  1691. mflr r0
  1692. std r0, 16(r1)
  1693. stdu r1, -112(r1)
  1694. bl <external_method>
  1695. nop
  1696. addi r1, r1, 112
  1697. ld r0, 16(r1)
  1698. mtlr r0
  1699. blr
  1700. }
  1701. list.concat(taicpu.op_reg(A_MFLR, NR_R0));
  1702. reference_reset_base(href, NR_STACK_POINTER_REG, 16);
  1703. list.concat(taicpu.op_reg_ref(A_STD, NR_R0, href));
  1704. reference_reset_base(href, NR_STACK_POINTER_REG, -MINIMUM_STACKFRAME_SIZE);
  1705. list.concat(taicpu.op_reg_ref(A_STDU, NR_STACK_POINTER_REG, href));
  1706. list.concat(taicpu.op_sym(A_BL, current_asmdata.RefAsmSymbol(externalname)));
  1707. list.concat(taicpu.op_none(A_NOP));
  1708. list.concat(taicpu.op_reg_reg_const(A_ADDI, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, MINIMUM_STACKFRAME_SIZE));
  1709. reference_reset_base(href, NR_STACK_POINTER_REG, LA_LR_ELF);
  1710. list.concat(taicpu.op_reg_ref(A_LD, NR_R0, href));
  1711. list.concat(taicpu.op_reg(A_MTLR, NR_R0));
  1712. list.concat(taicpu.op_none(A_BLR));
  1713. end;
  1714. {***************** This is private property, keep out! :) *****************}
  1715. procedure tcgppc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  1716. const
  1717. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  1718. begin
  1719. {$IFDEF EXTDEBUG}
  1720. list.concat(tai_comment.create(strpnew('maybeadjustresult op = ' + cgop2string(op) + ' size = ' + cgsize2string(size))));
  1721. {$ENDIF EXTDEBUG}
  1722. if (op in overflowops) and (size in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32]) then
  1723. a_load_reg_reg(list, OS_64, size, dst, dst);
  1724. end;
  1725. function tcgppc.issimpleref(const ref: treference): boolean;
  1726. begin
  1727. if (ref.base = NR_NO) and
  1728. (ref.index <> NR_NO) then
  1729. internalerror(200208101);
  1730. result :=
  1731. not (assigned(ref.symbol)) and
  1732. (((ref.index = NR_NO) and
  1733. (ref.offset >= low(smallint)) and
  1734. (ref.offset <= high(smallint))) or
  1735. ((ref.index <> NR_NO) and
  1736. (ref.offset = 0)));
  1737. end;
  1738. procedure tcgppc.a_load_store(list: TAsmList; op: tasmop; reg: tregister;
  1739. ref: treference);
  1740. procedure maybefixup64bitoffset;
  1741. var
  1742. tmpreg: tregister;
  1743. begin
  1744. { for some instructions we need to check that the offset is divisible by at
  1745. least four. If not, add the bytes which are "off" to the base register and
  1746. adjust the offset accordingly }
  1747. case op of
  1748. A_LD, A_LDU, A_STD, A_STDU, A_LWA :
  1749. if ((ref.offset mod 4) <> 0) then begin
  1750. tmpreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1751. if (ref.base <> NR_NO) then begin
  1752. a_op_const_reg_reg(list, OP_ADD, OS_ADDR, ref.offset mod 4, ref.base, tmpreg);
  1753. ref.base := tmpreg;
  1754. end else begin
  1755. list.concat(taicpu.op_reg_const(A_LI, tmpreg, ref.offset mod 4));
  1756. ref.base := tmpreg;
  1757. end;
  1758. ref.offset := (ref.offset div 4) * 4;
  1759. end;
  1760. end;
  1761. end;
  1762. var
  1763. tmpreg, tmpreg2: tregister;
  1764. tmpref: treference;
  1765. largeOffset: Boolean;
  1766. begin
  1767. if (target_info.system = system_powerpc64_darwin) then
  1768. begin
  1769. { darwin/ppc64 works with 32 bit relocatable symbol addresses }
  1770. maybefixup64bitoffset;
  1771. inherited a_load_store(list,op,reg,ref);
  1772. exit
  1773. end;
  1774. { at this point there must not be a combination of values in the ref treference
  1775. which is not possible to directly map to instructions of the PowerPC architecture }
  1776. if (ref.index <> NR_NO) and ((ref.offset <> 0) or (assigned(ref.symbol))) then
  1777. internalerror(200310131);
  1778. { if this is a PIC'ed address, handle it and exit }
  1779. if (ref.refaddr = addr_pic) then begin
  1780. if (ref.offset <> 0) then
  1781. internalerror(2006010501);
  1782. if (ref.index <> NR_NO) then
  1783. internalerror(2006010502);
  1784. if (not assigned(ref.symbol)) then
  1785. internalerror(200601050);
  1786. list.concat(taicpu.op_reg_ref(op, reg, ref));
  1787. exit;
  1788. end;
  1789. maybefixup64bitoffset;
  1790. {$IFDEF EXTDEBUG}
  1791. list.concat(tai_comment.create(strpnew('a_load_store1 ' + BoolToStr(ref.refaddr = addr_pic))));
  1792. {$ENDIF EXTDEBUG}
  1793. { if we have to load/store from a symbol or large addresses, use a temporary register
  1794. containing the address }
  1795. if (assigned(ref.symbol) or (hasLargeOffset(ref))) then begin
  1796. tmpreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1797. if (hasLargeOffset(ref) and (ref.base = NR_NO)) then begin
  1798. ref.base := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1799. a_load_const_reg(list, OS_ADDR, ref.offset, ref.base);
  1800. ref.offset := 0;
  1801. end;
  1802. reference_reset(tmpref);
  1803. tmpref.symbol := ref.symbol;
  1804. tmpref.relsymbol := ref.relsymbol;
  1805. tmpref.offset := ref.offset;
  1806. if (ref.base <> NR_NO) then begin
  1807. { As long as the TOC isn't working we try to achieve highest speed (in this
  1808. case by allowing instructions execute in parallel) as possible at the cost
  1809. of using another temporary register. So the code template when there is
  1810. a base register and an offset is the following:
  1811. lis rT1, SYM+offs@highest
  1812. ori rT1, rT1, SYM+offs@higher
  1813. lis rT2, SYM+offs@hi
  1814. ori rT2, SYM+offs@lo
  1815. rldimi rT2, rT1, 32
  1816. <op>X reg, base, rT2
  1817. }
  1818. tmpreg2 := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1819. if (assigned(tmpref.symbol)) then begin
  1820. tmpref.refaddr := addr_highest;
  1821. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg, tmpref));
  1822. tmpref.refaddr := addr_higher;
  1823. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg, tmpreg, tmpref));
  1824. tmpref.refaddr := addr_high;
  1825. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg2, tmpref));
  1826. tmpref.refaddr := addr_low;
  1827. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg2, tmpreg2, tmpref));
  1828. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, tmpreg2, tmpreg, 32, 0));
  1829. end else
  1830. a_load_const_reg(list, OS_ADDR, tmpref.offset, tmpreg2);
  1831. reference_reset(tmpref);
  1832. tmpref.base := ref.base;
  1833. tmpref.index := tmpreg2;
  1834. case op of
  1835. { the code generator doesn't generate update instructions anyway, so
  1836. error out on those instructions }
  1837. A_LBZ : op := A_LBZX;
  1838. A_LHZ : op := A_LHZX;
  1839. A_LWZ : op := A_LWZX;
  1840. A_LD : op := A_LDX;
  1841. A_LHA : op := A_LHAX;
  1842. A_LWA : op := A_LWAX;
  1843. A_LFS : op := A_LFSX;
  1844. A_LFD : op := A_LFDX;
  1845. A_STB : op := A_STBX;
  1846. A_STH : op := A_STHX;
  1847. A_STW : op := A_STWX;
  1848. A_STD : op := A_STDX;
  1849. A_STFS : op := A_STFSX;
  1850. A_STFD : op := A_STFDX;
  1851. else
  1852. { unknown load/store opcode }
  1853. internalerror(2005101302);
  1854. end;
  1855. list.concat(taicpu.op_reg_ref(op, reg, tmpref));
  1856. end else begin
  1857. { when accessing value from a reference without a base register, use the
  1858. following code template:
  1859. lis rT,SYM+offs@highesta
  1860. ori rT,SYM+offs@highera
  1861. sldi rT,rT,32
  1862. oris rT,rT,SYM+offs@ha
  1863. ld rD,SYM+offs@l(rT)
  1864. }
  1865. tmpref.refaddr := addr_highesta;
  1866. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg, tmpref));
  1867. tmpref.refaddr := addr_highera;
  1868. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg, tmpreg, tmpref));
  1869. list.concat(taicpu.op_reg_reg_const(A_SLDI, tmpreg, tmpreg, 32));
  1870. tmpref.refaddr := addr_higha;
  1871. list.concat(taicpu.op_reg_reg_ref(A_ORIS, tmpreg, tmpreg, tmpref));
  1872. tmpref.base := tmpreg;
  1873. tmpref.refaddr := addr_low;
  1874. list.concat(taicpu.op_reg_ref(op, reg, tmpref));
  1875. end;
  1876. end else begin
  1877. list.concat(taicpu.op_reg_ref(op, reg, ref));
  1878. end;
  1879. end;
  1880. procedure tcgppc.loadConstantPIC(list : TAsmList; size : TCGSize; a : aint; reg : TRegister);
  1881. var
  1882. l: tasmsymbol;
  1883. ref: treference;
  1884. symname : string;
  1885. begin
  1886. maybe_new_object_file(current_asmdata.asmlists[al_picdata]);
  1887. symname := '_$' + current_asmdata.name + '$toc$' + hexstr(a, sizeof(a)*2);
  1888. l:=current_asmdata.getasmsymbol(symname);
  1889. if not(assigned(l)) then begin
  1890. l:=current_asmdata.DefineAsmSymbol(symname,AB_GLOBAL, AT_DATA);
  1891. current_asmdata.asmlists[al_picdata].concat(tai_section.create(sec_toc, '.toc', 8));
  1892. current_asmdata.asmlists[al_picdata].concat(tai_symbol.create_global(l,0));
  1893. current_asmdata.asmlists[al_picdata].concat(tai_directive.create(asd_toc_entry, symname + '[TC], ' + inttostr(a)));
  1894. end;
  1895. reference_reset_symbol(ref,l,0);
  1896. ref.base := NR_R2;
  1897. ref.refaddr := addr_no;
  1898. {$IFDEF EXTDEBUG}
  1899. list.concat(tai_comment.create(strpnew('loading value from TOC reference for ' + symname)));
  1900. {$ENDIF EXTDEBUG}
  1901. cg.a_load_ref_reg(list, OS_INT, OS_INT, ref, reg);
  1902. end;
  1903. begin
  1904. cg := tcgppc.create;
  1905. end.