cgcpu.pas 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,cg64f32,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu;
  27. type
  28. TCgSparc=class(tcg)
  29. protected
  30. function IsSimpleRef(const ref:treference):boolean;
  31. public
  32. procedure init_register_allocators;override;
  33. procedure done_register_allocators;override;
  34. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. { sparc special, needed by cg64 }
  36. procedure make_simple_ref(list:TAsmList;var ref: treference);
  37. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  38. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  39. { parameter }
  40. procedure a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  41. procedure a_param_ref(list:TAsmList;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  42. procedure a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  44. procedure a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  45. procedure a_call_name(list:TAsmList;const s:string);override;
  46. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  47. { General purpose instructions }
  48. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  49. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  50. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  51. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  52. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  53. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. { move instructions }
  55. procedure a_load_const_reg(list:TAsmList;size:tcgsize;a:aint;reg:tregister);override;
  56. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:aint;const ref:TReference);override;
  57. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  58. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  59. procedure a_load_reg_reg(list:TAsmList;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  60. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  61. { fpu move instructions }
  62. procedure a_loadfpu_reg_reg(list:TAsmList;size:tcgsize;reg1, reg2:tregister);override;
  63. procedure a_loadfpu_ref_reg(list:TAsmList;size:tcgsize;const ref:TReference;reg:tregister);override;
  64. procedure a_loadfpu_reg_ref(list:TAsmList;size:tcgsize;reg:tregister;const ref:TReference);override;
  65. { comparison operations }
  66. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  67. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  68. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  69. procedure a_jmp_name(list : TAsmList;const s : string);override;
  70. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  71. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  72. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  73. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  74. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  75. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  76. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  77. procedure g_restore_standard_registers(list:TAsmList);override;
  78. procedure g_save_standard_registers(list : TAsmList);override;
  79. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  80. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);override;
  81. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  82. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  83. end;
  84. TCg64Sparc=class(tcg64f32)
  85. private
  86. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  87. public
  88. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);override;
  89. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);override;
  90. procedure a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);override;
  91. procedure a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);override;
  92. procedure a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);override;
  93. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  94. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  95. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  96. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  97. end;
  98. const
  99. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  100. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR
  101. );
  102. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  103. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc
  104. );
  105. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  106. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  107. );
  108. implementation
  109. uses
  110. globals,verbose,systems,cutils,
  111. paramgr,fmodule,
  112. tgobj,
  113. procinfo,cpupi;
  114. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  115. begin
  116. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  117. InternalError(2002100804);
  118. result :=not(assigned(ref.symbol))and
  119. (((ref.index = NR_NO) and
  120. (ref.offset >= simm13lo) and
  121. (ref.offset <= simm13hi)) or
  122. ((ref.index <> NR_NO) and
  123. (ref.offset = 0)));
  124. end;
  125. procedure tcgsparc.make_simple_ref(list:TAsmList;var ref: treference);
  126. var
  127. tmpreg : tregister;
  128. tmpref : treference;
  129. begin
  130. tmpreg:=NR_NO;
  131. { Be sure to have a base register }
  132. if (ref.base=NR_NO) then
  133. begin
  134. ref.base:=ref.index;
  135. ref.index:=NR_NO;
  136. end;
  137. if (cs_create_pic in aktmoduleswitches) and
  138. assigned(ref.symbol) then
  139. begin
  140. tmpreg:=GetIntRegister(list,OS_INT);
  141. reference_reset(tmpref);
  142. tmpref.symbol:=ref.symbol;
  143. tmpref.refaddr:=addr_pic;
  144. if not(pi_needs_got in current_procinfo.flags) then
  145. internalerror(200501161);
  146. tmpref.index:=current_procinfo.got;
  147. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  148. ref.symbol:=nil;
  149. if (ref.index<>NR_NO) then
  150. begin
  151. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  152. ref.index:=tmpreg;
  153. end
  154. else
  155. begin
  156. if ref.base<>NR_NO then
  157. ref.index:=tmpreg
  158. else
  159. ref.base:=tmpreg;
  160. end;
  161. end;
  162. { When need to use SETHI, do it first }
  163. if assigned(ref.symbol) or
  164. (ref.offset<simm13lo) or
  165. (ref.offset>simm13hi) then
  166. begin
  167. tmpreg:=GetIntRegister(list,OS_INT);
  168. reference_reset(tmpref);
  169. tmpref.symbol:=ref.symbol;
  170. tmpref.offset:=ref.offset;
  171. tmpref.refaddr:=addr_hi;
  172. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  173. if (ref.offset=0) and (ref.index=NR_NO) and
  174. (ref.base=NR_NO) then
  175. begin
  176. ref.refaddr:=addr_lo;
  177. end
  178. else
  179. begin
  180. { Load the low part is left }
  181. tmpref.refaddr:=addr_lo;
  182. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  183. ref.offset:=0;
  184. { symbol is loaded }
  185. ref.symbol:=nil;
  186. end;
  187. if (ref.index<>NR_NO) then
  188. begin
  189. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  190. ref.index:=tmpreg;
  191. end
  192. else
  193. begin
  194. if ref.base<>NR_NO then
  195. ref.index:=tmpreg
  196. else
  197. ref.base:=tmpreg;
  198. end;
  199. end;
  200. if (ref.base<>NR_NO) then
  201. begin
  202. if (ref.index<>NR_NO) and
  203. ((ref.offset<>0) or assigned(ref.symbol)) then
  204. begin
  205. if tmpreg=NR_NO then
  206. tmpreg:=GetIntRegister(list,OS_INT);
  207. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  208. ref.base:=tmpreg;
  209. ref.index:=NR_NO;
  210. end;
  211. end;
  212. end;
  213. procedure tcgsparc.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  214. begin
  215. make_simple_ref(list,ref);
  216. if isstore then
  217. list.concat(taicpu.op_reg_ref(op,reg,ref))
  218. else
  219. list.concat(taicpu.op_ref_reg(op,ref,reg));
  220. end;
  221. procedure tcgsparc.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  222. var
  223. tmpreg : tregister;
  224. begin
  225. if (a<simm13lo) or
  226. (a>simm13hi) then
  227. begin
  228. tmpreg:=GetIntRegister(list,OS_INT);
  229. a_load_const_reg(list,OS_INT,a,tmpreg);
  230. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  231. end
  232. else
  233. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  234. end;
  235. {****************************************************************************
  236. Assembler code
  237. ****************************************************************************}
  238. procedure Tcgsparc.init_register_allocators;
  239. begin
  240. inherited init_register_allocators;
  241. if (cs_create_pic in aktmoduleswitches) and
  242. (pi_needs_got in current_procinfo.flags) then
  243. begin
  244. current_procinfo.got:=NR_L7;
  245. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  246. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  247. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  248. first_int_imreg,[]);
  249. end
  250. else
  251. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  252. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  253. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  254. first_int_imreg,[]);
  255. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  256. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  257. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  258. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  259. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  260. first_fpu_imreg,[]);
  261. end;
  262. procedure Tcgsparc.done_register_allocators;
  263. begin
  264. rg[R_INTREGISTER].free;
  265. rg[R_FPUREGISTER].free;
  266. inherited done_register_allocators;
  267. end;
  268. function tcgsparc.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  269. begin
  270. if size=OS_F64 then
  271. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  272. else
  273. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  274. end;
  275. procedure TCgSparc.a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);
  276. var
  277. Ref:TReference;
  278. begin
  279. paraloc.check_simple_location;
  280. case paraloc.location^.loc of
  281. LOC_REGISTER,LOC_CREGISTER:
  282. a_load_const_reg(list,size,a,paraloc.location^.register);
  283. LOC_REFERENCE:
  284. begin
  285. { Code conventions need the parameters being allocated in %o6+92 }
  286. with paraloc.location^.Reference do
  287. begin
  288. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  289. InternalError(2002081104);
  290. reference_reset_base(ref,index,offset);
  291. end;
  292. a_load_const_ref(list,size,a,ref);
  293. end;
  294. else
  295. InternalError(2002122200);
  296. end;
  297. end;
  298. procedure TCgSparc.a_param_ref(list:TAsmList;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  299. var
  300. ref: treference;
  301. tmpreg:TRegister;
  302. begin
  303. paraloc.check_simple_location;
  304. with paraloc.location^ do
  305. begin
  306. case loc of
  307. LOC_REGISTER,LOC_CREGISTER :
  308. a_load_ref_reg(list,sz,sz,r,Register);
  309. LOC_REFERENCE:
  310. begin
  311. { Code conventions need the parameters being allocated in %o6+92 }
  312. with Reference do
  313. begin
  314. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  315. InternalError(2002081104);
  316. reference_reset_base(ref,index,offset);
  317. end;
  318. tmpreg:=GetIntRegister(list,OS_INT);
  319. a_load_ref_reg(list,sz,sz,r,tmpreg);
  320. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  321. end;
  322. else
  323. internalerror(2002081103);
  324. end;
  325. end;
  326. end;
  327. procedure TCgSparc.a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);
  328. var
  329. Ref:TReference;
  330. TmpReg:TRegister;
  331. begin
  332. paraloc.check_simple_location;
  333. with paraloc.location^ do
  334. begin
  335. case loc of
  336. LOC_REGISTER,LOC_CREGISTER:
  337. a_loadaddr_ref_reg(list,r,register);
  338. LOC_REFERENCE:
  339. begin
  340. reference_reset(ref);
  341. ref.base := reference.index;
  342. ref.offset := reference.offset;
  343. tmpreg:=GetAddressRegister(list);
  344. a_loadaddr_ref_reg(list,r,tmpreg);
  345. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  346. end;
  347. else
  348. internalerror(2002080701);
  349. end;
  350. end;
  351. end;
  352. procedure tcgsparc.a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  353. var
  354. href,href2 : treference;
  355. hloc : pcgparalocation;
  356. begin
  357. href:=ref;
  358. hloc:=paraloc.location;
  359. while assigned(hloc) do
  360. begin
  361. case hloc^.loc of
  362. LOC_REGISTER :
  363. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  364. LOC_REFERENCE :
  365. begin
  366. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  367. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  368. end;
  369. else
  370. internalerror(200408241);
  371. end;
  372. inc(href.offset,tcgsize2size[hloc^.size]);
  373. hloc:=hloc^.next;
  374. end;
  375. end;
  376. procedure tcgsparc.a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  377. var
  378. href : treference;
  379. begin
  380. tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);
  381. a_loadfpu_reg_ref(list,size,r,href);
  382. a_paramfpu_ref(list,size,href,paraloc);
  383. tg.Ungettemp(list,href);
  384. end;
  385. procedure TCgSparc.a_call_name(list:TAsmList;const s:string);
  386. begin
  387. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s)));
  388. { Delay slot }
  389. list.concat(taicpu.op_none(A_NOP));
  390. end;
  391. procedure TCgSparc.a_call_reg(list:TAsmList;Reg:TRegister);
  392. begin
  393. list.concat(taicpu.op_reg(A_CALL,reg));
  394. { Delay slot }
  395. list.concat(taicpu.op_none(A_NOP));
  396. end;
  397. {********************** load instructions ********************}
  398. procedure TCgSparc.a_load_const_reg(list : TAsmList;size : TCGSize;a : aint;reg : TRegister);
  399. begin
  400. { we don't use the set instruction here because it could be evalutated to two
  401. instructions which would cause problems with the delay slot (FK) }
  402. if (a=0) then
  403. list.concat(taicpu.op_reg(A_CLR,reg))
  404. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  405. else if (a and aint($1fff))=0 then
  406. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  407. else if (a>=simm13lo) and (a<=simm13hi) then
  408. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  409. else
  410. begin
  411. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  412. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  413. end;
  414. end;
  415. procedure TCgSparc.a_load_const_ref(list : TAsmList;size : tcgsize;a : aint;const ref : TReference);
  416. begin
  417. if a=0 then
  418. a_load_reg_ref(list,size,size,NR_G0,ref)
  419. else
  420. inherited a_load_const_ref(list,size,a,ref);
  421. end;
  422. procedure TCgSparc.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  423. var
  424. op : tasmop;
  425. begin
  426. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  427. fromsize := tosize;
  428. case fromsize of
  429. { signed integer registers }
  430. OS_8,
  431. OS_S8:
  432. Op:=A_STB;
  433. OS_16,
  434. OS_S16:
  435. Op:=A_STH;
  436. OS_32,
  437. OS_S32:
  438. Op:=A_ST;
  439. else
  440. InternalError(2002122100);
  441. end;
  442. handle_load_store(list,true,op,reg,ref);
  443. end;
  444. procedure TCgSparc.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  445. var
  446. op : tasmop;
  447. begin
  448. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  449. fromsize := tosize;
  450. case fromsize of
  451. OS_S8:
  452. Op:=A_LDSB;{Load Signed Byte}
  453. OS_8:
  454. Op:=A_LDUB;{Load Unsigned Byte}
  455. OS_S16:
  456. Op:=A_LDSH;{Load Signed Halfword}
  457. OS_16:
  458. Op:=A_LDUH;{Load Unsigned Halfword}
  459. OS_S32,
  460. OS_32:
  461. Op:=A_LD;{Load Word}
  462. OS_S64,
  463. OS_64:
  464. Op:=A_LDD;{Load a Long Word}
  465. else
  466. InternalError(2002122101);
  467. end;
  468. handle_load_store(list,false,op,reg,ref);
  469. end;
  470. procedure TCgSparc.a_load_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  471. var
  472. instr : taicpu;
  473. begin
  474. if (tcgsize2size[tosize]<tcgsize2size[fromsize]) or
  475. (
  476. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and
  477. (tosize <> fromsize) and
  478. not(fromsize in [OS_32,OS_S32])
  479. ) then
  480. begin
  481. case tosize of
  482. OS_8 :
  483. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  484. OS_16 :
  485. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  486. OS_32,
  487. OS_S32 :
  488. begin
  489. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  490. list.Concat(instr);
  491. { Notify the register allocator that we have written a move instruction so
  492. it can try to eliminate it. }
  493. add_move_instruction(instr);
  494. end;
  495. OS_S8 :
  496. begin
  497. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  498. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  499. end;
  500. OS_S16 :
  501. begin
  502. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  503. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  504. end;
  505. else
  506. internalerror(2002090901);
  507. end;
  508. end
  509. else
  510. begin
  511. if reg1<>reg2 then
  512. begin
  513. { same size, only a register mov required }
  514. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  515. list.Concat(instr);
  516. { Notify the register allocator that we have written a move instruction so
  517. it can try to eliminate it. }
  518. add_move_instruction(instr);
  519. end;
  520. end;
  521. end;
  522. procedure TCgSparc.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  523. var
  524. tmpref,href : treference;
  525. hreg,tmpreg : tregister;
  526. begin
  527. href:=ref;
  528. if (href.base=NR_NO) and (href.index<>NR_NO) then
  529. internalerror(200306171);
  530. if (cs_create_pic in aktmoduleswitches) and
  531. assigned(href.symbol) then
  532. begin
  533. tmpreg:=GetIntRegister(list,OS_ADDR);
  534. reference_reset(tmpref);
  535. tmpref.symbol:=href.symbol;
  536. tmpref.refaddr:=addr_pic;
  537. if not(pi_needs_got in current_procinfo.flags) then
  538. internalerror(200501161);
  539. tmpref.base:=current_procinfo.got;
  540. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  541. href.symbol:=nil;
  542. if (href.index<>NR_NO) then
  543. begin
  544. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  545. href.index:=tmpreg;
  546. end
  547. else
  548. begin
  549. if href.base<>NR_NO then
  550. href.index:=tmpreg
  551. else
  552. href.base:=tmpreg;
  553. end;
  554. end;
  555. { At least big offset (need SETHI), maybe base and maybe index }
  556. if assigned(href.symbol) or
  557. (href.offset<simm13lo) or
  558. (href.offset>simm13hi) then
  559. begin
  560. hreg:=GetAddressRegister(list);
  561. reference_reset(tmpref);
  562. tmpref.symbol := href.symbol;
  563. tmpref.offset := href.offset;
  564. tmpref.refaddr := addr_hi;
  565. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  566. { Only the low part is left }
  567. tmpref.refaddr:=addr_lo;
  568. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  569. if href.base<>NR_NO then
  570. begin
  571. if href.index<>NR_NO then
  572. begin
  573. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  574. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  575. end
  576. else
  577. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  578. end
  579. else
  580. begin
  581. if hreg<>r then
  582. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  583. end;
  584. end
  585. else
  586. { At least small offset, maybe base and maybe index }
  587. if href.offset<>0 then
  588. begin
  589. if href.base<>NR_NO then
  590. begin
  591. if href.index<>NR_NO then
  592. begin
  593. hreg:=GetAddressRegister(list);
  594. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  595. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  596. end
  597. else
  598. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  599. end
  600. else
  601. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  602. end
  603. else
  604. { Both base and index }
  605. if href.index<>NR_NO then
  606. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  607. else
  608. { Only base }
  609. if href.base<>NR_NO then
  610. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  611. else
  612. { only offset, can be generated by absolute }
  613. a_load_const_reg(list,OS_ADDR,href.offset,r);
  614. end;
  615. procedure TCgSparc.a_loadfpu_reg_reg(list:TAsmList;size:tcgsize;reg1, reg2:tregister);
  616. const
  617. FpuMovInstr : Array[OS_F32..OS_F64] of TAsmOp =
  618. (A_FMOVS,A_FMOVD);
  619. var
  620. instr : taicpu;
  621. begin
  622. if reg1<>reg2 then
  623. begin
  624. instr:=taicpu.op_reg_reg(fpumovinstr[size],reg1,reg2);
  625. list.Concat(instr);
  626. { Notify the register allocator that we have written a move instruction so
  627. it can try to eliminate it. }
  628. add_move_instruction(instr);
  629. end;
  630. end;
  631. procedure TCgSparc.a_loadfpu_ref_reg(list:TAsmList;size:tcgsize;const ref:TReference;reg:tregister);
  632. const
  633. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  634. (A_LDF,A_LDDF);
  635. begin
  636. handle_load_store(list,false,fpuloadinstr[size],reg,ref);
  637. end;
  638. procedure TCgSparc.a_loadfpu_reg_ref(list:TAsmList;size:tcgsize;reg:tregister;const ref:TReference);
  639. const
  640. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  641. (A_STF,A_STDF);
  642. begin
  643. handle_load_store(list,true,fpuloadinstr[size],reg,ref);
  644. end;
  645. procedure TCgSparc.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  646. begin
  647. if Op in [OP_NEG,OP_NOT] then
  648. internalerror(200306011);
  649. if (a=0) then
  650. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  651. else
  652. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  653. end;
  654. procedure TCgSparc.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  655. var
  656. a : aint;
  657. begin
  658. Case Op of
  659. OP_NEG :
  660. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  661. OP_NOT :
  662. begin
  663. case size of
  664. OS_8 :
  665. a:=aint($ffffff00);
  666. OS_16 :
  667. a:=aint($ffff0000);
  668. else
  669. a:=0;
  670. end;
  671. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  672. end;
  673. else
  674. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  675. end;
  676. end;
  677. procedure TCgSparc.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  678. var
  679. power : longInt;
  680. begin
  681. case op of
  682. OP_MUL,
  683. OP_IMUL:
  684. begin
  685. if ispowerof2(a,power) then
  686. begin
  687. { can be done with a shift }
  688. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  689. exit;
  690. end;
  691. end;
  692. OP_SUB,
  693. OP_ADD :
  694. begin
  695. if (a=0) then
  696. begin
  697. a_load_reg_reg(list,size,size,src,dst);
  698. exit;
  699. end;
  700. end;
  701. end;
  702. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  703. end;
  704. procedure TCgSparc.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  705. begin
  706. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  707. end;
  708. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  709. var
  710. power : longInt;
  711. tmpreg1,tmpreg2 : tregister;
  712. begin
  713. ovloc.loc:=LOC_VOID;
  714. case op of
  715. OP_SUB,
  716. OP_ADD :
  717. begin
  718. if (a=0) then
  719. begin
  720. a_load_reg_reg(list,size,size,src,dst);
  721. exit;
  722. end;
  723. end;
  724. end;
  725. if setflags then
  726. begin
  727. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  728. case op of
  729. OP_MUL:
  730. begin
  731. tmpreg1:=GetIntRegister(list,OS_INT);
  732. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  733. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  734. ovloc.loc:=LOC_FLAGS;
  735. ovloc.resflags:=F_NE;
  736. end;
  737. OP_IMUL:
  738. begin
  739. tmpreg1:=GetIntRegister(list,OS_INT);
  740. tmpreg2:=GetIntRegister(list,OS_INT);
  741. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  742. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  743. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  744. ovloc.loc:=LOC_FLAGS;
  745. ovloc.resflags:=F_NE;
  746. end;
  747. end;
  748. end
  749. else
  750. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst)
  751. end;
  752. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  753. var
  754. tmpreg1,tmpreg2 : tregister;
  755. begin
  756. ovloc.loc:=LOC_VOID;
  757. if setflags then
  758. begin
  759. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  760. case op of
  761. OP_MUL:
  762. begin
  763. tmpreg1:=GetIntRegister(list,OS_INT);
  764. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  765. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  766. ovloc.loc:=LOC_FLAGS;
  767. ovloc.resflags:=F_NE;
  768. end;
  769. OP_IMUL:
  770. begin
  771. tmpreg1:=GetIntRegister(list,OS_INT);
  772. tmpreg2:=GetIntRegister(list,OS_INT);
  773. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  774. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  775. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  776. ovloc.loc:=LOC_FLAGS;
  777. ovloc.resflags:=F_NE;
  778. end;
  779. end;
  780. end
  781. else
  782. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst))
  783. end;
  784. {*************** compare instructructions ****************}
  785. procedure TCgSparc.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  786. begin
  787. if (a=0) then
  788. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  789. else
  790. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  791. a_jmp_cond(list,cmp_op,l);
  792. end;
  793. procedure TCgSparc.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  794. begin
  795. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  796. a_jmp_cond(list,cmp_op,l);
  797. end;
  798. procedure TCgSparc.a_jmp_always(List:TAsmList;l:TAsmLabel);
  799. begin
  800. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name)));
  801. { Delay slot }
  802. list.Concat(TAiCpu.Op_none(A_NOP));
  803. end;
  804. procedure tcgsparc.a_jmp_name(list : TAsmList;const s : string);
  805. begin
  806. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s)));
  807. { Delay slot }
  808. list.Concat(TAiCpu.Op_none(A_NOP));
  809. end;
  810. procedure TCgSparc.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  811. var
  812. ai:TAiCpu;
  813. begin
  814. ai:=TAiCpu.Op_sym(A_Bxx,l);
  815. ai.SetCondition(TOpCmp2AsmCond[cond]);
  816. list.Concat(ai);
  817. { Delay slot }
  818. list.Concat(TAiCpu.Op_none(A_NOP));
  819. end;
  820. procedure TCgSparc.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  821. var
  822. ai : taicpu;
  823. op : tasmop;
  824. begin
  825. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  826. op:=A_FBxx
  827. else
  828. op:=A_Bxx;
  829. ai := Taicpu.op_sym(op,l);
  830. ai.SetCondition(flags_to_cond(f));
  831. list.Concat(ai);
  832. { Delay slot }
  833. list.Concat(TAiCpu.Op_none(A_NOP));
  834. end;
  835. procedure TCgSparc.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  836. var
  837. hl : tasmlabel;
  838. begin
  839. current_asmdata.getjumplabel(hl);
  840. a_load_const_reg(list,size,1,reg);
  841. a_jmp_flags(list,f,hl);
  842. a_load_const_reg(list,size,0,reg);
  843. a_label(list,hl);
  844. end;
  845. procedure tcgsparc.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  846. var
  847. l : tlocation;
  848. begin
  849. l.loc:=LOC_VOID;
  850. g_overflowCheck_loc(list,loc,def,l);
  851. end;
  852. procedure TCgSparc.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  853. var
  854. hl : tasmlabel;
  855. ai:TAiCpu;
  856. hflags : tresflags;
  857. begin
  858. if not(cs_check_overflow in aktlocalswitches) then
  859. exit;
  860. current_asmdata.getjumplabel(hl);
  861. case ovloc.loc of
  862. LOC_VOID:
  863. begin
  864. if not((def.deftype=pointerdef) or
  865. ((def.deftype=orddef) and
  866. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  867. begin
  868. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  869. ai.SetCondition(C_NO);
  870. list.Concat(ai);
  871. { Delay slot }
  872. list.Concat(TAiCpu.Op_none(A_NOP));
  873. end
  874. else
  875. a_jmp_cond(list,OC_AE,hl);
  876. end;
  877. LOC_FLAGS:
  878. begin
  879. hflags:=ovloc.resflags;
  880. inverse_flags(hflags);
  881. cg.a_jmp_flags(list,hflags,hl);
  882. end;
  883. else
  884. internalerror(200409281);
  885. end;
  886. a_call_name(list,'FPC_OVERFLOW');
  887. a_label(list,hl);
  888. end;
  889. { *********** entry/exit code and address loading ************ }
  890. procedure TCgSparc.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  891. begin
  892. if nostackframe then
  893. exit;
  894. { Althogh the SPARC architecture require only word alignment, software
  895. convention and the operating system require every stack frame to be double word
  896. aligned }
  897. LocalSize:=align(LocalSize,8);
  898. { Execute the SAVE instruction to get a new register window and create a new
  899. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  900. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  901. after execution of that instruction is the called function stack pointer}
  902. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  903. if LocalSize>4096 then
  904. begin
  905. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  906. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  907. end
  908. else
  909. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  910. if (cs_create_pic in aktmoduleswitches) and
  911. (pi_needs_got in current_procinfo.flags) then
  912. begin
  913. current_procinfo.got:=NR_L7;
  914. end;
  915. end;
  916. procedure TCgSparc.g_restore_standard_registers(list:TAsmList);
  917. begin
  918. { The sparc port uses the sparc standard calling convetions so this function has no used }
  919. end;
  920. procedure TCgSparc.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  921. var
  922. hr : treference;
  923. begin
  924. if paramanager.ret_in_param(current_procinfo.procdef.rettype.def,current_procinfo.procdef.proccalloption) then
  925. begin
  926. reference_reset(hr);
  927. hr.offset:=12;
  928. hr.refaddr:=addr_full;
  929. if nostackframe then
  930. begin
  931. hr.base:=NR_O7;
  932. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  933. list.concat(Taicpu.op_none(A_NOP))
  934. end
  935. else
  936. begin
  937. { We use trivial restore in the delay slot of the JMPL instruction, as we
  938. already set result onto %i0 }
  939. hr.base:=NR_I7;
  940. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  941. list.concat(Taicpu.op_none(A_RESTORE));
  942. end;
  943. end
  944. else
  945. begin
  946. if nostackframe then
  947. begin
  948. { Here we need to use RETL instead of RET so it uses %o7 }
  949. list.concat(Taicpu.op_none(A_RETL));
  950. list.concat(Taicpu.op_none(A_NOP))
  951. end
  952. else
  953. begin
  954. { We use trivial restore in the delay slot of the JMPL instruction, as we
  955. already set result onto %i0 }
  956. list.concat(Taicpu.op_none(A_RET));
  957. list.concat(Taicpu.op_none(A_RESTORE));
  958. end;
  959. end;
  960. end;
  961. procedure TCgSparc.g_save_standard_registers(list : TAsmList);
  962. begin
  963. { The sparc port uses the sparc standard calling convetions so this function has no used }
  964. end;
  965. { ************* concatcopy ************ }
  966. procedure tcgsparc.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  967. var
  968. paraloc1,paraloc2,paraloc3 : TCGPara;
  969. begin
  970. paraloc1.init;
  971. paraloc2.init;
  972. paraloc3.init;
  973. paramanager.getintparaloc(pocall_default,1,paraloc1);
  974. paramanager.getintparaloc(pocall_default,2,paraloc2);
  975. paramanager.getintparaloc(pocall_default,3,paraloc3);
  976. paramanager.allocparaloc(list,paraloc3);
  977. a_param_const(list,OS_INT,len,paraloc3);
  978. paramanager.allocparaloc(list,paraloc2);
  979. a_paramaddr_ref(list,dest,paraloc2);
  980. paramanager.allocparaloc(list,paraloc2);
  981. a_paramaddr_ref(list,source,paraloc1);
  982. paramanager.freeparaloc(list,paraloc3);
  983. paramanager.freeparaloc(list,paraloc2);
  984. paramanager.freeparaloc(list,paraloc1);
  985. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  986. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  987. a_call_name(list,'FPC_MOVE');
  988. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  989. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  990. paraloc3.done;
  991. paraloc2.done;
  992. paraloc1.done;
  993. end;
  994. procedure TCgSparc.g_concatcopy(list:TAsmList;const source,dest:treference;len:aint);
  995. var
  996. tmpreg1,
  997. hreg,
  998. countreg: TRegister;
  999. src, dst: TReference;
  1000. lab: tasmlabel;
  1001. count, count2: aint;
  1002. begin
  1003. if len>high(longint) then
  1004. internalerror(2002072704);
  1005. { anybody wants to determine a good value here :)? }
  1006. if len>100 then
  1007. g_concatcopy_move(list,source,dest,len)
  1008. else
  1009. begin
  1010. reference_reset(src);
  1011. reference_reset(dst);
  1012. { load the address of source into src.base }
  1013. src.base:=GetAddressRegister(list);
  1014. a_loadaddr_ref_reg(list,source,src.base);
  1015. { load the address of dest into dst.base }
  1016. dst.base:=GetAddressRegister(list);
  1017. a_loadaddr_ref_reg(list,dest,dst.base);
  1018. { generate a loop }
  1019. count:=len div 4;
  1020. if count>4 then
  1021. begin
  1022. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1023. { have to be set to 8. I put an Inc there so debugging may be }
  1024. { easier (should offset be different from zero here, it will be }
  1025. { easy to notice in the generated assembler }
  1026. countreg:=GetIntRegister(list,OS_INT);
  1027. tmpreg1:=GetIntRegister(list,OS_INT);
  1028. a_load_const_reg(list,OS_INT,count,countreg);
  1029. { explicitely allocate R_O0 since it can be used safely here }
  1030. { (for holding date that's being copied) }
  1031. current_asmdata.getjumplabel(lab);
  1032. a_label(list, lab);
  1033. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1034. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1035. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1036. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1037. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1038. a_jmp_cond(list,OC_NE,lab);
  1039. list.concat(taicpu.op_none(A_NOP));
  1040. { keep the registers alive }
  1041. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1042. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1043. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1044. len := len mod 4;
  1045. end;
  1046. { unrolled loop }
  1047. count:=len div 4;
  1048. if count>0 then
  1049. begin
  1050. tmpreg1:=GetIntRegister(list,OS_INT);
  1051. for count2 := 1 to count do
  1052. begin
  1053. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1054. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1055. inc(src.offset,4);
  1056. inc(dst.offset,4);
  1057. end;
  1058. len := len mod 4;
  1059. end;
  1060. if (len and 4) <> 0 then
  1061. begin
  1062. hreg:=GetIntRegister(list,OS_INT);
  1063. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1064. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1065. inc(src.offset,4);
  1066. inc(dst.offset,4);
  1067. end;
  1068. { copy the leftovers }
  1069. if (len and 2) <> 0 then
  1070. begin
  1071. hreg:=GetIntRegister(list,OS_INT);
  1072. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1073. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1074. inc(src.offset,2);
  1075. inc(dst.offset,2);
  1076. end;
  1077. if (len and 1) <> 0 then
  1078. begin
  1079. hreg:=GetIntRegister(list,OS_INT);
  1080. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1081. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1082. end;
  1083. end;
  1084. end;
  1085. procedure tcgsparc.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);
  1086. var
  1087. src, dst: TReference;
  1088. tmpreg1,
  1089. countreg: TRegister;
  1090. i : aint;
  1091. lab: tasmlabel;
  1092. begin
  1093. if len>31 then
  1094. g_concatcopy_move(list,source,dest,len)
  1095. else
  1096. begin
  1097. reference_reset(src);
  1098. reference_reset(dst);
  1099. { load the address of source into src.base }
  1100. src.base:=GetAddressRegister(list);
  1101. a_loadaddr_ref_reg(list,source,src.base);
  1102. { load the address of dest into dst.base }
  1103. dst.base:=GetAddressRegister(list);
  1104. a_loadaddr_ref_reg(list,dest,dst.base);
  1105. { generate a loop }
  1106. if len>4 then
  1107. begin
  1108. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1109. { have to be set to 8. I put an Inc there so debugging may be }
  1110. { easier (should offset be different from zero here, it will be }
  1111. { easy to notice in the generated assembler }
  1112. countreg:=GetIntRegister(list,OS_INT);
  1113. tmpreg1:=GetIntRegister(list,OS_INT);
  1114. a_load_const_reg(list,OS_INT,len,countreg);
  1115. { explicitely allocate R_O0 since it can be used safely here }
  1116. { (for holding date that's being copied) }
  1117. current_asmdata.getjumplabel(lab);
  1118. a_label(list, lab);
  1119. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1120. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1121. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1122. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1123. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1124. a_jmp_cond(list,OC_NE,lab);
  1125. list.concat(taicpu.op_none(A_NOP));
  1126. { keep the registers alive }
  1127. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1128. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1129. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1130. end
  1131. else
  1132. begin
  1133. { unrolled loop }
  1134. tmpreg1:=GetIntRegister(list,OS_INT);
  1135. for i:=1 to len do
  1136. begin
  1137. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1138. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1139. inc(src.offset);
  1140. inc(dst.offset);
  1141. end;
  1142. end;
  1143. end;
  1144. end;
  1145. procedure tcgsparc.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1146. var
  1147. make_global : boolean;
  1148. href : treference;
  1149. begin
  1150. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1151. Internalerror(200006137);
  1152. if not assigned(procdef._class) or
  1153. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1154. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1155. Internalerror(200006138);
  1156. if procdef.owner.symtabletype<>objectsymtable then
  1157. Internalerror(200109191);
  1158. make_global:=false;
  1159. if (not current_module.is_unit) or
  1160. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1161. make_global:=true;
  1162. if make_global then
  1163. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1164. else
  1165. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1166. { set param1 interface to self }
  1167. g_adjust_self_value(list,procdef,ioffset);
  1168. if po_virtualmethod in procdef.procoptions then
  1169. begin
  1170. if (procdef.extnumber=$ffff) then
  1171. Internalerror(200006139);
  1172. { mov 0(%rdi),%rax ; load vmt}
  1173. reference_reset_base(href,NR_O0,0);
  1174. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_L0);
  1175. { jmp *vmtoffs(%eax) ; method offs }
  1176. reference_reset_base(href,NR_L0,procdef._class.vmtmethodoffset(procdef.extnumber));
  1177. list.concat(taicpu.op_ref_reg(A_LD,href,NR_L1));
  1178. list.concat(taicpu.op_reg(A_JMP,NR_L1));
  1179. end
  1180. else
  1181. list.concat(taicpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1182. { Delay slot }
  1183. list.Concat(TAiCpu.Op_none(A_NOP));
  1184. List.concat(Tai_symbol_end.Createname(labelname));
  1185. end;
  1186. {****************************************************************************
  1187. TCG64Sparc
  1188. ****************************************************************************}
  1189. procedure tcg64sparc.a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);
  1190. var
  1191. tmpref: treference;
  1192. begin
  1193. { Override this function to prevent loading the reference twice }
  1194. tmpref:=ref;
  1195. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1196. inc(tmpref.offset,4);
  1197. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1198. end;
  1199. procedure tcg64sparc.a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);
  1200. var
  1201. tmpref: treference;
  1202. begin
  1203. { Override this function to prevent loading the reference twice }
  1204. tmpref:=ref;
  1205. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1206. inc(tmpref.offset,4);
  1207. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1208. end;
  1209. procedure tcg64sparc.a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);
  1210. var
  1211. hreg64 : tregister64;
  1212. begin
  1213. { Override this function to prevent loading the reference twice.
  1214. Use here some extra registers, but those are optimized away by the RA }
  1215. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1216. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1217. a_load64_ref_reg(list,r,hreg64);
  1218. a_param64_reg(list,hreg64,paraloc);
  1219. end;
  1220. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  1221. begin
  1222. case op of
  1223. OP_ADD :
  1224. begin
  1225. op1:=A_ADDCC;
  1226. if checkoverflow then
  1227. op2:=A_ADDXCC
  1228. else
  1229. op2:=A_ADDX;
  1230. end;
  1231. OP_SUB :
  1232. begin
  1233. op1:=A_SUBCC;
  1234. if checkoverflow then
  1235. op2:=A_SUBXCC
  1236. else
  1237. op2:=A_SUBX;
  1238. end;
  1239. OP_XOR :
  1240. begin
  1241. op1:=A_XOR;
  1242. op2:=A_XOR;
  1243. end;
  1244. OP_OR :
  1245. begin
  1246. op1:=A_OR;
  1247. op2:=A_OR;
  1248. end;
  1249. OP_AND :
  1250. begin
  1251. op1:=A_AND;
  1252. op2:=A_AND;
  1253. end;
  1254. else
  1255. internalerror(200203241);
  1256. end;
  1257. end;
  1258. procedure TCg64Sparc.a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);
  1259. var
  1260. op1,op2 : TAsmOp;
  1261. begin
  1262. case op of
  1263. OP_NEG :
  1264. begin
  1265. { Use the simple code: y=0-z }
  1266. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1267. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1268. exit;
  1269. end;
  1270. OP_NOT :
  1271. begin
  1272. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1273. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1274. exit;
  1275. end;
  1276. end;
  1277. get_64bit_ops(op,op1,op2,false);
  1278. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1279. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1280. end;
  1281. procedure TCg64Sparc.a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);
  1282. var
  1283. op1,op2:TAsmOp;
  1284. begin
  1285. case op of
  1286. OP_NEG,
  1287. OP_NOT :
  1288. internalerror(200306017);
  1289. end;
  1290. get_64bit_ops(op,op1,op2,false);
  1291. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1292. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,aint(hi(value)),regdst.reghi);
  1293. end;
  1294. procedure tcg64sparc.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  1295. var
  1296. l : tlocation;
  1297. begin
  1298. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,l);
  1299. end;
  1300. procedure tcg64sparc.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1301. var
  1302. l : tlocation;
  1303. begin
  1304. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,l);
  1305. end;
  1306. procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1307. var
  1308. op1,op2:TAsmOp;
  1309. begin
  1310. case op of
  1311. OP_NEG,
  1312. OP_NOT :
  1313. internalerror(200306017);
  1314. end;
  1315. get_64bit_ops(op,op1,op2,setflags);
  1316. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1317. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1318. end;
  1319. procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1320. var
  1321. op1,op2:TAsmOp;
  1322. begin
  1323. case op of
  1324. OP_NEG,
  1325. OP_NOT :
  1326. internalerror(200306017);
  1327. end;
  1328. get_64bit_ops(op,op1,op2,setflags);
  1329. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1330. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1331. end;
  1332. begin
  1333. cg:=TCgSparc.Create;
  1334. cg64:=TCg64Sparc.Create;
  1335. end.