rgcpu.pas 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663
  1. {
  2. Copyright (c) 1998-2003 by Florian Klaempfl
  3. This unit implements the arm specific class for the register
  4. allocator
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit rgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. aasmbase,aasmtai,aasmsym,aasmdata,aasmcpu,
  23. cgbase,cgutils,
  24. cpubase,
  25. {$ifdef DEBUG_SPILLING}
  26. cutils,
  27. {$endif}
  28. rgobj;
  29. type
  30. trgcpu = class(trgobj)
  31. private
  32. procedure spilling_create_load_store(list: TAsmList; pos: tai; const spilltemp:treference;tempreg:tregister; is_store: boolean);
  33. public
  34. procedure do_spill_read(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister); override;
  35. procedure do_spill_written(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister); override;
  36. function do_spill_replace(list : TAsmList;instr : tai_cpu_abstract_sym;
  37. orgreg : tsuperregister;const spilltemp : treference) : boolean;override;
  38. procedure add_constraints(reg:tregister);override;
  39. function get_spill_subreg(r:tregister) : tsubregister;override;
  40. end;
  41. trgcputhumb2 = class(trgobj)
  42. private
  43. procedure SplitITBlock(list:TAsmList;pos:tai);
  44. public
  45. procedure do_spill_read(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister); override;
  46. procedure do_spill_written(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister); override;
  47. end;
  48. trgintcputhumb2 = class(trgcputhumb2)
  49. procedure add_cpu_interferences(p : tai);override;
  50. end;
  51. trgintcpu = class(trgcpu)
  52. procedure add_cpu_interferences(p : tai);override;
  53. end;
  54. trgcputhumb = class(trgcpu)
  55. end;
  56. trgintcputhumb = class(trgcputhumb)
  57. procedure add_cpu_interferences(p: tai);override;
  58. end;
  59. implementation
  60. uses
  61. verbose,globtype,globals,cpuinfo,
  62. cgobj,
  63. procinfo;
  64. procedure trgintcputhumb2.add_cpu_interferences(p: tai);
  65. var
  66. r : tregister;
  67. hr : longint;
  68. begin
  69. if p.typ=ait_instruction then
  70. begin
  71. case taicpu(p).opcode of
  72. A_CBNZ,
  73. A_CBZ:
  74. begin
  75. for hr := RS_R8 to RS_R15 do
  76. add_edge(getsupreg(taicpu(p).oper[0]^.reg), hr);
  77. end;
  78. A_ADD,
  79. A_SUB,
  80. A_AND,
  81. A_BIC,
  82. A_EOR:
  83. begin
  84. if taicpu(p).ops = 3 then
  85. begin
  86. if (taicpu(p).oper[0]^.typ = top_reg) and
  87. (taicpu(p).oper[1]^.typ = top_reg) and
  88. (taicpu(p).oper[2]^.typ in [top_reg, top_shifterop]) then
  89. begin
  90. { if d == 13 || (d == 15 && S == ‘0’) || n == 15 || m IN [13,15] then UNPREDICTABLE; }
  91. add_edge(getsupreg(taicpu(p).oper[0]^.reg), RS_R13);
  92. if taicpu(p).oppostfix <> PF_S then
  93. add_edge(getsupreg(taicpu(p).oper[0]^.reg), RS_R15);
  94. add_edge(getsupreg(taicpu(p).oper[1]^.reg), RS_R15);
  95. if (taicpu(p).oper[2]^.typ = top_shifterop) and
  96. (taicpu(p).oper[2]^.shifterop^.rs <> NR_NO) then
  97. begin
  98. add_edge(getsupreg(taicpu(p).oper[2]^.shifterop^.rs), RS_R13);
  99. add_edge(getsupreg(taicpu(p).oper[2]^.shifterop^.rs), RS_R15);
  100. end
  101. else if (taicpu(p).oper[2]^.typ = top_reg) then
  102. begin
  103. add_edge(getsupreg(taicpu(p).oper[2]^.reg), RS_R13);
  104. add_edge(getsupreg(taicpu(p).oper[2]^.reg), RS_R15);
  105. end;
  106. end;
  107. end;
  108. end;
  109. A_MLA,
  110. A_MLS,
  111. A_MUL:
  112. begin
  113. if (current_settings.cputype<cpu_armv6) and (taicpu(p).opcode<>A_MLS) then
  114. add_edge(getsupreg(taicpu(p).oper[0]^.reg),getsupreg(taicpu(p).oper[1]^.reg));
  115. add_edge(getsupreg(taicpu(p).oper[0]^.reg),RS_R13);
  116. add_edge(getsupreg(taicpu(p).oper[0]^.reg),RS_R15);
  117. add_edge(getsupreg(taicpu(p).oper[1]^.reg),RS_R13);
  118. add_edge(getsupreg(taicpu(p).oper[1]^.reg),RS_R15);
  119. add_edge(getsupreg(taicpu(p).oper[2]^.reg),RS_R13);
  120. add_edge(getsupreg(taicpu(p).oper[2]^.reg),RS_R15);
  121. if taicpu(p).opcode<>A_MUL then
  122. begin
  123. add_edge(getsupreg(taicpu(p).oper[3]^.reg),RS_R13);
  124. add_edge(getsupreg(taicpu(p).oper[3]^.reg),RS_R15);
  125. end;
  126. end;
  127. A_LDRB,
  128. A_STRB,
  129. A_STR,
  130. A_LDR,
  131. A_LDRH,
  132. A_STRH,
  133. A_LDRSB,
  134. A_LDRSH,
  135. A_LDRD,
  136. A_STRD:
  137. { don't mix up the framepointer and stackpointer with pre/post indexed operations }
  138. if (taicpu(p).oper[1]^.typ=top_ref) and
  139. (taicpu(p).oper[1]^.ref^.addressmode in [AM_PREINDEXED,AM_POSTINDEXED]) then
  140. begin
  141. add_edge(getsupreg(taicpu(p).oper[1]^.ref^.base),getsupreg(current_procinfo.framepointer));
  142. { FIXME: temp variable r is needed here to avoid Internal error 20060521 }
  143. { while compiling the compiler. }
  144. r:=NR_STACK_POINTER_REG;
  145. if current_procinfo.framepointer<>r then
  146. add_edge(getsupreg(taicpu(p).oper[1]^.ref^.base),getsupreg(r));
  147. end;
  148. end;
  149. end;
  150. end;
  151. procedure trgcpu.spilling_create_load_store(list: TAsmList; pos: tai; const spilltemp:treference;tempreg:tregister; is_store: boolean);
  152. var
  153. tmpref : treference;
  154. helplist : TAsmList;
  155. l : tasmlabel;
  156. hreg : tregister;
  157. immshift: byte;
  158. a: aint;
  159. begin
  160. helplist:=TAsmList.create;
  161. { load consts entry }
  162. if getregtype(tempreg)=R_INTREGISTER then
  163. hreg:=getregisterinline(helplist,[R_SUBWHOLE])
  164. else
  165. hreg:=cg.getintregister(helplist,OS_ADDR);
  166. { Lets remove the bits we can fold in later and check if the result can be easily with an add or sub }
  167. a:=abs(spilltemp.offset);
  168. if GenerateThumbCode then
  169. begin
  170. {$ifdef DEBUG_SPILLING}
  171. helplist.concat(tai_comment.create(strpnew('Spilling: Use a_load_const_reg to fix spill offset')));
  172. {$endif}
  173. cg.a_load_const_reg(helplist,OS_ADDR,spilltemp.offset,hreg);
  174. cg.a_op_reg_reg(helplist,OP_ADD,OS_ADDR,current_procinfo.framepointer,hreg);
  175. reference_reset_base(tmpref,hreg,0,sizeof(aint));
  176. end
  177. else if is_shifter_const(a and not($FFF), immshift) then
  178. if spilltemp.offset > 0 then
  179. begin
  180. {$ifdef DEBUG_SPILLING}
  181. helplist.concat(tai_comment.create(strpnew('Spilling: Use ADD to fix spill offset')));
  182. {$endif}
  183. helplist.concat(taicpu.op_reg_reg_const(A_ADD, hreg, current_procinfo.framepointer,
  184. a and not($FFF)));
  185. reference_reset_base(tmpref, hreg, a and $FFF, sizeof(aint));
  186. end
  187. else
  188. begin
  189. {$ifdef DEBUG_SPILLING}
  190. helplist.concat(tai_comment.create(strpnew('Spilling: Use SUB to fix spill offset')));
  191. {$endif}
  192. helplist.concat(taicpu.op_reg_reg_const(A_SUB, hreg, current_procinfo.framepointer,
  193. a and not($FFF)));
  194. reference_reset_base(tmpref, hreg, -(a and $FFF), sizeof(aint));
  195. end
  196. else
  197. begin
  198. {$ifdef DEBUG_SPILLING}
  199. helplist.concat(tai_comment.create(strpnew('Spilling: Use a_load_const_reg to fix spill offset')));
  200. {$endif}
  201. cg.a_load_const_reg(helplist,OS_ADDR,spilltemp.offset,hreg);
  202. reference_reset_base(tmpref,current_procinfo.framepointer,0,sizeof(aint));
  203. tmpref.index:=hreg;
  204. end;
  205. if spilltemp.index<>NR_NO then
  206. internalerror(200401263);
  207. if is_store then
  208. helplist.concat(spilling_create_store(tempreg,tmpref))
  209. else
  210. helplist.concat(spilling_create_load(tmpref,tempreg));
  211. if getregtype(tempreg)=R_INTREGISTER then
  212. ungetregisterinline(helplist,hreg);
  213. list.insertlistafter(pos,helplist);
  214. helplist.free;
  215. end;
  216. function fix_spilling_offset(offset : ASizeInt) : boolean;
  217. begin
  218. result:=(abs(offset)>4095) or
  219. ((GenerateThumbCode) and ((offset<0) or (offset>1020)));
  220. end;
  221. procedure trgcpu.do_spill_read(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister);
  222. begin
  223. { don't load spilled register between
  224. mov lr,pc
  225. mov pc,r4
  226. but befure the mov lr,pc
  227. }
  228. if assigned(pos.previous) and
  229. (pos.typ=ait_instruction) and
  230. (taicpu(pos).opcode=A_MOV) and
  231. (taicpu(pos).oper[0]^.typ=top_reg) and
  232. (taicpu(pos).oper[0]^.reg=NR_R14) and
  233. (taicpu(pos).oper[1]^.typ=top_reg) and
  234. (taicpu(pos).oper[1]^.reg=NR_PC) then
  235. pos:=tai(pos.previous);
  236. if fix_spilling_offset(spilltemp.offset) then
  237. spilling_create_load_store(list, pos, spilltemp, tempreg, false)
  238. else
  239. inherited;
  240. end;
  241. procedure trgcpu.do_spill_written(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister);
  242. begin
  243. if fix_spilling_offset(spilltemp.offset) then
  244. spilling_create_load_store(list, pos, spilltemp, tempreg, true)
  245. else
  246. inherited;
  247. end;
  248. function trgcpu.do_spill_replace(list:TAsmList;instr:tai_cpu_abstract_sym;orgreg:tsuperregister;const spilltemp:treference):boolean;
  249. var
  250. b : byte;
  251. begin
  252. result:=false;
  253. if abs(spilltemp.offset)>4095 then
  254. exit;
  255. { ldr can't set the flags }
  256. if taicpu(instr).oppostfix=PF_S then
  257. exit;
  258. if GenerateThumbCode and
  259. (abs(spilltemp.offset)>1020) then
  260. exit;
  261. { Replace 'mov dst,orgreg' with 'ldr dst,spilltemp'
  262. and 'mov orgreg,src' with 'str dst,spilltemp' }
  263. with instr do
  264. begin
  265. if (opcode=A_MOV) and (ops=2) and (oper[1]^.typ=top_reg) and (oper[0]^.typ=top_reg) then
  266. begin
  267. if (getregtype(oper[0]^.reg)=regtype) and
  268. (get_alias(getsupreg(oper[0]^.reg))=orgreg) and
  269. (get_alias(getsupreg(oper[1]^.reg))<>orgreg) then
  270. begin
  271. { do not replace if we're on Thumb, ldr/str cannot be used with rX>r7 }
  272. if GenerateThumbCode and
  273. (getsupreg(oper[1]^.reg)>RS_R7) then
  274. exit;
  275. { str expects the register in oper[0] }
  276. instr.loadreg(0,oper[1]^.reg);
  277. instr.loadref(1,spilltemp);
  278. opcode:=A_STR;
  279. result:=true;
  280. end
  281. else if (getregtype(oper[1]^.reg)=regtype) and
  282. (get_alias(getsupreg(oper[1]^.reg))=orgreg) and
  283. (get_alias(getsupreg(oper[0]^.reg))<>orgreg) then
  284. begin
  285. { do not replace if we're on Thumb, ldr/str cannot be used with rX>r7 }
  286. if GenerateThumbCode and
  287. (getsupreg(oper[0]^.reg)>RS_R7) then
  288. exit;
  289. instr.loadref(1,spilltemp);
  290. opcode:=A_LDR;
  291. result:=true;
  292. end;
  293. end;
  294. end;
  295. end;
  296. procedure trgcpu.add_constraints(reg:tregister);
  297. var
  298. supreg,i : Tsuperregister;
  299. begin
  300. case getsubreg(reg) of
  301. { Let 32bit floats conflict with all double precision regs > 15
  302. (since these don't have 32 bit equivalents) }
  303. R_SUBFS:
  304. begin
  305. supreg:=getsupreg(reg);
  306. for i:=RS_D16 to RS_D31 do
  307. add_edge(supreg,i);
  308. end;
  309. end;
  310. end;
  311. function trgcpu.get_spill_subreg(r:tregister) : tsubregister;
  312. begin
  313. if (getregtype(r)<>R_MMREGISTER) then
  314. result:=defaultsub
  315. else
  316. result:=getsubreg(r);
  317. end;
  318. function GetITRemainderOp(originalOp:TAsmOp;remLevels:longint;var newOp: TAsmOp;var NeedsCondSwap:boolean) : TAsmOp;
  319. const
  320. remOps : array[1..3] of array[A_ITE..A_ITTTT] of TAsmOp = (
  321. (A_IT,A_IT, A_IT,A_IT,A_IT,A_IT, A_IT,A_IT,A_IT,A_IT,A_IT,A_IT,A_IT,A_IT),
  322. (A_NONE,A_NONE, A_ITT,A_ITE,A_ITE,A_ITT, A_ITT,A_ITT,A_ITE,A_ITE,A_ITE,A_ITE,A_ITT,A_ITT),
  323. (A_NONE,A_NONE, A_NONE,A_NONE,A_NONE,A_NONE, A_ITTT,A_ITEE,A_ITET,A_ITTE,A_ITTE,A_ITET,A_ITEE,A_ITTT));
  324. newOps : array[1..3] of array[A_ITE..A_ITTTT] of TAsmOp = (
  325. (A_IT,A_IT, A_ITE,A_ITT,A_ITE,A_ITT, A_ITEE,A_ITTE,A_ITET,A_ITTT,A_ITEE,A_ITTE,A_ITET,A_ITTT),
  326. (A_NONE,A_NONE, A_IT,A_IT,A_IT,A_IT, A_ITE,A_ITT,A_ITE,A_ITT,A_ITE,A_ITT,A_ITE,A_ITT),
  327. (A_NONE,A_NONE, A_NONE,A_NONE,A_NONE,A_NONE, A_IT,A_IT,A_IT,A_IT,A_IT,A_IT,A_IT,A_IT));
  328. needsSwap: array[1..3] of array[A_ITE..A_ITTTT] of Boolean = (
  329. (true ,false, true ,true ,false,false, true ,true ,true ,true ,false,false,false,false),
  330. (false,false, true ,false,true ,false, true ,true ,false,false,true ,true ,false,false),
  331. (false,false, false,false,false,false, true ,false,true ,false,true ,false,true ,false));
  332. begin
  333. result:=remOps[remLevels][originalOp];
  334. newOp:=newOps[remLevels][originalOp];
  335. NeedsCondSwap:=needsSwap[remLevels][originalOp];
  336. end;
  337. procedure trgcputhumb2.SplitITBlock(list: TAsmList; pos: tai);
  338. var
  339. hp : tai;
  340. level,itLevel : LongInt;
  341. remOp,newOp : TAsmOp;
  342. needsSwap : boolean;
  343. begin
  344. hp:=pos;
  345. level := 0;
  346. while assigned(hp) do
  347. begin
  348. if IsIT(taicpu(hp).opcode) then
  349. break
  350. else if hp.typ=ait_instruction then
  351. inc(level);
  352. hp:=tai(hp.Previous);
  353. end;
  354. if not assigned(hp) then
  355. internalerror(2012100801); // We are supposed to have found the ITxxx instruction here
  356. if (hp.typ<>ait_instruction) or
  357. (not IsIT(taicpu(hp).opcode)) then
  358. internalerror(2012100802); // Sanity check
  359. itLevel := GetITLevels(taicpu(hp).opcode);
  360. if level=itLevel then
  361. exit; // pos was the last instruction in the IT block anyway
  362. remOp:=GetITRemainderOp(taicpu(hp).opcode,itLevel-level,newOp,needsSwap);
  363. if (remOp=A_NONE) or
  364. (newOp=A_NONE) then
  365. Internalerror(2012100803);
  366. taicpu(hp).opcode:=newOp;
  367. if needsSwap then
  368. list.InsertAfter(taicpu.op_cond(remOp,inverse_cond(taicpu(hp).oper[0]^.cc)), pos)
  369. else
  370. list.InsertAfter(taicpu.op_cond(remOp,taicpu(hp).oper[0]^.cc), pos);
  371. end;
  372. procedure trgcputhumb2.do_spill_read(list:TAsmList;pos:tai;const spilltemp:treference;tempreg:tregister;orgsupreg:tsuperregister);
  373. var
  374. tmpref : treference;
  375. helplist : TAsmList;
  376. l : tasmlabel;
  377. hreg : tregister;
  378. begin
  379. { don't load spilled register between
  380. mov lr,pc
  381. mov pc,r4
  382. but before the mov lr,pc
  383. }
  384. if assigned(pos.previous) and
  385. (pos.typ=ait_instruction) and
  386. (taicpu(pos).opcode=A_MOV) and
  387. (taicpu(pos).oper[0]^.typ=top_reg) and
  388. (taicpu(pos).oper[0]^.reg=NR_R14) and
  389. (taicpu(pos).oper[1]^.typ=top_reg) and
  390. (taicpu(pos).oper[1]^.reg=NR_PC) then
  391. pos:=tai(pos.previous);
  392. if (pos.typ=ait_instruction) and
  393. (taicpu(pos).condition<>C_None) and
  394. (taicpu(pos).opcode<>A_B) then
  395. SplitITBlock(list, pos)
  396. else if (pos.typ=ait_instruction) and
  397. IsIT(taicpu(pos).opcode) then
  398. begin
  399. if not assigned(pos.Previous) then
  400. list.InsertBefore(tai_comment.Create('Dummy'), pos);
  401. pos:=tai(pos.Previous);
  402. end;
  403. if (spilltemp.offset>4095) or (spilltemp.offset<-255) then
  404. begin
  405. helplist:=TAsmList.create;
  406. reference_reset(tmpref,sizeof(aint));
  407. { create consts entry }
  408. current_asmdata.getjumplabel(l);
  409. cg.a_label(current_procinfo.aktlocaldata,l);
  410. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  411. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(spilltemp.offset));
  412. { load consts entry }
  413. if getregtype(tempreg)=R_INTREGISTER then
  414. hreg:=getregisterinline(helplist,[R_SUBWHOLE])
  415. else
  416. hreg:=cg.getintregister(helplist,OS_ADDR);
  417. tmpref.symbol:=l;
  418. tmpref.base:=NR_R15;
  419. helplist.concat(taicpu.op_reg_ref(A_LDR,hreg,tmpref));
  420. reference_reset_base(tmpref,current_procinfo.framepointer,0,sizeof(aint));
  421. tmpref.index:=hreg;
  422. if spilltemp.index<>NR_NO then
  423. internalerror(200401263);
  424. helplist.concat(spilling_create_load(tmpref,tempreg));
  425. if getregtype(tempreg)=R_INTREGISTER then
  426. ungetregisterinline(helplist,hreg);
  427. list.insertlistafter(pos,helplist);
  428. helplist.free;
  429. end
  430. else
  431. inherited;
  432. end;
  433. procedure trgcputhumb2.do_spill_written(list:TAsmList;pos:tai;const spilltemp:treference;tempreg:tregister;orgsupreg:tsuperregister);
  434. var
  435. tmpref : treference;
  436. helplist : TAsmList;
  437. l : tasmlabel;
  438. hreg : tregister;
  439. begin
  440. if (pos.typ=ait_instruction) and
  441. (taicpu(pos).condition<>C_None) and
  442. (taicpu(pos).opcode<>A_B) then
  443. SplitITBlock(list, pos)
  444. else if (pos.typ=ait_instruction) and
  445. IsIT(taicpu(pos).opcode) then
  446. begin
  447. if not assigned(pos.Previous) then
  448. list.InsertBefore(tai_comment.Create('Dummy'), pos);
  449. pos:=tai(pos.Previous);
  450. end;
  451. if (spilltemp.offset>4095) or (spilltemp.offset<-255) then
  452. begin
  453. helplist:=TAsmList.create;
  454. reference_reset(tmpref,sizeof(aint));
  455. { create consts entry }
  456. current_asmdata.getjumplabel(l);
  457. cg.a_label(current_procinfo.aktlocaldata,l);
  458. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  459. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(spilltemp.offset));
  460. { load consts entry }
  461. if getregtype(tempreg)=R_INTREGISTER then
  462. hreg:=getregisterinline(helplist,[R_SUBWHOLE])
  463. else
  464. hreg:=cg.getintregister(helplist,OS_ADDR);
  465. tmpref.symbol:=l;
  466. tmpref.base:=NR_R15;
  467. helplist.concat(taicpu.op_reg_ref(A_LDR,hreg,tmpref));
  468. if spilltemp.index<>NR_NO then
  469. internalerror(200401263);
  470. reference_reset_base(tmpref,current_procinfo.framepointer,0,sizeof(pint));
  471. tmpref.index:=hreg;
  472. helplist.concat(spilling_create_store(tempreg,tmpref));
  473. if getregtype(tempreg)=R_INTREGISTER then
  474. ungetregisterinline(helplist,hreg);
  475. list.insertlistafter(pos,helplist);
  476. helplist.free;
  477. end
  478. else
  479. inherited;
  480. end;
  481. procedure trgintcpu.add_cpu_interferences(p : tai);
  482. var
  483. r : tregister;
  484. begin
  485. if p.typ=ait_instruction then
  486. begin
  487. case taicpu(p).opcode of
  488. A_MLA,
  489. A_MUL:
  490. begin
  491. if current_settings.cputype<cpu_armv6 then
  492. add_edge(getsupreg(taicpu(p).oper[0]^.reg),getsupreg(taicpu(p).oper[1]^.reg));
  493. add_edge(getsupreg(taicpu(p).oper[0]^.reg),RS_R15);
  494. add_edge(getsupreg(taicpu(p).oper[1]^.reg),RS_R15);
  495. add_edge(getsupreg(taicpu(p).oper[2]^.reg),RS_R15);
  496. if taicpu(p).opcode=A_MLA then
  497. add_edge(getsupreg(taicpu(p).oper[3]^.reg),RS_R15);
  498. end;
  499. A_UMULL,
  500. A_UMLAL,
  501. A_SMULL,
  502. A_SMLAL:
  503. begin
  504. add_edge(getsupreg(taicpu(p).oper[0]^.reg),getsupreg(taicpu(p).oper[1]^.reg));
  505. if current_settings.cputype<cpu_armv6 then
  506. begin
  507. add_edge(getsupreg(taicpu(p).oper[1]^.reg),getsupreg(taicpu(p).oper[2]^.reg));
  508. add_edge(getsupreg(taicpu(p).oper[0]^.reg),getsupreg(taicpu(p).oper[2]^.reg));
  509. end;
  510. end;
  511. A_LDRB,
  512. A_STRB,
  513. A_STR,
  514. A_LDR,
  515. A_LDRH,
  516. A_STRH:
  517. { don't mix up the framepointer and stackpointer with pre/post indexed operations }
  518. if (taicpu(p).oper[1]^.typ=top_ref) and
  519. (taicpu(p).oper[1]^.ref^.addressmode in [AM_PREINDEXED,AM_POSTINDEXED]) then
  520. begin
  521. add_edge(getsupreg(taicpu(p).oper[1]^.ref^.base),getsupreg(current_procinfo.framepointer));
  522. { FIXME: temp variable r is needed here to avoid Internal error 20060521 }
  523. { while compiling the compiler. }
  524. r:=NR_STACK_POINTER_REG;
  525. if current_procinfo.framepointer<>r then
  526. add_edge(getsupreg(taicpu(p).oper[1]^.ref^.base),getsupreg(r));
  527. end;
  528. end;
  529. end;
  530. end;
  531. procedure trgintcputhumb.add_cpu_interferences(p: tai);
  532. var
  533. r : tregister;
  534. i,
  535. hr : longint;
  536. begin
  537. if p.typ=ait_instruction then
  538. begin
  539. { prevent that the register allocator merges registers with frame/stack pointer
  540. if an instruction writes to the register }
  541. if (taicpu(p).ops>=1) and (taicpu(p).oper[0]^.typ=top_reg) and
  542. (taicpu(p).spilling_get_operation_type(0) in [operand_write,operand_readwrite]) then
  543. begin
  544. { FIXME: temp variable r is needed here to avoid Internal error 20060521 }
  545. { while compiling the compiler. }
  546. r:=NR_STACK_POINTER_REG;
  547. add_edge(getsupreg(taicpu(p).oper[0]^.reg),getsupreg(r));
  548. add_edge(getsupreg(taicpu(p).oper[0]^.reg),getsupreg(current_procinfo.framepointer));
  549. end;
  550. if (taicpu(p).ops>=2) and (taicpu(p).oper[1]^.typ=top_reg) and
  551. (taicpu(p).spilling_get_operation_type(1) in [operand_write,operand_readwrite]) then
  552. begin
  553. { FIXME: temp variable r is needed here to avoid Internal error 20060521 }
  554. { while compiling the compiler. }
  555. r:=NR_STACK_POINTER_REG;
  556. add_edge(getsupreg(taicpu(p).oper[1]^.reg),getsupreg(r));
  557. add_edge(getsupreg(taicpu(p).oper[1]^.reg),getsupreg(current_procinfo.framepointer));
  558. end;
  559. case taicpu(p).opcode of
  560. A_LDRB,
  561. A_STRB,
  562. A_STR,
  563. A_LDR,
  564. A_LDRH,
  565. A_STRH,
  566. A_LDRSB,
  567. A_LDRSH,
  568. A_LDRD,
  569. A_STRD:
  570. begin
  571. { add_edge handles precoloured registers already }
  572. for i:=RS_R8 to RS_R15 do
  573. begin
  574. add_edge(getsupreg(taicpu(p).oper[1]^.ref^.base),i);
  575. add_edge(getsupreg(taicpu(p).oper[1]^.ref^.index),i);
  576. add_edge(getsupreg(taicpu(p).oper[0]^.reg),i);
  577. end;
  578. end;
  579. end;
  580. end;
  581. end;
  582. end.