ncpucnv.pas 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Generate SPARC assembler for type converting nodes
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************}
  16. unit ncpucnv;
  17. {$i fpcdefs.inc}
  18. interface
  19. uses
  20. node,ncnv,ncgcnv,defcmp;
  21. type
  22. tsparctypeconvnode = class(TCgTypeConvNode)
  23. protected
  24. { procedure second_int_to_int;override; }
  25. { procedure second_string_to_string;override; }
  26. { procedure second_cstring_to_pchar;override; }
  27. { procedure second_string_to_chararray;override; }
  28. { procedure second_array_to_pointer;override; }
  29. function first_int_to_real: tnode; override;
  30. { procedure second_pointer_to_array;override; }
  31. { procedure second_chararray_to_string;override; }
  32. { procedure second_char_to_string;override; }
  33. procedure second_int_to_real;override;
  34. { procedure second_real_to_real;override; }
  35. { procedure second_cord_to_pointer;override; }
  36. { procedure second_proc_to_procvar;override; }
  37. { procedure second_bool_to_int;override; }
  38. procedure second_int_to_bool;override;
  39. { procedure second_load_smallset;override; }
  40. { procedure second_ansistring_to_pchar;override; }
  41. { procedure second_pchar_to_string;override; }
  42. { procedure second_class_to_intf;override; }
  43. { procedure second_char_to_char;override; }
  44. end;
  45. implementation
  46. uses
  47. verbose,globals,systems,globtype,
  48. symconst,symdef,aasmbase,aasmtai,aasmdata,
  49. defutil,
  50. cgbase,cgutils,pass_1,pass_2,
  51. ncon,ncal,procinfo,
  52. ncgutil,
  53. cpubase,aasmcpu,
  54. tgobj,cgobj,
  55. hlcgobj;
  56. {*****************************************************************************
  57. FirstTypeConv
  58. *****************************************************************************}
  59. function tsparctypeconvnode.first_int_to_real: tnode;
  60. var
  61. fname: string[19];
  62. begin
  63. { converting a 64bit integer to a float requires a helper }
  64. if is_64bitint(left.resultdef) or
  65. is_currency(left.resultdef) then
  66. begin
  67. { hack to avoid double division by 10000, as it's
  68. already done by typecheckpass.resultdef_int_to_real }
  69. if is_currency(left.resultdef) then
  70. left.resultdef := s64inttype;
  71. if is_signed(left.resultdef) then
  72. fname := 'fpc_int64_to_double'
  73. else
  74. fname := 'fpc_qword_to_double';
  75. result := ccallnode.createintern(fname,ccallparanode.create(
  76. left,nil));
  77. left:=nil;
  78. if (tfloatdef(resultdef).floattype=s32real) then
  79. inserttypeconv(result,s32floattype);
  80. firstpass(result);
  81. exit;
  82. end
  83. else
  84. { other integers are supposed to be 32 bit }
  85. begin
  86. if is_signed(left.resultdef) then
  87. inserttypeconv(left,s32inttype)
  88. else
  89. begin
  90. inserttypeconv(left,u32inttype);
  91. if (cs_create_pic in current_settings.moduleswitches) and
  92. (tf_pic_uses_got in target_info.flags) then
  93. include(current_procinfo.flags,pi_needs_got);
  94. end;
  95. firstpass(left);
  96. end;
  97. result := nil;
  98. expectloc:=LOC_FPUREGISTER;
  99. end;
  100. {*****************************************************************************
  101. SecondTypeConv
  102. *****************************************************************************}
  103. procedure tsparctypeconvnode.second_int_to_real;
  104. procedure loadsigned;
  105. begin
  106. hlcg.location_force_mem(current_asmdata.CurrAsmList,left.location,left.resultdef);
  107. { Load memory in fpu register }
  108. cg.a_loadfpu_ref_reg(current_asmdata.CurrAsmList,OS_F32,OS_F32,left.location.reference,location.register);
  109. tg.ungetiftemp(current_asmdata.CurrAsmList,left.location.reference);
  110. { Convert value in fpu register from integer to float }
  111. case tfloatdef(resultdef).floattype of
  112. s32real:
  113. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_FiTOs,location.register,location.register));
  114. s64real:
  115. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_FiTOd,location.register,location.register));
  116. s128real:
  117. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_FiTOq,location.register,location.register));
  118. else
  119. internalerror(200408011);
  120. end;
  121. end;
  122. var
  123. href : treference;
  124. hregister : tregister;
  125. l1,l2 : tasmlabel;
  126. begin
  127. location_reset(location,LOC_FPUREGISTER,def_cgsize(resultdef));
  128. if is_signed(left.resultdef) then
  129. begin
  130. location.register:=cg.getfpuregister(current_asmdata.CurrAsmList,location.size);
  131. loadsigned;
  132. end
  133. else
  134. begin
  135. current_asmdata.getglobaldatalabel(l1);
  136. current_asmdata.getjumplabel(l2);
  137. reference_reset_symbol(href,l1,0,8);
  138. hregister:=cg.getintregister(current_asmdata.CurrAsmList,OS_32);
  139. hlcg.a_load_loc_reg(current_asmdata.CurrAsmList,left.resultdef,u32inttype,left.location,hregister);
  140. { here we need always an 64 bit register }
  141. location.register:=cg.getfpuregister(current_asmdata.CurrAsmList,OS_F64);
  142. hlcg.location_force_mem(current_asmdata.CurrAsmList,left.location,left.resultdef);
  143. { Load memory in fpu register }
  144. cg.a_loadfpu_ref_reg(current_asmdata.CurrAsmList,OS_F32,OS_F32,left.location.reference,location.register);
  145. tg.ungetiftemp(current_asmdata.CurrAsmList,left.location.reference);
  146. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_FiTOd,location.register,location.register));
  147. current_asmdata.CurrAsmList.concat(Taicpu.op_reg_reg(A_CMP,hregister,NR_G0));
  148. cg.a_jmp_flags(current_asmdata.CurrAsmList,F_GE,l2);
  149. case tfloatdef(resultdef).floattype of
  150. { converting dword to s64real first and cut off at the end avoids precision loss }
  151. s32real,
  152. s64real:
  153. begin
  154. hregister:=cg.getfpuregister(current_asmdata.CurrAsmList,OS_F64);
  155. new_section(current_asmdata.asmlists[al_typedconsts],sec_rodata_norel,l1.name,const_align(8));
  156. current_asmdata.asmlists[al_typedconsts].concat(Tai_label.Create(l1));
  157. { I got this constant from a test program (FK) }
  158. current_asmdata.asmlists[al_typedconsts].concat(Tai_const.Create_32bit($41f00000));
  159. current_asmdata.asmlists[al_typedconsts].concat(Tai_const.Create_32bit(0));
  160. cg.a_loadfpu_ref_reg(current_asmdata.CurrAsmList,OS_F64,OS_F64,href,hregister);
  161. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_FADDD,location.register,hregister,location.register));
  162. cg.a_label(current_asmdata.CurrAsmList,l2);
  163. { cut off if we should convert to single }
  164. if tfloatdef(resultdef).floattype=s32real then
  165. begin
  166. hregister:=location.register;
  167. location.register:=cg.getfpuregister(current_asmdata.CurrAsmList,location.size);
  168. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_FDTOS,hregister,location.register));
  169. end;
  170. end;
  171. else
  172. internalerror(200410031);
  173. end;
  174. end;
  175. end;
  176. (*
  177. procedure tsparctypeconvnode.second_real_to_real;
  178. const
  179. conv_op : array[tfloattype,tfloattype] of tasmop = (
  180. { from: s32 s64 s80 sc80 c64 cur f128 }
  181. { s32 } ( A_FMOVS,A_FDTOS,A_NONE, A_NONE, A_NONE, A_NONE, A_NONE ),
  182. { s64 } ( A_FSTOD,A_FMOVD,A_NONE, A_NONE, A_NONE, A_NONE, A_NONE ),
  183. { s80 } ( A_NONE, A_NONE, A_NONE, A_NONE, A_NONE, A_NONE, A_NONE ),
  184. { sc80 } ( A_NONE, A_NONE, A_NONE, A_NONE, A_NONE, A_NONE, A_NONE ),
  185. { c64 } ( A_NONE, A_NONE, A_NONE, A_NONE, A_NONE, A_NONE, A_NONE ),
  186. { cur } ( A_NONE, A_NONE, A_NONE, A_NONE, A_NONE, A_NONE, A_NONE ),
  187. { f128 } ( A_NONE, A_NONE, A_NONE, A_NONE, A_NONE, A_NONE, A_NONE )
  188. );
  189. var
  190. op : tasmop;
  191. begin
  192. location_reset(location,LOC_FPUREGISTER,def_cgsize(resultdef));
  193. hlcg.location_force_fpureg(current_asmdata.CurrAsmList,left.location,left.resultdef,false);
  194. { Convert value in fpu register from integer to float }
  195. op:=conv_op[tfloatdef(resultdef).floattype,tfloatdef(left.resultdef).floattype];
  196. if op=A_NONE then
  197. internalerror(200401121);
  198. location.register:=cg.getfpuregister(current_asmdata.CurrAsmList,location.size);
  199. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(op,left.location.register,location.register));
  200. end;
  201. *)
  202. procedure tsparctypeconvnode.second_int_to_bool;
  203. var
  204. href: treference;
  205. hreg1,hreg2 : tregister;
  206. resflags : tresflags;
  207. opsize : tcgsize;
  208. hlabel : tasmlabel;
  209. newsize : tcgsize;
  210. begin
  211. secondpass(left);
  212. if codegenerror then
  213. exit;
  214. { Explicit typecasts from any ordinal type to a boolean type }
  215. { must not change the ordinal value }
  216. if (nf_explicit in flags) and
  217. not(left.location.loc in [LOC_FLAGS,LOC_JUMP]) then
  218. begin
  219. location_copy(location,left.location);
  220. newsize:=def_cgsize(resultdef);
  221. { change of size? change sign only if location is LOC_(C)REGISTER? Then we have to sign/zero-extend }
  222. if (tcgsize2size[newsize]<>tcgsize2size[left.location.size]) or
  223. ((newsize<>left.location.size) and (location.loc in [LOC_REGISTER,LOC_CREGISTER])) then
  224. hlcg.location_force_reg(current_asmdata.CurrAsmList,location,left.resultdef,resultdef,true)
  225. else
  226. location.size:=newsize;
  227. exit;
  228. end;
  229. location_reset(location,LOC_REGISTER,def_cgsize(resultdef));
  230. opsize:=def_cgsize(left.resultdef);
  231. if (left.location.loc in [LOC_SUBSETREG,LOC_CSUBSETREG,LOC_SUBSETREF,LOC_CSUBSETREF]) then
  232. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,left.resultdef,true);
  233. case left.location.loc of
  234. LOC_CREFERENCE,LOC_REFERENCE,LOC_REGISTER,LOC_CREGISTER:
  235. begin
  236. if left.location.loc in [LOC_CREFERENCE,LOC_REFERENCE] then
  237. begin
  238. hreg2:=cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  239. {$ifndef cpu64bitalu}
  240. if left.location.size in [OS_64,OS_S64] then
  241. begin
  242. cg.a_load_ref_reg(current_asmdata.CurrAsmList,OS_INT,OS_INT,left.location.reference,hreg2);
  243. hreg1:=cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  244. href:=left.location.reference;
  245. inc(href.offset,4);
  246. cg.a_load_ref_reg(current_asmdata.CurrAsmList,OS_INT,OS_INT,href,hreg1);
  247. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList,OP_OR,OS_32,hreg1,hreg2,hreg2);
  248. end
  249. else
  250. {$endif not cpu64bitalu}
  251. cg.a_load_ref_reg(current_asmdata.CurrAsmList,opsize,opsize,left.location.reference,hreg2);
  252. end
  253. else
  254. begin
  255. hreg2:=cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  256. {$ifndef cpu64bitalu}
  257. if left.location.size in [OS_64,OS_S64] then
  258. begin
  259. hreg2:=cg.getintregister(current_asmdata.CurrAsmList,OS_32);
  260. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList,OP_OR,OS_32,left.location.register64.reghi,left.location.register64.reglo,hreg2);
  261. end
  262. else
  263. {$endif not cpu64bitalu}
  264. cg.a_load_reg_reg(current_asmdata.CurrAsmList,opsize,opsize,left.location.register,hreg2);
  265. end;
  266. hreg1:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  267. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_SUBCC,NR_G0,hreg2,NR_G0));
  268. if is_pasbool(resultdef) then
  269. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_ADDX,NR_G0,NR_G0,hreg1))
  270. else
  271. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,NR_G0,hreg1));
  272. end;
  273. LOC_FLAGS :
  274. begin
  275. hreg1:=cg.GetIntRegister(current_asmdata.CurrAsmList,location.size);
  276. resflags:=left.location.resflags;
  277. cg.g_flags2reg(current_asmdata.CurrAsmList,location.size,resflags,hreg1);
  278. if (is_cbool(resultdef)) then
  279. cg.a_op_reg_reg(current_asmdata.CurrAsmList,OP_NEG,location.size,hreg1,hreg1);
  280. end;
  281. LOC_JUMP :
  282. begin
  283. hreg1:=cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  284. current_asmdata.getjumplabel(hlabel);
  285. cg.a_label(current_asmdata.CurrAsmList,left.location.truelabel);
  286. if not(is_cbool(resultdef)) then
  287. cg.a_load_const_reg(current_asmdata.CurrAsmList,OS_INT,1,hreg1)
  288. else
  289. cg.a_load_const_reg(current_asmdata.CurrAsmList,OS_INT,-1,hreg1);
  290. cg.a_jmp_always(current_asmdata.CurrAsmList,hlabel);
  291. cg.a_label(current_asmdata.CurrAsmList,left.location.falselabel);
  292. cg.a_load_const_reg(current_asmdata.CurrAsmList,OS_INT,0,hreg1);
  293. cg.a_label(current_asmdata.CurrAsmList,hlabel);
  294. end;
  295. else
  296. internalerror(10062);
  297. end;
  298. {$ifndef cpu64bitalu}
  299. if (location.size in [OS_64,OS_S64]) then
  300. begin
  301. location.register64.reglo:=hreg1;
  302. location.register64.reghi:=cg.getintregister(current_asmdata.CurrAsmList,OS_32);
  303. if (is_cbool(resultdef)) then
  304. { reglo is either 0 or -1 -> reghi has to become the same }
  305. cg.a_load_reg_reg(current_asmdata.CurrAsmList,OS_32,OS_32,location.register64.reglo,location.register64.reghi)
  306. else
  307. { unsigned }
  308. cg.a_load_const_reg(current_asmdata.CurrAsmList,OS_32,0,location.register64.reghi);
  309. end
  310. else
  311. {$endif not cpu64bitalu}
  312. location.register:=hreg1;
  313. end;
  314. begin
  315. ctypeconvnode:=tsparctypeconvnode;
  316. end.