cgcpu.pas 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cgobj,cg64f32,cgx86,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,parabase,cgutils,
  25. symconst,symdef,symsym
  26. ;
  27. type
  28. tcg386 = class(tcgx86)
  29. procedure init_register_allocators;override;
  30. { passing parameter using push instead of mov }
  31. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  32. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  33. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  34. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  35. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  36. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  37. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  38. procedure g_maybe_got_init(list: TAsmList); override;
  39. end;
  40. tcg64f386 = class(tcg64f32)
  41. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  42. procedure a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64; const ref: treference);override;
  43. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  44. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  45. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);override;
  46. procedure a_op64_ref(list : TAsmList;op:TOpCG;size : tcgsize;const ref: treference);override;
  47. private
  48. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  49. end;
  50. procedure create_codegen;
  51. implementation
  52. uses
  53. globals,verbose,systems,cutils,
  54. paramgr,procinfo,fmodule,
  55. rgcpu,rgx86,cpuinfo;
  56. function use_push(const cgpara:tcgpara):boolean;
  57. begin
  58. result:=(not paramanager.use_fixed_stack) and
  59. assigned(cgpara.location) and
  60. (cgpara.location^.loc=LOC_REFERENCE) and
  61. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  62. end;
  63. procedure tcg386.init_register_allocators;
  64. begin
  65. inherited init_register_allocators;
  66. if (cs_useebp in current_settings.optimizerswitches) and assigned(current_procinfo) and (current_procinfo.framepointer<>NR_EBP) then
  67. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI,RS_EBP],first_int_imreg,[])
  68. else
  69. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  70. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  71. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBWHOLE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  72. rgfpu:=Trgx86fpu.create;
  73. end;
  74. procedure tcg386.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  75. var
  76. pushsize : tcgsize;
  77. begin
  78. check_register_size(size,r);
  79. if use_push(cgpara) then
  80. begin
  81. cgpara.check_simple_location;
  82. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  83. pushsize:=cgpara.location^.size
  84. else
  85. pushsize:=int_cgsize(cgpara.alignment);
  86. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  87. end
  88. else
  89. inherited a_load_reg_cgpara(list,size,r,cgpara);
  90. end;
  91. procedure tcg386.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  92. var
  93. pushsize : tcgsize;
  94. begin
  95. if use_push(cgpara) then
  96. begin
  97. cgpara.check_simple_location;
  98. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  99. pushsize:=cgpara.location^.size
  100. else
  101. pushsize:=int_cgsize(cgpara.alignment);
  102. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  103. end
  104. else
  105. inherited a_load_const_cgpara(list,size,a,cgpara);
  106. end;
  107. procedure tcg386.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  108. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  109. var
  110. pushsize : tcgsize;
  111. opsize : topsize;
  112. tmpreg : tregister;
  113. href : treference;
  114. begin
  115. if not assigned(paraloc) then
  116. exit;
  117. if (paraloc^.loc<>LOC_REFERENCE) or
  118. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  119. (tcgsize2size[paraloc^.size]>sizeof(aint)) then
  120. internalerror(200501162);
  121. { Pushes are needed in reverse order, add the size of the
  122. current location to the offset where to load from. This
  123. prevents wrong calculations for the last location when
  124. the size is not a power of 2 }
  125. if assigned(paraloc^.next) then
  126. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  127. { Push the data starting at ofs }
  128. href:=r;
  129. inc(href.offset,ofs);
  130. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  131. pushsize:=paraloc^.size
  132. else
  133. pushsize:=int_cgsize(cgpara.alignment);
  134. opsize:=TCgsize2opsize[pushsize];
  135. { for go32v2 we obtain OS_F32,
  136. but pushs is not valid, we need pushl }
  137. if opsize=S_FS then
  138. opsize:=S_L;
  139. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  140. begin
  141. tmpreg:=getintregister(list,pushsize);
  142. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  143. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  144. end
  145. else
  146. begin
  147. make_simple_ref(list,href);
  148. list.concat(taicpu.op_ref(A_PUSH,opsize,href));
  149. end;
  150. end;
  151. var
  152. len : tcgint;
  153. href : treference;
  154. begin
  155. { cgpara.size=OS_NO requires a copy on the stack }
  156. if use_push(cgpara) then
  157. begin
  158. { Record copy? }
  159. if (cgpara.size=OS_NO) or (size=OS_NO) then
  160. begin
  161. cgpara.check_simple_location;
  162. len:=align(cgpara.intsize,cgpara.alignment);
  163. g_stackpointer_alloc(list,len);
  164. reference_reset_base(href,NR_STACK_POINTER_REG,0,ctempposinvalid,4,[]);
  165. g_concatcopy(list,r,href,len);
  166. end
  167. else
  168. begin
  169. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  170. internalerror(200501161);
  171. if (cgpara.size=OS_F64) then
  172. begin
  173. href:=r;
  174. make_simple_ref(list,href);
  175. inc(href.offset,4);
  176. list.concat(taicpu.op_ref(A_PUSH,S_L,href));
  177. dec(href.offset,4);
  178. list.concat(taicpu.op_ref(A_PUSH,S_L,href));
  179. end
  180. else
  181. { We need to push the data in reverse order,
  182. therefor we use a recursive algorithm }
  183. pushdata(cgpara.location,0);
  184. end
  185. end
  186. else
  187. begin
  188. href:=r;
  189. make_simple_ref(list,href);
  190. inherited a_load_ref_cgpara(list,size,href,cgpara);
  191. end;
  192. end;
  193. procedure tcg386.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  194. var
  195. tmpreg : tregister;
  196. opsize : topsize;
  197. tmpref,dirref : treference;
  198. begin
  199. dirref:=r;
  200. { this could probably done in a more optimized way, but for now this
  201. is sufficent }
  202. make_direct_ref(list,dirref);
  203. with dirref do
  204. begin
  205. if use_push(cgpara) then
  206. begin
  207. cgpara.check_simple_location;
  208. opsize:=tcgsize2opsize[OS_ADDR];
  209. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  210. begin
  211. if assigned(symbol) then
  212. begin
  213. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  214. ((dirref.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  215. (cs_create_pic in current_settings.moduleswitches)) then
  216. begin
  217. tmpreg:=getaddressregister(list);
  218. a_loadaddr_ref_reg(list,dirref,tmpreg);
  219. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  220. end
  221. else if cs_create_pic in current_settings.moduleswitches then
  222. begin
  223. if offset<>0 then
  224. begin
  225. tmpreg:=getaddressregister(list);
  226. a_loadaddr_ref_reg(list,dirref,tmpreg);
  227. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  228. end
  229. else
  230. begin
  231. reference_reset_symbol(tmpref,dirref.symbol,0,sizeof(pint),[]);
  232. tmpref.refaddr:=addr_pic;
  233. tmpref.base:=current_procinfo.got;
  234. {$ifdef EXTDEBUG}
  235. if not (pi_needs_got in current_procinfo.flags) then
  236. Comment(V_warning,'pi_needs_got not included');
  237. {$endif EXTDEBUG}
  238. include(current_procinfo.flags,pi_needs_got);
  239. list.concat(taicpu.op_ref(A_PUSH,S_L,tmpref));
  240. end
  241. end
  242. else
  243. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset));
  244. end
  245. else
  246. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  247. end
  248. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  249. (offset=0) and (scalefactor=0) and (symbol=nil) then
  250. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  251. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  252. (offset=0) and (symbol=nil) then
  253. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  254. else
  255. begin
  256. tmpreg:=getaddressregister(list);
  257. a_loadaddr_ref_reg(list,dirref,tmpreg);
  258. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  259. end;
  260. end
  261. else
  262. inherited a_loadaddr_ref_cgpara(list,dirref,cgpara);
  263. end;
  264. end;
  265. procedure tcg386.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  266. procedure increase_sp(a : tcgint);
  267. var
  268. href : treference;
  269. begin
  270. reference_reset_base(href,NR_STACK_POINTER_REG,a,ctempposinvalid,0,[]);
  271. { normally, lea is a better choice than an add }
  272. list.concat(Taicpu.op_ref_reg(A_LEA,TCGSize2OpSize[OS_ADDR],href,NR_STACK_POINTER_REG));
  273. end;
  274. begin
  275. { MMX needs to call EMMS }
  276. if assigned(rg[R_MMXREGISTER]) and
  277. (rg[R_MMXREGISTER].uses_registers) then
  278. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  279. { remove stackframe }
  280. if not nostackframe then
  281. begin
  282. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  283. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  284. begin
  285. if current_procinfo.final_localsize<>0 then
  286. increase_sp(current_procinfo.final_localsize);
  287. if (not paramanager.use_fixed_stack) then
  288. internal_restore_regs(list,true);
  289. if (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  290. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  291. end
  292. else
  293. begin
  294. if (not paramanager.use_fixed_stack) then
  295. internal_restore_regs(list,not (pi_has_stack_allocs in current_procinfo.flags));
  296. generate_leave(list);
  297. end;
  298. list.concat(tai_regalloc.dealloc(current_procinfo.framepointer,nil));
  299. end;
  300. { return from proc }
  301. if po_interrupt in current_procinfo.procdef.procoptions then
  302. begin
  303. if assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  304. (current_procinfo.procdef.funcretloc[calleeside].location^.loc=LOC_REGISTER) then
  305. begin
  306. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.register)=RS_EAX) then
  307. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  308. else
  309. internalerror(2010053001);
  310. end
  311. else
  312. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  313. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  314. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  315. if (current_procinfo.procdef.funcretloc[calleeside].size in [OS_64,OS_S64]) and
  316. assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  317. assigned(current_procinfo.procdef.funcretloc[calleeside].location^.next) and
  318. (current_procinfo.procdef.funcretloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  319. begin
  320. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.next^.register)=RS_EDX) then
  321. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  322. else
  323. internalerror(2010053002);
  324. end
  325. else
  326. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  327. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  328. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  329. { .... also the segment registers }
  330. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  331. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  332. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  333. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  334. { this restores the flags }
  335. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  336. end
  337. { Routines with the poclearstack flag set use only a ret }
  338. else if (current_procinfo.procdef.proccalloption in clearstack_pocalls) and
  339. (not paramanager.use_fixed_stack) then
  340. begin
  341. { complex return values are removed from stack in C code PM }
  342. { but not on win32 }
  343. { and not for safecall with hidden exceptions, because the result }
  344. { wich contains the exception is passed in EAX }
  345. if ((target_info.system <> system_i386_win32) or
  346. (target_info.abi=abi_old_win32_gnu)) and
  347. not ((current_procinfo.procdef.proccalloption = pocall_safecall) and
  348. (tf_safecall_exceptions in target_info.flags)) and
  349. paramanager.ret_in_param(current_procinfo.procdef.returndef,
  350. current_procinfo.procdef) then
  351. list.concat(Taicpu.Op_const(A_RET,S_W,sizeof(aint)))
  352. else
  353. list.concat(Taicpu.Op_none(A_RET,S_NO));
  354. end
  355. { ... also routines with parasize=0 }
  356. else if (parasize=0) then
  357. list.concat(Taicpu.Op_none(A_RET,S_NO))
  358. else
  359. begin
  360. { parameters are limited to 65535 bytes because ret allows only imm16 }
  361. if (parasize>65535) then
  362. CGMessage(cg_e_parasize_too_big);
  363. list.concat(Taicpu.Op_const(A_RET,S_W,parasize));
  364. end;
  365. end;
  366. procedure tcg386.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  367. var
  368. power : longint;
  369. opsize : topsize;
  370. {$ifndef __NOWINPECOFF__}
  371. again,ok : tasmlabel;
  372. {$endif}
  373. begin
  374. { get stack space }
  375. getcpuregister(list,NR_EDI);
  376. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  377. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  378. { Now EDI contains (high+1). }
  379. { special case handling for elesize=8, 4 and 2:
  380. set ECX = (high+1) instead of ECX = (high+1)*elesize.
  381. In the case of elesize=4 and 2, this allows us to avoid the SHR later.
  382. In the case of elesize=8, we can later use a SHL ECX, 1 instead of
  383. SHR ECX, 2 which is one byte shorter. }
  384. if (elesize=8) or (elesize=4) or (elesize=2) then
  385. begin
  386. { Now EDI contains (high+1). Copy it to ECX for later use. }
  387. getcpuregister(list,NR_ECX);
  388. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  389. end;
  390. { EDI := EDI * elesize }
  391. if (elesize<>1) then
  392. begin
  393. if ispowerof2(elesize, power) then
  394. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  395. else
  396. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  397. end;
  398. if (elesize<>8) and (elesize<>4) and (elesize<>2) then
  399. begin
  400. { Now EDI contains (high+1)*elesize. Copy it to ECX for later use. }
  401. getcpuregister(list,NR_ECX);
  402. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  403. end;
  404. {$ifndef __NOWINPECOFF__}
  405. { windows guards only a few pages for stack growing, }
  406. { so we have to access every page first }
  407. if target_info.system=system_i386_win32 then
  408. begin
  409. current_asmdata.getjumplabel(again);
  410. current_asmdata.getjumplabel(ok);
  411. a_label(list,again);
  412. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  413. a_jmp_cond(list,OC_B,ok);
  414. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  415. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  416. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  417. a_jmp_always(list,again);
  418. a_label(list,ok);
  419. end;
  420. {$endif __NOWINPECOFF__}
  421. { If we were probing pages, EDI=(size mod pagesize) and ESP is decremented
  422. by (size div pagesize)*pagesize, otherwise EDI=size.
  423. Either way, subtracting EDI from ESP will set ESP to desired final value. }
  424. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  425. { align stack on 4 bytes }
  426. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  427. { load destination, don't use a_load_reg_reg, that will add a move instruction
  428. that can confuse the reg allocator }
  429. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  430. { Allocate ESI and load it with source }
  431. getcpuregister(list,NR_ESI);
  432. a_loadaddr_ref_reg(list,ref,NR_ESI);
  433. { calculate size }
  434. opsize:=S_B;
  435. if elesize=8 then
  436. begin
  437. opsize:=S_L;
  438. { ECX is number of qwords, convert to dwords }
  439. list.concat(Taicpu.op_const_reg(A_SHL,S_L,1,NR_ECX))
  440. end
  441. else if elesize=4 then
  442. begin
  443. opsize:=S_L;
  444. { ECX is already number of dwords, so no need to SHL/SHR }
  445. end
  446. else if elesize=2 then
  447. begin
  448. opsize:=S_W;
  449. { ECX is already number of words, so no need to SHL/SHR }
  450. end
  451. else
  452. if (elesize and 3)=0 then
  453. begin
  454. opsize:=S_L;
  455. { ECX is number of bytes, convert to dwords }
  456. list.concat(Taicpu.op_const_reg(A_SHR,S_L,2,NR_ECX))
  457. end
  458. else
  459. if (elesize and 1)=0 then
  460. begin
  461. opsize:=S_W;
  462. { ECX is number of bytes, convert to words }
  463. list.concat(Taicpu.op_const_reg(A_SHR,S_L,1,NR_ECX))
  464. end;
  465. if ts_cld in current_settings.targetswitches then
  466. list.concat(Taicpu.op_none(A_CLD,S_NO));
  467. list.concat(Taicpu.op_none(A_REP,S_NO));
  468. case opsize of
  469. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  470. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  471. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  472. end;
  473. ungetcpuregister(list,NR_EDI);
  474. ungetcpuregister(list,NR_ECX);
  475. ungetcpuregister(list,NR_ESI);
  476. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  477. that can confuse the reg allocator }
  478. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  479. include(current_procinfo.flags,pi_has_stack_allocs);
  480. end;
  481. procedure tcg386.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  482. begin
  483. { Nothing to release }
  484. end;
  485. procedure tcg386.g_maybe_got_init(list: TAsmList);
  486. var
  487. i: longint;
  488. tmpreg: TRegister;
  489. begin
  490. { allocate PIC register }
  491. if (cs_create_pic in current_settings.moduleswitches) and
  492. (tf_pic_uses_got in target_info.flags) and
  493. (pi_needs_got in current_procinfo.flags) then
  494. begin
  495. if not (target_info.system in [system_i386_darwin,system_i386_iphonesim]) then
  496. begin
  497. { Use ECX as a temp register by default }
  498. tmpreg:=NR_ECX;
  499. { Allocate registers used for parameters to make sure they
  500. never allocated during this PIC init code }
  501. for i:=0 to current_procinfo.procdef.paras.Count - 1 do
  502. with tparavarsym(current_procinfo.procdef.paras[i]).paraloc[calleeside].Location^ do
  503. if Loc in [LOC_REGISTER, LOC_CREGISTER] then begin
  504. a_reg_alloc(list, register);
  505. { If ECX is used for a parameter, use EBX as temp }
  506. if getsupreg(register) = RS_ECX then
  507. tmpreg:=NR_EBX;
  508. end;
  509. if tmpreg = NR_EBX then
  510. begin
  511. { Mark EBX as used in the proc }
  512. include(rg[R_INTREGISTER].used_in_proc,RS_EBX);
  513. current_module.requires_ebx_pic_helper:=true;
  514. a_call_name_static(list,'fpc_geteipasebx');
  515. end
  516. else
  517. begin
  518. current_module.requires_ecx_pic_helper:=true;
  519. a_call_name_static(list,'fpc_geteipasecx');
  520. end;
  521. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_L,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_',AT_DATA),0,tmpreg));
  522. list.concat(taicpu.op_reg_reg(A_MOV,S_L,tmpreg,current_procinfo.got));
  523. { Deallocate parameter registers }
  524. for i:=0 to current_procinfo.procdef.paras.Count - 1 do
  525. with tparavarsym(current_procinfo.procdef.paras[i]).paraloc[calleeside].Location^ do
  526. if Loc in [LOC_REGISTER, LOC_CREGISTER] then
  527. a_reg_dealloc(list, register);
  528. end
  529. else
  530. begin
  531. { call/pop is faster than call/ret/mov on Core Solo and later
  532. according to Apple's benchmarking -- and all Intel Macs
  533. have at least a Core Solo (furthermore, the i386 - Pentium 1
  534. don't have a return stack buffer) }
  535. a_call_name_static(list,current_procinfo.CurrGOTLabel.name);
  536. a_label(list,current_procinfo.CurrGotLabel);
  537. list.concat(taicpu.op_reg(A_POP,S_L,current_procinfo.got))
  538. end;
  539. end;
  540. end;
  541. { ************* 64bit operations ************ }
  542. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  543. begin
  544. case op of
  545. OP_ADD :
  546. begin
  547. op1:=A_ADD;
  548. op2:=A_ADC;
  549. end;
  550. OP_SUB :
  551. begin
  552. op1:=A_SUB;
  553. op2:=A_SBB;
  554. end;
  555. OP_XOR :
  556. begin
  557. op1:=A_XOR;
  558. op2:=A_XOR;
  559. end;
  560. OP_OR :
  561. begin
  562. op1:=A_OR;
  563. op2:=A_OR;
  564. end;
  565. OP_AND :
  566. begin
  567. op1:=A_AND;
  568. op2:=A_AND;
  569. end;
  570. else
  571. internalerror(200203241);
  572. end;
  573. end;
  574. procedure tcg64f386.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  575. var
  576. op1,op2 : TAsmOp;
  577. tempref : treference;
  578. begin
  579. if not(op in [OP_NEG,OP_NOT]) then
  580. begin
  581. get_64bit_ops(op,op1,op2);
  582. tempref:=ref;
  583. tcgx86(cg).make_simple_ref(list,tempref);
  584. if op in [OP_ADD,OP_SUB] then
  585. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  586. list.concat(taicpu.op_ref_reg(op1,S_L,tempref,reg.reglo));
  587. inc(tempref.offset,4);
  588. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  589. if op in [OP_ADD,OP_SUB] then
  590. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  591. end
  592. else
  593. begin
  594. a_load64_ref_reg(list,ref,reg);
  595. a_op64_reg_reg(list,op,size,reg,reg);
  596. end;
  597. end;
  598. procedure tcg64f386.a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64; const ref: treference);
  599. var
  600. op1,op2 : TAsmOp;
  601. tempref : treference;
  602. tmpreg: TRegister;
  603. l1, l2: TAsmLabel;
  604. begin
  605. case op of
  606. OP_NOT,OP_NEG:
  607. inherited;
  608. OP_SHR,OP_SHL,OP_SAR:
  609. begin
  610. { load right operators in a register }
  611. cg.getcpuregister(list,NR_ECX);
  612. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reglo,NR_ECX);
  613. tempref:=ref;
  614. tcgx86(cg).make_simple_ref(list,tempref);
  615. { the damned shift instructions work only til a count of 32 }
  616. { so we've to do some tricks here }
  617. current_asmdata.getjumplabel(l1);
  618. current_asmdata.getjumplabel(l2);
  619. list.Concat(taicpu.op_const_reg(A_TEST,S_B,32,NR_CL));
  620. cg.a_jmp_flags(list,F_E,l1);
  621. tmpreg:=cg.getintregister(list,OS_32);
  622. case op of
  623. OP_SHL:
  624. begin
  625. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  626. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,tmpreg));
  627. inc(tempref.offset,4);
  628. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  629. dec(tempref.offset,4);
  630. cg.a_load_const_ref(list,OS_32,0,tempref);
  631. cg.a_jmp_always(list,l2);
  632. cg.a_label(list,l1);
  633. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  634. inc(tempref.offset,4);
  635. list.Concat(taicpu.op_reg_reg_ref(A_SHLD,S_L,NR_CL,tmpreg,tempref));
  636. dec(tempref.offset,4);
  637. if cs_opt_size in current_settings.optimizerswitches then
  638. list.concat(taicpu.op_reg_ref(A_SHL,S_L,NR_CL,tempref))
  639. else
  640. begin
  641. list.concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,tmpreg));
  642. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  643. end;
  644. end;
  645. OP_SHR:
  646. begin
  647. inc(tempref.offset,4);
  648. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  649. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,tmpreg));
  650. dec(tempref.offset,4);
  651. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  652. inc(tempref.offset,4);
  653. cg.a_load_const_ref(list,OS_32,0,tempref);
  654. cg.a_jmp_always(list,l2);
  655. cg.a_label(list,l1);
  656. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  657. dec(tempref.offset,4);
  658. list.Concat(taicpu.op_reg_reg_ref(A_SHRD,S_L,NR_CL,tmpreg,tempref));
  659. inc(tempref.offset,4);
  660. if cs_opt_size in current_settings.optimizerswitches then
  661. list.concat(taicpu.op_reg_ref(A_SHR,S_L,NR_CL,tempref))
  662. else
  663. begin
  664. list.concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,tmpreg));
  665. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  666. end;
  667. end;
  668. OP_SAR:
  669. begin
  670. inc(tempref.offset,4);
  671. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  672. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,tmpreg));
  673. dec(tempref.offset,4);
  674. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  675. inc(tempref.offset,4);
  676. list.Concat(taicpu.op_const_reg(A_SAR,S_L,31,tmpreg));
  677. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  678. cg.a_jmp_always(list,l2);
  679. cg.a_label(list,l1);
  680. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  681. dec(tempref.offset,4);
  682. list.Concat(taicpu.op_reg_reg_ref(A_SHRD,S_L,NR_CL,tmpreg,tempref));
  683. inc(tempref.offset,4);
  684. if cs_opt_size in current_settings.optimizerswitches then
  685. list.concat(taicpu.op_reg_ref(A_SAR,S_L,NR_CL,tempref))
  686. else
  687. begin
  688. list.concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,tmpreg));
  689. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  690. end;
  691. end;
  692. else
  693. internalerror(2017041801);
  694. end;
  695. cg.a_label(list,l2);
  696. cg.ungetcpuregister(list,NR_ECX);
  697. exit;
  698. end;
  699. else
  700. begin
  701. get_64bit_ops(op,op1,op2);
  702. tempref:=ref;
  703. tcgx86(cg).make_simple_ref(list,tempref);
  704. if op in [OP_ADD,OP_SUB] then
  705. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  706. list.concat(taicpu.op_reg_ref(op1,S_L,reg.reglo,tempref));
  707. inc(tempref.offset,4);
  708. list.concat(taicpu.op_reg_ref(op2,S_L,reg.reghi,tempref));
  709. if op in [OP_ADD,OP_SUB] then
  710. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  711. end;
  712. end;
  713. end;
  714. procedure tcg64f386.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  715. var
  716. op1,op2 : TAsmOp;
  717. l1, l2: TAsmLabel;
  718. begin
  719. case op of
  720. OP_NEG :
  721. begin
  722. if (regsrc.reglo<>regdst.reglo) then
  723. a_load64_reg_reg(list,regsrc,regdst);
  724. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  725. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  726. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  727. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  728. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  729. exit;
  730. end;
  731. OP_NOT :
  732. begin
  733. if (regsrc.reglo<>regdst.reglo) then
  734. a_load64_reg_reg(list,regsrc,regdst);
  735. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  736. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  737. exit;
  738. end;
  739. OP_SHR,OP_SHL,OP_SAR:
  740. begin
  741. { load right operators in a register }
  742. cg.getcpuregister(list,NR_ECX);
  743. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,NR_ECX);
  744. { the damned shift instructions work only til a count of 32 }
  745. { so we've to do some tricks here }
  746. current_asmdata.getjumplabel(l1);
  747. current_asmdata.getjumplabel(l2);
  748. list.Concat(taicpu.op_const_reg(A_TEST,S_B,32,NR_CL));
  749. cg.a_jmp_flags(list,F_E,l1);
  750. case op of
  751. OP_SHL:
  752. begin
  753. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,regdst.reglo));
  754. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reglo,regdst.reghi);
  755. list.Concat(taicpu.op_reg_reg(A_XOR,S_L,regdst.reglo,regdst.reglo));
  756. cg.a_jmp_always(list,l2);
  757. cg.a_label(list,l1);
  758. list.Concat(taicpu.op_reg_reg_reg(A_SHLD,S_L,NR_CL,regdst.reglo,regdst.reghi));
  759. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,regdst.reglo));
  760. end;
  761. OP_SHR:
  762. begin
  763. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,regdst.reghi));
  764. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reghi,regdst.reglo);
  765. list.Concat(taicpu.op_reg_reg(A_XOR,S_L,regdst.reghi,regdst.reghi));
  766. cg.a_jmp_always(list,l2);
  767. cg.a_label(list,l1);
  768. list.Concat(taicpu.op_reg_reg_reg(A_SHRD,S_L,NR_CL,regdst.reghi,regdst.reglo));
  769. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,regdst.reghi));
  770. end;
  771. OP_SAR:
  772. begin
  773. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reghi,regdst.reglo);
  774. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,regdst.reglo));
  775. list.Concat(taicpu.op_const_reg(A_SAR,S_L,31,regdst.reghi));
  776. cg.a_jmp_always(list,l2);
  777. cg.a_label(list,l1);
  778. list.Concat(taicpu.op_reg_reg_reg(A_SHRD,S_L,NR_CL,regdst.reghi,regdst.reglo));
  779. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,regdst.reghi));
  780. end;
  781. else
  782. internalerror(2017041801);
  783. end;
  784. cg.a_label(list,l2);
  785. cg.ungetcpuregister(list,NR_ECX);
  786. exit;
  787. end;
  788. end;
  789. get_64bit_ops(op,op1,op2);
  790. if op in [OP_ADD,OP_SUB] then
  791. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  792. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  793. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  794. if op in [OP_ADD,OP_SUB] then
  795. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  796. end;
  797. procedure tcg64f386.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  798. var
  799. op1,op2 : TAsmOp;
  800. begin
  801. case op of
  802. OP_AND,OP_OR,OP_XOR:
  803. begin
  804. cg.a_op_const_reg(list,op,OS_32,tcgint(lo(value)),reg.reglo);
  805. cg.a_op_const_reg(list,op,OS_32,tcgint(hi(value)),reg.reghi);
  806. end;
  807. OP_ADD, OP_SUB:
  808. begin
  809. // can't use a_op_const_ref because this may use dec/inc
  810. get_64bit_ops(op,op1,op2);
  811. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  812. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  813. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  814. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  815. end;
  816. OP_SHR,OP_SHL,OP_SAR:
  817. begin
  818. value:=value and 63;
  819. if value<>0 then
  820. begin
  821. if (value=1) and (op=OP_SHL) and
  822. (current_settings.optimizecputype<=cpu_486) and
  823. not (cs_opt_size in current_settings.optimizerswitches) then
  824. begin
  825. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  826. list.concat(taicpu.op_reg_reg(A_ADD,S_L,reg.reglo,reg.reglo));
  827. list.concat(taicpu.op_reg_reg(A_ADC,S_L,reg.reghi,reg.reghi));
  828. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  829. end
  830. else if (value=1) and (cs_opt_size in current_settings.optimizerswitches) then
  831. case op of
  832. OP_SHR:
  833. begin
  834. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  835. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,reg.reghi));
  836. list.concat(taicpu.op_const_reg(A_RCR,S_L,value,reg.reglo));
  837. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  838. end;
  839. OP_SHL:
  840. begin
  841. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  842. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,reg.reglo));
  843. list.concat(taicpu.op_const_reg(A_RCL,S_L,value,reg.reghi));
  844. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  845. end;
  846. OP_SAR:
  847. begin
  848. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  849. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,reg.reghi));
  850. list.concat(taicpu.op_const_reg(A_RCR,S_L,value,reg.reglo));
  851. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  852. end;
  853. end
  854. else if value>31 then
  855. case op of
  856. OP_SAR:
  857. begin
  858. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reghi,reg.reglo);
  859. list.concat(taicpu.op_const_reg(A_SAR,S_L,31,reg.reghi));
  860. if (value and 31)<>0 then
  861. list.concat(taicpu.op_const_reg(A_SAR,S_L,value and 31,reg.reglo));
  862. end;
  863. OP_SHR:
  864. begin
  865. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reghi,reg.reglo);
  866. list.concat(taicpu.op_reg_reg(A_XOR,S_L,reg.reghi,reg.reghi));
  867. if (value and 31)<>0 then
  868. list.concat(taicpu.op_const_reg(A_SHR,S_L,value and 31,reg.reglo));
  869. end;
  870. OP_SHL:
  871. begin
  872. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reglo,reg.reghi);
  873. list.concat(taicpu.op_reg_reg(A_XOR,S_L,reg.reglo,reg.reglo));
  874. if (value and 31)<>0 then
  875. list.concat(taicpu.op_const_reg(A_SHL,S_L,value and 31,reg.reghi));
  876. end;
  877. else
  878. internalerror(2017041201);
  879. end
  880. else
  881. case op of
  882. OP_SAR:
  883. begin
  884. list.concat(taicpu.op_const_reg_reg(A_SHRD,S_L,value,reg.reghi,reg.reglo));
  885. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,reg.reghi));
  886. end;
  887. OP_SHR:
  888. begin
  889. list.concat(taicpu.op_const_reg_reg(A_SHRD,S_L,value,reg.reghi,reg.reglo));
  890. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,reg.reghi));
  891. end;
  892. OP_SHL:
  893. begin
  894. list.concat(taicpu.op_const_reg_reg(A_SHLD,S_L,value,reg.reglo,reg.reghi));
  895. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,reg.reglo));
  896. end;
  897. else
  898. internalerror(2017041201);
  899. end;
  900. end;
  901. end;
  902. else
  903. internalerror(200204021);
  904. end;
  905. end;
  906. procedure tcg64f386.a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);
  907. var
  908. op1,op2 : TAsmOp;
  909. tempref : treference;
  910. tmpreg: TRegister;
  911. begin
  912. tempref:=ref;
  913. tcgx86(cg).make_simple_ref(list,tempref);
  914. case op of
  915. OP_AND,OP_OR,OP_XOR:
  916. begin
  917. cg.a_op_const_ref(list,op,OS_32,aint(lo(value)),tempref);
  918. inc(tempref.offset,4);
  919. cg.a_op_const_ref(list,op,OS_32,aint(hi(value)),tempref);
  920. end;
  921. OP_ADD, OP_SUB:
  922. begin
  923. get_64bit_ops(op,op1,op2);
  924. // can't use a_op_const_ref because this may use dec/inc
  925. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  926. list.concat(taicpu.op_const_ref(op1,S_L,aint(lo(value)),tempref));
  927. inc(tempref.offset,4);
  928. list.concat(taicpu.op_const_ref(op2,S_L,aint(hi(value)),tempref));
  929. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  930. end;
  931. OP_SHR,OP_SHL,OP_SAR:
  932. begin
  933. value:=value and 63;
  934. if value<>0 then
  935. begin
  936. if value=1 then
  937. case op of
  938. OP_SHR:
  939. begin
  940. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  941. inc(tempref.offset,4);
  942. list.concat(taicpu.op_const_ref(A_SHR,S_L,value,tempref));
  943. dec(tempref.offset,4);
  944. list.concat(taicpu.op_const_ref(A_RCR,S_L,value,tempref));
  945. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  946. end;
  947. OP_SHL:
  948. begin
  949. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  950. list.concat(taicpu.op_const_ref(A_SHL,S_L,value,tempref));
  951. inc(tempref.offset,4);
  952. list.concat(taicpu.op_const_ref(A_RCL,S_L,value,tempref));
  953. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  954. end;
  955. OP_SAR:
  956. begin
  957. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  958. inc(tempref.offset,4);
  959. list.concat(taicpu.op_const_ref(A_SAR,S_L,value,tempref));
  960. dec(tempref.offset,4);
  961. list.concat(taicpu.op_const_ref(A_RCR,S_L,value,tempref));
  962. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  963. end;
  964. end
  965. else if value>31 then
  966. case op of
  967. OP_SHR,OP_SAR:
  968. begin
  969. tmpreg:=cg.getintregister(list,OS_32);
  970. inc(tempref.offset,4);
  971. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  972. if (value and 31)<>0 then
  973. if op=OP_SHR then
  974. list.concat(taicpu.op_const_reg(A_SHR,S_L,value and 31,tmpreg))
  975. else
  976. list.concat(taicpu.op_const_reg(A_SAR,S_L,value and 31,tmpreg));
  977. dec(tempref.offset,4);
  978. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  979. inc(tempref.offset,4);
  980. if op=OP_SHR then
  981. cg.a_load_const_ref(list,OS_32,0,tempref)
  982. else
  983. begin
  984. list.concat(taicpu.op_const_reg(A_SAR,S_L,31,tmpreg));
  985. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  986. end;
  987. end;
  988. OP_SHL:
  989. begin
  990. tmpreg:=cg.getintregister(list,OS_32);
  991. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  992. if (value and 31)<>0 then
  993. list.concat(taicpu.op_const_reg(A_SHL,S_L,value and 31,tmpreg));
  994. inc(tempref.offset,4);
  995. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  996. dec(tempref.offset,4);
  997. cg.a_load_const_ref(list,OS_32,0,tempref);
  998. end;
  999. else
  1000. internalerror(2017041801);
  1001. end
  1002. else
  1003. case op of
  1004. OP_SHR,OP_SAR:
  1005. begin
  1006. tmpreg:=cg.getintregister(list,OS_32);
  1007. inc(tempref.offset,4);
  1008. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1009. dec(tempref.offset,4);
  1010. list.concat(taicpu.op_const_reg_ref(A_SHRD,S_L,value,tmpreg,tempref));
  1011. inc(tempref.offset,4);
  1012. if cs_opt_size in current_settings.optimizerswitches then
  1013. begin
  1014. if op=OP_SHR then
  1015. list.concat(taicpu.op_const_ref(A_SHR,S_L,value,tempref))
  1016. else
  1017. list.concat(taicpu.op_const_ref(A_SAR,S_L,value,tempref));
  1018. end
  1019. else
  1020. begin
  1021. if op=OP_SHR then
  1022. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,tmpreg))
  1023. else
  1024. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,tmpreg));
  1025. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1026. end;
  1027. end;
  1028. OP_SHL:
  1029. begin
  1030. tmpreg:=cg.getintregister(list,OS_32);
  1031. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1032. inc(tempref.offset,4);
  1033. list.concat(taicpu.op_const_reg_ref(A_SHLD,S_L,value,tmpreg,tempref));
  1034. dec(tempref.offset,4);
  1035. if cs_opt_size in current_settings.optimizerswitches then
  1036. list.concat(taicpu.op_const_ref(A_SHL,S_L,value,tempref))
  1037. else
  1038. begin
  1039. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,tmpreg));
  1040. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1041. end;
  1042. end;
  1043. else
  1044. internalerror(2017041201);
  1045. end;
  1046. end;
  1047. end;
  1048. else
  1049. internalerror(200204022);
  1050. end;
  1051. end;
  1052. procedure tcg64f386.a_op64_ref(list: TAsmList; op: TOpCG; size: tcgsize; const ref: treference);
  1053. var
  1054. tempref : treference;
  1055. begin
  1056. case op of
  1057. OP_NOT:
  1058. begin
  1059. tempref:=ref;
  1060. tcgx86(cg).make_simple_ref(list,tempref);
  1061. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  1062. inc(tempref.offset,4);
  1063. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  1064. end;
  1065. OP_NEG:
  1066. begin
  1067. tempref:=ref;
  1068. tcgx86(cg).make_simple_ref(list,tempref);
  1069. inc(tempref.offset,4);
  1070. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  1071. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  1072. dec(tempref.offset,4);
  1073. list.concat(taicpu.op_ref(A_NEG,S_L,tempref));
  1074. inc(tempref.offset,4);
  1075. list.concat(taicpu.op_const_ref(A_SBB,S_L,-1,tempref));
  1076. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1077. end;
  1078. else
  1079. internalerror(2020050708);
  1080. end;
  1081. end;
  1082. procedure create_codegen;
  1083. begin
  1084. cg := tcg386.create;
  1085. cg64 := tcg64f386.create;
  1086. end;
  1087. end.