cgcpu.pas 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256
  1. {
  2. Copyright (c) 1998-2002 by the FPC team
  3. This unit implements the code generator for the 680x0
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {$WARNINGS OFF}
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. cgbase,cgobj,globtype,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. parabase,cpupara,
  26. node,symconst,symtype,symdef,
  27. cgutils,cg64f32;
  28. type
  29. tcg68k = class(tcg)
  30. procedure init_register_allocators;override;
  31. procedure done_register_allocators;override;
  32. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  33. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  34. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  35. //procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  36. procedure a_call_name(list : TAsmList;const s : string; weak: boolean);override;
  37. procedure a_call_reg(list : TAsmList;reg : tregister);override;
  38. procedure a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);override;
  39. procedure a_load_const_ref(list : TAsmList; tosize: tcgsize; a : tcgint;const ref : treference);override;
  40. procedure a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);override;
  41. procedure a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);override;
  42. procedure a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);override;
  43. procedure a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);override;
  44. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  45. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  46. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  47. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  48. procedure a_loadfpu_ref_cgpara(list : TAsmList; size : tcgsize;const ref : treference;const cgpara : TCGPara);override;
  49. procedure a_loadmm_reg_reg(list: TAsmList;fromsize,tosize : tcgsize; reg1, reg2: tregister;shuffle : pmmshuffle); override;
  50. procedure a_loadmm_ref_reg(list: TAsmList;fromsize,tosize : tcgsize; const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  51. procedure a_loadmm_reg_ref(list: TAsmList;fromsize,tosize : tcgsize; reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  52. procedure a_loadmm_reg_cgpara(list: TAsmList; size: tcgsize; reg: tregister;const locpara : TCGPara;shuffle : pmmshuffle); override;
  53. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister); override;
  54. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference); override;
  55. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; reg1, reg2: TRegister); override;
  56. procedure a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference); override;
  57. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister; l : tasmlabel);override;
  58. procedure a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const ref : treference; l : tasmlabel); override;
  59. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  60. procedure a_jmp_name(list : TAsmList;const s : string); override;
  61. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  62. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  63. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister); override;
  64. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  65. { generates overflow checking code for a node }
  66. procedure g_overflowcheck(list: TAsmList; const l:tlocation; def:tdef); override;
  67. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  68. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  69. procedure g_save_registers(list:TAsmList);override;
  70. procedure g_restore_registers(list:TAsmList);override;
  71. procedure g_adjust_self_value(list:TAsmList;procdef:tprocdef;ioffset:tcgint);override;
  72. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  73. { # Sign or zero extend the register to a full 32-bit value.
  74. The new value is left in the same register.
  75. }
  76. procedure sign_extend(list: TAsmList;_oldsize : tcgsize; reg: tregister);
  77. procedure sign_extend(list: TAsmList;_oldsize : tcgsize; _newsize : tcgsize; reg: tregister);
  78. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  79. protected
  80. function fixref(list: TAsmList; var ref: treference): boolean;
  81. procedure call_rtl_mul_const_reg(list:tasmlist;size:tcgsize;a:tcgint;reg:tregister;const name:string);
  82. procedure call_rtl_mul_reg_reg(list:tasmlist;reg1,reg2:tregister;const name:string);
  83. private
  84. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  85. function force_to_dataregister(list: TAsmList; size: TCGSize; reg: TRegister): TRegister;
  86. procedure move_if_needed(list: TAsmList; size: TCGSize; src: TRegister; dest: TRegister);
  87. end;
  88. tcg64f68k = class(tcg64f32)
  89. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG; size: tcgsize; regsrc,regdst : tregister64);override;
  90. procedure a_op64_const_reg(list : TAsmList;op:TOpCG; size: tcgsize; value : int64;regdst : tregister64);override;
  91. end;
  92. { This function returns true if the reference+offset is valid.
  93. Otherwise extra code must be generated to solve the reference.
  94. On the m68k, this verifies that the reference is valid
  95. (e.g : if index register is used, then the max displacement
  96. is 256 bytes, if only base is used, then max displacement
  97. is 32K
  98. }
  99. function isvalidrefoffset(const ref: treference): boolean;
  100. function isvalidreference(const ref: treference): boolean;
  101. procedure create_codegen;
  102. implementation
  103. uses
  104. globals,verbose,systems,cutils,
  105. symsym,symtable,defutil,paramgr,procinfo,
  106. rgobj,tgobj,rgcpu,fmodule;
  107. const
  108. { opcode table lookup }
  109. topcg2tasmop: Array[topcg] of tasmop =
  110. (
  111. A_NONE,
  112. A_MOVE,
  113. A_ADD,
  114. A_AND,
  115. A_DIVU,
  116. A_DIVS,
  117. A_MULS,
  118. A_MULU,
  119. A_NEG,
  120. A_NOT,
  121. A_OR,
  122. A_ASR,
  123. A_LSL,
  124. A_LSR,
  125. A_SUB,
  126. A_EOR,
  127. A_NONE,
  128. A_NONE
  129. );
  130. { opcode with extend bits table lookup, used by 64bit cg }
  131. topcg2tasmopx: Array[topcg] of tasmop =
  132. (
  133. A_NONE,
  134. A_NONE,
  135. A_ADDX,
  136. A_NONE,
  137. A_NONE,
  138. A_NONE,
  139. A_NONE,
  140. A_NONE,
  141. A_NEGX,
  142. A_NONE,
  143. A_NONE,
  144. A_NONE,
  145. A_NONE,
  146. A_NONE,
  147. A_SUBX,
  148. A_NONE,
  149. A_NONE,
  150. A_NONE
  151. );
  152. TOpCmp2AsmCond: Array[topcmp] of TAsmCond =
  153. (
  154. C_NONE,
  155. C_EQ,
  156. C_GT,
  157. C_LT,
  158. C_GE,
  159. C_LE,
  160. C_NE,
  161. C_LS,
  162. C_CS,
  163. C_CC,
  164. C_HI
  165. );
  166. function isvalidreference(const ref: treference): boolean;
  167. begin
  168. isvalidreference:=isvalidrefoffset(ref) and
  169. { don't try to generate addressing with symbol and base reg and offset
  170. it might fail in linking stage if the symbol is more than 32k away (KB) }
  171. not (assigned(ref.symbol) and (ref.base <> NR_NO) and (ref.offset <> 0)) and
  172. { coldfire and 68000 cannot handle non-addressregs as bases }
  173. not ((current_settings.cputype in cpu_coldfire+[cpu_mc68000]) and
  174. not isaddressregister(ref.base));
  175. end;
  176. function isvalidrefoffset(const ref: treference): boolean;
  177. begin
  178. isvalidrefoffset := true;
  179. if ref.index <> NR_NO then
  180. begin
  181. // if ref.base <> NR_NO then
  182. // internalerror(2002081401);
  183. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  184. isvalidrefoffset := false
  185. end
  186. else
  187. begin
  188. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  189. isvalidrefoffset := false;
  190. end;
  191. end;
  192. {****************************************************************************}
  193. { TCG68K }
  194. {****************************************************************************}
  195. function use_push(const cgpara:tcgpara):boolean;
  196. begin
  197. result:=(not paramanager.use_fixed_stack) and
  198. assigned(cgpara.location) and
  199. (cgpara.location^.loc=LOC_REFERENCE) and
  200. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  201. end;
  202. procedure tcg68k.init_register_allocators;
  203. var
  204. reg: TSuperRegister;
  205. address_regs: array of TSuperRegister;
  206. begin
  207. inherited init_register_allocators;
  208. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,
  209. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7],
  210. first_int_imreg,[]);
  211. { set up the array of address registers to use }
  212. for reg:=RS_A0 to RS_A6 do
  213. begin
  214. { don't hardwire the frame pointer register, because it can vary between target OS }
  215. if assigned(current_procinfo) and (current_procinfo.framepointer = NR_FRAME_POINTER_REG)
  216. and (reg = RS_FRAME_POINTER_REG) then
  217. continue;
  218. setlength(address_regs,length(address_regs)+1);
  219. address_regs[length(address_regs)-1]:=reg;
  220. end;
  221. rg[R_ADDRESSREGISTER]:=trgcpu.create(R_ADDRESSREGISTER,R_SUBWHOLE,
  222. address_regs, first_addr_imreg, []);
  223. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  224. [RS_FP0,RS_FP1,RS_FP2,RS_FP3,RS_FP4,RS_FP5,RS_FP6,RS_FP7],
  225. first_fpu_imreg,[]);
  226. end;
  227. procedure tcg68k.done_register_allocators;
  228. begin
  229. rg[R_INTREGISTER].free;
  230. rg[R_FPUREGISTER].free;
  231. rg[R_ADDRESSREGISTER].free;
  232. inherited done_register_allocators;
  233. end;
  234. procedure tcg68k.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  235. var
  236. pushsize : tcgsize;
  237. ref : treference;
  238. begin
  239. { it's probably necessary to port this from x86 later, or provide an m68k solution (KB) }
  240. { TODO: FIX ME! check_register_size()}
  241. // check_register_size(size,r);
  242. if use_push(cgpara) then
  243. begin
  244. cgpara.check_simple_location;
  245. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  246. pushsize:=cgpara.location^.size
  247. else
  248. pushsize:=int_cgsize(cgpara.alignment);
  249. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  250. ref.direction := dir_dec;
  251. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize),ref));
  252. end
  253. else
  254. inherited a_load_reg_cgpara(list,size,r,cgpara);
  255. end;
  256. procedure tcg68k.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  257. var
  258. pushsize : tcgsize;
  259. ref : treference;
  260. begin
  261. if use_push(cgpara) then
  262. begin
  263. cgpara.check_simple_location;
  264. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  265. pushsize:=cgpara.location^.size
  266. else
  267. pushsize:=int_cgsize(cgpara.alignment);
  268. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  269. ref.direction := dir_dec;
  270. list.concat(taicpu.op_const_ref(A_MOVE,tcgsize2opsize[pushsize],a,ref));
  271. end
  272. else
  273. inherited a_load_const_cgpara(list,size,a,cgpara);
  274. end;
  275. procedure tcg68k.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  276. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  277. var
  278. pushsize : tcgsize;
  279. tmpreg : tregister;
  280. href : treference;
  281. ref : treference;
  282. begin
  283. if not assigned(paraloc) then
  284. exit;
  285. { TODO: FIX ME!!! this also triggers location bug }
  286. {if (paraloc^.loc<>LOC_REFERENCE) or
  287. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  288. (tcgsize2size[paraloc^.size]>sizeof(tcgint)) then
  289. internalerror(200501162);}
  290. { Pushes are needed in reverse order, add the size of the
  291. current location to the offset where to load from. This
  292. prevents wrong calculations for the last location when
  293. the size is not a power of 2 }
  294. if assigned(paraloc^.next) then
  295. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  296. { Push the data starting at ofs }
  297. href:=r;
  298. inc(href.offset,ofs);
  299. fixref(list,href);
  300. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  301. pushsize:=paraloc^.size
  302. else
  303. pushsize:=int_cgsize(cgpara.alignment);
  304. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, tcgsize2size[pushsize]);
  305. ref.direction := dir_dec;
  306. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  307. begin
  308. tmpreg:=getintregister(list,pushsize);
  309. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  310. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[pushsize],tmpreg,ref));
  311. end
  312. else
  313. list.concat(taicpu.op_ref_ref(A_MOVE,tcgsize2opsize[pushsize],href,ref));
  314. end;
  315. var
  316. len : tcgint;
  317. href : treference;
  318. begin
  319. { cgpara.size=OS_NO requires a copy on the stack }
  320. if use_push(cgpara) then
  321. begin
  322. { Record copy? }
  323. if (cgpara.size in [OS_NO,OS_F64]) or (size=OS_NO) then
  324. begin
  325. cgpara.check_simple_location;
  326. len:=align(cgpara.intsize,cgpara.alignment);
  327. g_stackpointer_alloc(list,len);
  328. reference_reset_base(href,NR_STACK_POINTER_REG,0,cgpara.alignment);
  329. g_concatcopy(list,r,href,len);
  330. end
  331. else
  332. begin
  333. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  334. internalerror(200501161);
  335. { We need to push the data in reverse order,
  336. therefor we use a recursive algorithm }
  337. pushdata(cgpara.location,0);
  338. end
  339. end
  340. else
  341. inherited a_load_ref_cgpara(list,size,r,cgpara);
  342. end;
  343. {
  344. procedure tcg68k.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  345. var
  346. tmpreg : tregister;
  347. opsize : topsize;
  348. begin
  349. with r do
  350. begin
  351. { i suppose this is not required for m68k (KB) }
  352. // if (segment<>NR_NO) then
  353. // cgmessage(cg_e_cant_use_far_pointer_there);
  354. if not use_push(cgpara) then
  355. begin
  356. cgpara.check_simple_location;
  357. opsize:=tcgsize2opsize[OS_ADDR];
  358. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  359. begin
  360. if assigned(symbol) then
  361. // list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset))
  362. else;
  363. // list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  364. end
  365. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  366. (offset=0) and (scalefactor=0) and (symbol=nil) then
  367. // list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  368. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  369. (offset=0) and (symbol=nil) then
  370. // list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  371. else
  372. begin
  373. tmpreg:=getaddressregister(list);
  374. a_loadaddr_ref_reg(list,r,tmpreg);
  375. // list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  376. end;
  377. end
  378. else
  379. inherited a_loadaddr_ref_cgpara(list,r,cgpara);
  380. end;
  381. end;
  382. }
  383. function tcg68k.fixref(list: TAsmList; var ref: treference): boolean;
  384. var
  385. hreg,idxreg : tregister;
  386. href : treference;
  387. instr : taicpu;
  388. scale : aint;
  389. begin
  390. result:=false;
  391. { The MC68020+ has extended
  392. addressing capabilities with a 32-bit
  393. displacement.
  394. }
  395. { first ensure that base is an address register }
  396. if ((ref.base<>NR_NO) and (ref.index<>NR_NO)) and
  397. (not isaddressregister(ref.base) and isaddressregister(ref.index)) and
  398. (ref.scalefactor < 2) then
  399. begin
  400. { if we have both base and index registers, but base is data and index
  401. is address, we can just swap them, as FPC always uses long index.
  402. but we can only do this, if the index has no scalefactor }
  403. hreg:=ref.base;
  404. ref.base:=ref.index;
  405. ref.index:=hreg;
  406. //list.concat(tai_comment.create(strpnew('fixref: base and index swapped')));
  407. end;
  408. if (not assigned (ref.symbol) and (current_settings.cputype<>cpu_MC68000)) and
  409. (ref.base<>NR_NO) and not isaddressregister(ref.base) then
  410. begin
  411. hreg:=getaddressregister(list);
  412. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  413. add_move_instruction(instr);
  414. list.concat(instr);
  415. fixref:=true;
  416. ref.base:=hreg;
  417. end;
  418. if (current_settings.cputype=cpu_MC68020) then
  419. exit;
  420. { ToDo: check which constraints of Coldfire also apply to MC68000 }
  421. case current_settings.cputype of
  422. cpu_MC68000:
  423. begin
  424. if (ref.base<>NR_NO) then
  425. begin
  426. if (ref.index<>NR_NO) and assigned(ref.symbol) then
  427. begin
  428. hreg:=getaddressregister(list);
  429. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  430. list.concat(taicpu.op_reg_reg(A_ADD,S_L,ref.index,hreg));
  431. ref.index:=NR_NO;
  432. ref.base:=hreg;
  433. end;
  434. { base + reg }
  435. if ref.index <> NR_NO then
  436. begin
  437. { base + reg + offset }
  438. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  439. begin
  440. hreg:=getaddressregister(list);
  441. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  442. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  443. fixref:=true;
  444. ref.offset:=0;
  445. ref.base:=hreg;
  446. exit;
  447. end;
  448. end
  449. else
  450. { base + offset }
  451. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  452. begin
  453. hreg:=getaddressregister(list);
  454. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  455. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  456. fixref:=true;
  457. ref.offset:=0;
  458. ref.base:=hreg;
  459. exit;
  460. end;
  461. if assigned(ref.symbol) then
  462. begin
  463. hreg:=getaddressregister(list);
  464. idxreg:=ref.base;
  465. ref.base:=NR_NO;
  466. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  467. reference_reset_base(ref,hreg,0,ref.alignment);
  468. fixref:=true;
  469. ref.index:=idxreg;
  470. end
  471. else if not isaddressregister(ref.base) then
  472. begin
  473. hreg:=getaddressregister(list);
  474. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  475. //add_move_instruction(instr);
  476. list.concat(instr);
  477. fixref:=true;
  478. ref.base:=hreg;
  479. end;
  480. end
  481. else
  482. { Note: symbol -> ref would be supported as long as ref does not
  483. contain a offset or index... (maybe something for the
  484. optimizer) }
  485. if Assigned(ref.symbol) and (ref.index<>NR_NO) then
  486. begin
  487. hreg:=cg.getaddressregister(list);
  488. idxreg:=ref.index;
  489. ref.index:=NR_NO;
  490. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  491. reference_reset_base(ref,hreg,0,ref.alignment);
  492. ref.index:=idxreg;
  493. fixref:=true;
  494. end;
  495. end;
  496. cpu_isa_a,
  497. cpu_isa_a_p,
  498. cpu_isa_b,
  499. cpu_isa_c:
  500. begin
  501. if (ref.base<>NR_NO) then
  502. begin
  503. if assigned(ref.symbol) then
  504. begin
  505. //list.concat(tai_comment.create(strpnew('fixref: symbol')));
  506. hreg:=cg.getaddressregister(list);
  507. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment);
  508. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,hreg));
  509. if ref.index<>NR_NO then
  510. begin
  511. { fold the symbol + offset into the base, not the base into the index,
  512. because that might screw up the scalefactor of the reference }
  513. //list.concat(tai_comment.create(strpnew('fixref: symbol + offset (index + base)')));
  514. idxreg:=getaddressregister(list);
  515. reference_reset_base(href,ref.base,0,ref.alignment);
  516. href.index:=hreg;
  517. hreg:=getaddressregister(list);
  518. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,hreg));
  519. ref.base:=hreg;
  520. end
  521. else
  522. ref.index:=hreg;
  523. ref.offset:=0;
  524. ref.symbol:=nil;
  525. fixref:=true;
  526. end
  527. else
  528. { base + reg }
  529. if ref.index <> NR_NO then
  530. begin
  531. { base + reg + offset }
  532. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  533. begin
  534. hreg:=getaddressregister(list);
  535. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  536. begin
  537. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  538. //add_move_instruction(instr);
  539. list.concat(instr);
  540. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  541. end
  542. else
  543. begin
  544. //list.concat(tai_comment.create(strpnew('fixref: base + reg + offset lea')));
  545. reference_reset_base(href,ref.base,ref.offset,ref.alignment);
  546. list.concat(taicpu.op_ref_reg(A_LEA,S_NO,href,hreg));
  547. end;
  548. fixref:=true;
  549. ref.base:=hreg;
  550. ref.offset:=0;
  551. exit;
  552. end;
  553. end
  554. else
  555. { base + offset }
  556. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  557. begin
  558. hreg:=getaddressregister(list);
  559. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  560. //add_move_instruction(instr);
  561. list.concat(instr);
  562. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  563. fixref:=true;
  564. ref.offset:=0;
  565. ref.base:=hreg;
  566. exit;
  567. end;
  568. end
  569. else
  570. { Note: symbol -> ref would be supported as long as ref does not
  571. contain a offset or index... (maybe something for the
  572. optimizer) }
  573. if Assigned(ref.symbol) {and (ref.index<>NR_NO)} then
  574. begin
  575. hreg:=cg.getaddressregister(list);
  576. idxreg:=ref.index;
  577. scale:=ref.scalefactor;
  578. ref.index:=NR_NO;
  579. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  580. reference_reset_base(ref,hreg,0,ref.alignment);
  581. ref.index:=idxreg;
  582. ref.scalefactor:=scale;
  583. fixref:=true;
  584. end;
  585. end;
  586. end;
  587. end;
  588. procedure tcg68k.call_rtl_mul_const_reg(list:tasmlist;size:tcgsize;a:tcgint;reg:tregister;const name:string);
  589. var
  590. paraloc1,paraloc2,paraloc3 : tcgpara;
  591. pd : tprocdef;
  592. begin
  593. pd:=search_system_proc(name);
  594. paraloc1.init;
  595. paraloc2.init;
  596. paraloc3.init;
  597. paramanager.getintparaloc(pd,1,paraloc1);
  598. paramanager.getintparaloc(pd,2,paraloc2);
  599. paramanager.getintparaloc(pd,3,paraloc3);
  600. a_load_const_cgpara(list,OS_8,0,paraloc3);
  601. a_load_const_cgpara(list,size,a,paraloc2);
  602. a_load_reg_cgpara(list,OS_32,reg,paraloc1);
  603. paramanager.freecgpara(list,paraloc3);
  604. paramanager.freecgpara(list,paraloc2);
  605. paramanager.freecgpara(list,paraloc1);
  606. alloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  607. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  608. a_call_name(list,name,false);
  609. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  610. dealloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  611. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  612. cg.a_load_reg_reg(list,OS_32,OS_32,NR_FUNCTION_RESULT_REG,reg);
  613. paraloc3.done;
  614. paraloc2.done;
  615. paraloc1.done;
  616. end;
  617. procedure tcg68k.call_rtl_mul_reg_reg(list:tasmlist;reg1,reg2:tregister;const name:string);
  618. var
  619. paraloc1,paraloc2,paraloc3 : tcgpara;
  620. pd : tprocdef;
  621. begin
  622. pd:=search_system_proc(name);
  623. paraloc1.init;
  624. paraloc2.init;
  625. paraloc3.init;
  626. paramanager.getintparaloc(pd,1,paraloc1);
  627. paramanager.getintparaloc(pd,2,paraloc2);
  628. paramanager.getintparaloc(pd,3,paraloc3);
  629. a_load_const_cgpara(list,OS_8,0,paraloc3);
  630. a_load_reg_cgpara(list,OS_32,reg1,paraloc2);
  631. a_load_reg_cgpara(list,OS_32,reg2,paraloc1);
  632. paramanager.freecgpara(list,paraloc3);
  633. paramanager.freecgpara(list,paraloc2);
  634. paramanager.freecgpara(list,paraloc1);
  635. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  636. alloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  637. a_call_name(list,name,false);
  638. dealloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  639. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  640. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  641. cg.a_load_reg_reg(list,OS_32,OS_32,NR_FUNCTION_RESULT_REG,reg2);
  642. paraloc3.done;
  643. paraloc2.done;
  644. paraloc1.done;
  645. end;
  646. procedure tcg68k.a_call_name(list : TAsmList;const s : string; weak: boolean);
  647. var
  648. sym: tasmsymbol;
  649. begin
  650. if not(weak) then
  651. sym:=current_asmdata.RefAsmSymbol(s)
  652. else
  653. sym:=current_asmdata.WeakRefAsmSymbol(s);
  654. list.concat(taicpu.op_sym(A_JSR,S_NO,current_asmdata.RefAsmSymbol(s)));
  655. end;
  656. procedure tcg68k.a_call_reg(list : TAsmList;reg: tregister);
  657. var
  658. tmpref : treference;
  659. tmpreg : tregister;
  660. instr : taicpu;
  661. begin
  662. if isaddressregister(reg) then
  663. begin
  664. { if we have an address register, we can jump to the address directly }
  665. reference_reset_base(tmpref,reg,0,4);
  666. end
  667. else
  668. begin
  669. { if we have a data register, we need to move it to an address register first }
  670. tmpreg:=getaddressregister(list);
  671. reference_reset_base(tmpref,tmpreg,0,4);
  672. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg,tmpreg);
  673. add_move_instruction(instr);
  674. list.concat(instr);
  675. end;
  676. list.concat(taicpu.op_ref(A_JSR,S_NO,tmpref));
  677. end;
  678. procedure tcg68k.a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);
  679. var
  680. opsize: topsize;
  681. begin
  682. opsize:=tcgsize2opsize[size];
  683. if isaddressregister(register) then
  684. begin
  685. { an m68k manual I have recommends SUB Ax,Ax to be used instead of CLR for address regs }
  686. if a = 0 then
  687. list.concat(taicpu.op_reg_reg(A_SUB,S_L,register,register))
  688. else
  689. { ISA B/C Coldfire has MOV3Q which can move -1 or 1..7 to any reg }
  690. if (current_settings.cputype in [cpu_isa_b,cpu_isa_c]) and
  691. ((longint(a) = -1) or ((longint(a) > 0) and (longint(a) < 8))) then
  692. list.concat(taicpu.op_const_reg(A_MOV3Q,S_L,longint(a),register))
  693. else
  694. { We don't have to specify the size here, the assembler will decide the size of
  695. the operand it needs. If this ends up as a MOVEA.W, that will sign extend the
  696. value in the dest. reg to full 32 bits (specific to Ax regs only) }
  697. list.concat(taicpu.op_const_reg(A_MOVEA,S_NO,longint(a),register));
  698. end
  699. else
  700. if a = 0 then
  701. list.concat(taicpu.op_reg(A_CLR,S_L,register))
  702. else
  703. begin
  704. if (longint(a) >= low(shortint)) and (longint(a) <= high(shortint)) then
  705. list.concat(taicpu.op_const_reg(A_MOVEQ,S_L,longint(a),register))
  706. else
  707. begin
  708. { ISA B/C Coldfire has sign extend/zero extend moves }
  709. if (current_settings.cputype in [cpu_isa_b,cpu_isa_c]) and
  710. (size in [OS_16, OS_8, OS_S16, OS_S8]) and
  711. ((longint(a) >= low(smallint)) and (longint(a) <= high(smallint))) then
  712. begin
  713. if size in [OS_16, OS_8] then
  714. list.concat(taicpu.op_const_reg(A_MVZ,opsize,longint(a),register))
  715. else
  716. list.concat(taicpu.op_const_reg(A_MVS,opsize,longint(a),register));
  717. end
  718. else
  719. begin
  720. { clear the register first, for unsigned and positive values, so
  721. we don't need to zero extend after }
  722. if (size in [OS_16,OS_8]) or
  723. ((size in [OS_S16,OS_S8]) and (a > 0)) then
  724. list.concat(taicpu.op_reg(A_CLR,S_L,register));
  725. list.concat(taicpu.op_const_reg(A_MOVE,opsize,longint(a),register));
  726. { only sign extend if we need to, zero extension is not necessary because the CLR.L above }
  727. if (size in [OS_S16,OS_S8]) and (a < 0) then
  728. sign_extend(list,size,register);
  729. end;
  730. end;
  731. end;
  732. end;
  733. procedure tcg68k.a_load_const_ref(list : TAsmList; tosize: tcgsize; a : tcgint;const ref : treference);
  734. var
  735. hreg : tregister;
  736. href : treference;
  737. begin
  738. href:=ref;
  739. fixref(list,href);
  740. { for coldfire we need to go through a temporary register if we have a
  741. offset, index or symbol given }
  742. if (current_settings.cputype in cpu_coldfire) and
  743. (
  744. (href.offset<>0) or
  745. { TODO : check whether we really need this second condition }
  746. (href.index<>NR_NO) or
  747. assigned(href.symbol)
  748. ) then
  749. begin
  750. hreg:=getintregister(list,tosize);
  751. a_load_const_reg(list,tosize,a,hreg);
  752. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[tosize],hreg,href));
  753. end
  754. else
  755. list.concat(taicpu.op_const_ref(A_MOVE,tcgsize2opsize[tosize],longint(a),href));
  756. end;
  757. procedure tcg68k.a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);
  758. var
  759. href : treference;
  760. size : tcgsize;
  761. begin
  762. href := ref;
  763. fixref(list,href);
  764. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  765. size:=fromsize
  766. else
  767. size:=tosize;
  768. { move to destination reference }
  769. list.concat(taicpu.op_reg_ref(A_MOVE,TCGSize2OpSize[size],register,href));
  770. end;
  771. procedure tcg68k.a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);
  772. var
  773. aref: treference;
  774. bref: treference;
  775. tmpref : treference;
  776. dofix : boolean;
  777. hreg: TRegister;
  778. begin
  779. aref := sref;
  780. bref := dref;
  781. fixref(list,aref);
  782. fixref(list,bref);
  783. if TCGSize2OpSize[fromsize]<>TCGSize2OpSize[tosize] then
  784. begin
  785. { if we need to change the size then always use a temporary
  786. register }
  787. hreg:=getintregister(list,fromsize);
  788. list.concat(taicpu.op_ref_reg(A_MOVE,TCGSize2OpSize[fromsize],aref,hreg));
  789. sign_extend(list,fromsize,tosize,hreg);
  790. list.concat(taicpu.op_reg_ref(A_MOVE,TCGSize2OpSize[tosize],hreg,bref));
  791. exit;
  792. end;
  793. { Coldfire dislikes certain move combinations }
  794. if current_settings.cputype in cpu_coldfire then
  795. begin
  796. { TODO : move.b/w only allowed in newer coldfires... (ISA_B+) }
  797. dofix:=false;
  798. if { (d16,Ax) and (d8,Ax,Xi) }
  799. (
  800. (aref.base<>NR_NO) and
  801. (
  802. (aref.index<>NR_NO) or
  803. (aref.offset<>0)
  804. )
  805. ) or
  806. { (xxx) }
  807. assigned(aref.symbol) then
  808. begin
  809. if aref.index<>NR_NO then
  810. begin
  811. dofix:={ (d16,Ax) and (d8,Ax,Xi) }
  812. (
  813. (bref.base<>NR_NO) and
  814. (
  815. (bref.index<>NR_NO) or
  816. (bref.offset<>0)
  817. )
  818. ) or
  819. { (xxx) }
  820. assigned(bref.symbol);
  821. end
  822. else
  823. { offset <> 0, but no index }
  824. begin
  825. dofix:={ (d8,Ax,Xi) }
  826. (
  827. (bref.base<>NR_NO) and
  828. (bref.index<>NR_NO)
  829. ) or
  830. { (xxx) }
  831. assigned(bref.symbol);
  832. end;
  833. end;
  834. if dofix then
  835. begin
  836. hreg:=getaddressregister(list);
  837. reference_reset_base(tmpref,hreg,0,0);
  838. list.concat(taicpu.op_ref_reg(A_LEA,S_L,aref,hreg));
  839. list.concat(taicpu.op_ref_ref(A_MOVE,TCGSize2OpSize[fromsize],tmpref,bref));
  840. exit;
  841. end;
  842. end;
  843. list.concat(taicpu.op_ref_ref(A_MOVE,TCGSize2OpSize[fromsize],aref,bref));
  844. end;
  845. procedure tcg68k.a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  846. var
  847. instr : taicpu;
  848. begin
  849. { move to destination register }
  850. instr:=taicpu.op_reg_reg(A_MOVE,TCGSize2OpSize[fromsize],reg1,reg2);
  851. add_move_instruction(instr);
  852. list.concat(instr);
  853. sign_extend(list, fromsize, reg2);
  854. end;
  855. procedure tcg68k.a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);
  856. var
  857. href : treference;
  858. size : tcgsize;
  859. begin
  860. href:=ref;
  861. fixref(list,href);
  862. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  863. size:=fromsize
  864. else
  865. size:=tosize;
  866. list.concat(taicpu.op_ref_reg(A_MOVE,TCGSize2OpSize[size],href,register));
  867. { extend the value in the register }
  868. sign_extend(list, fromsize, register);
  869. end;
  870. procedure tcg68k.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  871. var
  872. href : treference;
  873. // p: pointer;
  874. begin
  875. { TODO: FIX ME!!! take a look on this mess again...}
  876. // if getregtype(r)=R_ADDRESSREGISTER then
  877. // begin
  878. // writeln('address reg?!?');
  879. // p:=nil; dword(p^):=0; {DEBUG CODE... :D )
  880. // internalerror(2002072901);
  881. // end;
  882. href:=ref;
  883. fixref(list, href);
  884. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,r));
  885. end;
  886. procedure tcg68k.a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  887. var
  888. instr : taicpu;
  889. begin
  890. { in emulation mode, only 32-bit single is supported }
  891. if (cs_fp_emulation in current_settings.moduleswitches) or (current_settings.fputype=fpu_soft) then
  892. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg1,reg2)
  893. else
  894. instr:=taicpu.op_reg_reg(A_FMOVE,tcgsize2opsize[tosize],reg1,reg2);
  895. add_move_instruction(instr);
  896. list.concat(instr);
  897. end;
  898. procedure tcg68k.a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  899. var
  900. opsize : topsize;
  901. href : treference;
  902. tmpreg : tregister;
  903. begin
  904. opsize := tcgsize2opsize[fromsize];
  905. { extended is not supported, since it is not available on Coldfire }
  906. if opsize = S_FX then
  907. internalerror(20020729);
  908. href := ref;
  909. fixref(list,href);
  910. { in emulation mode, only 32-bit single is supported }
  911. if (cs_fp_emulation in current_settings.moduleswitches) or (current_settings.fputype=fpu_soft) then
  912. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,href,reg))
  913. else
  914. begin
  915. list.concat(taicpu.op_ref_reg(A_FMOVE,opsize,href,reg));
  916. if (tosize < fromsize) then
  917. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  918. end;
  919. end;
  920. procedure tcg68k.a_loadfpu_reg_ref(list: TAsmList; fromsize,tosize: tcgsize; reg: tregister; const ref: treference);
  921. var
  922. opsize : topsize;
  923. begin
  924. opsize := tcgsize2opsize[tosize];
  925. { extended is not supported, since it is not available on Coldfire }
  926. if opsize = S_FX then
  927. internalerror(20020729);
  928. { in emulation mode, only 32-bit single is supported }
  929. if (cs_fp_emulation in current_settings.moduleswitches) or (current_settings.fputype=fpu_soft) then
  930. list.concat(taicpu.op_reg_ref(A_MOVE,S_L,reg, ref))
  931. else
  932. list.concat(taicpu.op_reg_ref(A_FMOVE,opsize,reg, ref));
  933. end;
  934. procedure tcg68k.a_loadfpu_ref_cgpara(list : TAsmList; size : tcgsize;const ref : treference;const cgpara : TCGPara);
  935. begin
  936. case cgpara.location^.loc of
  937. LOC_REFERENCE,LOC_CREFERENCE:
  938. begin
  939. case size of
  940. OS_F64:
  941. cg64.a_load64_ref_cgpara(list,ref,cgpara);
  942. OS_F32:
  943. a_load_ref_cgpara(list,size,ref,cgpara);
  944. else
  945. internalerror(2013021201);
  946. end;
  947. end;
  948. else
  949. inherited a_loadfpu_ref_cgpara(list,size,ref,cgpara);
  950. end;
  951. end;
  952. procedure tcg68k.a_loadmm_reg_reg(list: TAsmList;fromsize,tosize : tcgsize; reg1, reg2: tregister;shuffle : pmmshuffle);
  953. begin
  954. internalerror(20020729);
  955. end;
  956. procedure tcg68k.a_loadmm_ref_reg(list: TAsmList;fromsize,tosize : tcgsize; const ref: treference; reg: tregister;shuffle : pmmshuffle);
  957. begin
  958. internalerror(20020729);
  959. end;
  960. procedure tcg68k.a_loadmm_reg_ref(list: TAsmList;fromsize,tosize : tcgsize; reg: tregister; const ref: treference;shuffle : pmmshuffle);
  961. begin
  962. internalerror(20020729);
  963. end;
  964. procedure tcg68k.a_loadmm_reg_cgpara(list: TAsmList; size: tcgsize; reg: tregister;const locpara : TCGPara;shuffle : pmmshuffle);
  965. begin
  966. internalerror(20020729);
  967. end;
  968. procedure tcg68k.a_op_const_reg(list : TAsmList; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister);
  969. var
  970. scratch_reg : tregister;
  971. scratch_reg2: tregister;
  972. opcode : tasmop;
  973. r,r2 : Tregister;
  974. instr : taicpu;
  975. paraloc1,paraloc2,paraloc3 : tcgpara;
  976. begin
  977. optimize_op_const(size, op, a);
  978. opcode := topcg2tasmop[op];
  979. case op of
  980. OP_NONE :
  981. begin
  982. { Opcode is optimized away }
  983. end;
  984. OP_MOVE :
  985. begin
  986. { Optimized, replaced with a simple load }
  987. a_load_const_reg(list,size,a,reg);
  988. end;
  989. OP_ADD,
  990. OP_SUB:
  991. begin
  992. { add/sub works the same way, so have it unified here }
  993. if (a >= 1) and (a <= 8) then
  994. if (op = OP_ADD) then
  995. opcode:=A_ADDQ
  996. else
  997. opcode:=A_SUBQ;
  998. list.concat(taicpu.op_const_reg(opcode, S_L, a, reg));
  999. end;
  1000. OP_AND,
  1001. OP_OR,
  1002. OP_XOR:
  1003. begin
  1004. scratch_reg := force_to_dataregister(list, size, reg);
  1005. list.concat(taicpu.op_const_reg(opcode, S_L, a, scratch_reg));
  1006. move_if_needed(list, size, scratch_reg, reg);
  1007. end;
  1008. OP_DIV,
  1009. OP_IDIV:
  1010. begin
  1011. internalerror(20020816);
  1012. end;
  1013. OP_MUL,
  1014. OP_IMUL:
  1015. begin
  1016. { NOTE: better have this as fast as possible on every CPU in all cases,
  1017. because the compiler uses OP_IMUL for array indexing... (KB) }
  1018. { ColdFire doesn't support MULS/MULU <imm>,dX }
  1019. if current_settings.cputype in cpu_coldfire then
  1020. begin
  1021. { move const to a register first }
  1022. scratch_reg := getintregister(list,OS_INT);
  1023. a_load_const_reg(list, size, a, scratch_reg);
  1024. { do the multiplication }
  1025. scratch_reg2 := force_to_dataregister(list, size, reg);
  1026. sign_extend(list, size, scratch_reg2);
  1027. list.concat(taicpu.op_reg_reg(opcode,S_L,scratch_reg,scratch_reg2));
  1028. { move the value back to the original register }
  1029. move_if_needed(list, size, scratch_reg2, reg);
  1030. end
  1031. else
  1032. begin
  1033. if current_settings.cputype = cpu_mc68020 then
  1034. begin
  1035. { do the multiplication }
  1036. scratch_reg := force_to_dataregister(list, size, reg);
  1037. sign_extend(list, size, scratch_reg);
  1038. list.concat(taicpu.op_const_reg(opcode,S_L,a,scratch_reg));
  1039. { move the value back to the original register }
  1040. move_if_needed(list, size, scratch_reg, reg);
  1041. end
  1042. else
  1043. { Fallback branch, plain 68000 for now }
  1044. { FIX ME: this is slow as hell, but original 68000 doesn't have 32x32 -> 32bit MUL (KB) }
  1045. if op = OP_MUL then
  1046. call_rtl_mul_const_reg(list, size, a, reg,'fpc_mul_dword')
  1047. else
  1048. call_rtl_mul_const_reg(list, size, a, reg,'fpc_mul_longint');
  1049. end;
  1050. end;
  1051. OP_SAR,
  1052. OP_SHL,
  1053. OP_SHR :
  1054. begin
  1055. scratch_reg := force_to_dataregister(list, size, reg);
  1056. sign_extend(list, size, scratch_reg);
  1057. if (a >= 1) and (a <= 8) then
  1058. begin
  1059. list.concat(taicpu.op_const_reg(opcode, S_L, a, scratch_reg));
  1060. end
  1061. else
  1062. begin
  1063. { move const to a register first }
  1064. scratch_reg2 := getintregister(list,OS_INT);
  1065. a_load_const_reg(list, size, a, scratch_reg2);
  1066. { do the operation }
  1067. list.concat(taicpu.op_reg_reg(opcode, S_L, scratch_reg2, scratch_reg));
  1068. end;
  1069. { move the value back to the original register }
  1070. move_if_needed(list, size, scratch_reg, reg);
  1071. end;
  1072. else
  1073. internalerror(20020729);
  1074. end;
  1075. end;
  1076. procedure tcg68k.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference);
  1077. var
  1078. opcode: tasmop;
  1079. opsize: topsize;
  1080. href : treference;
  1081. begin
  1082. optimize_op_const(size, op, a);
  1083. opcode := topcg2tasmop[op];
  1084. opsize := TCGSize2OpSize[size];
  1085. { on ColdFire all arithmetic operations are only possible on 32bit }
  1086. if ((current_settings.cputype in cpu_coldfire) and (opsize <> S_L)
  1087. and not (op in [OP_NONE,OP_MOVE])) then
  1088. begin
  1089. inherited;
  1090. exit;
  1091. end;
  1092. case op of
  1093. OP_NONE :
  1094. begin
  1095. { opcode was optimized away }
  1096. end;
  1097. OP_MOVE :
  1098. begin
  1099. { Optimized, replaced with a simple load }
  1100. a_load_const_ref(list,size,a,ref);
  1101. end;
  1102. OP_ADD,
  1103. OP_SUB :
  1104. begin
  1105. href:=ref;
  1106. fixref(list,href);
  1107. { add/sub works the same way, so have it unified here }
  1108. if (a >= 1) and (a <= 8) then
  1109. begin
  1110. if (op = OP_ADD) then
  1111. opcode:=A_ADDQ
  1112. else
  1113. opcode:=A_SUBQ;
  1114. list.concat(taicpu.op_const_ref(opcode, opsize, a, href));
  1115. end
  1116. else
  1117. if not(current_settings.cputype in cpu_coldfire) then
  1118. list.concat(taicpu.op_const_ref(opcode, opsize, a, href))
  1119. else
  1120. { on ColdFire, ADDI/SUBI cannot act on memory
  1121. so we can only go through a register }
  1122. inherited;
  1123. end;
  1124. else begin
  1125. // list.concat(tai_comment.create(strpnew('a_op_const_ref inherited')));
  1126. inherited;
  1127. end;
  1128. end;
  1129. end;
  1130. procedure tcg68k.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; reg1, reg2: TRegister);
  1131. var
  1132. hreg1, hreg2,r,r2: tregister;
  1133. instr : taicpu;
  1134. opcode : tasmop;
  1135. opsize : topsize;
  1136. begin
  1137. opcode := topcg2tasmop[op];
  1138. if current_settings.cputype in cpu_coldfire then
  1139. opsize := S_L
  1140. else
  1141. opsize := TCGSize2OpSize[size];
  1142. case op of
  1143. OP_ADD,
  1144. OP_SUB:
  1145. begin
  1146. if current_settings.cputype in cpu_coldfire then
  1147. begin
  1148. { operation only allowed only a longword }
  1149. sign_extend(list, size, reg1);
  1150. sign_extend(list, size, reg2);
  1151. end;
  1152. list.concat(taicpu.op_reg_reg(opcode, opsize, reg1, reg2));
  1153. end;
  1154. OP_AND,OP_OR,
  1155. OP_SAR,OP_SHL,
  1156. OP_SHR,OP_XOR:
  1157. begin
  1158. { load to data registers }
  1159. hreg1 := force_to_dataregister(list, size, reg1);
  1160. hreg2 := force_to_dataregister(list, size, reg2);
  1161. if current_settings.cputype in cpu_coldfire then
  1162. begin
  1163. { operation only allowed only a longword }
  1164. {!***************************************
  1165. in the case of shifts, the value to
  1166. shift by, should already be valid, so
  1167. no need to sign extend the value
  1168. !
  1169. }
  1170. if op in [OP_AND,OP_OR,OP_XOR] then
  1171. sign_extend(list, size, hreg1);
  1172. sign_extend(list, size, hreg2);
  1173. end;
  1174. list.concat(taicpu.op_reg_reg(opcode, opsize, hreg1, hreg2));
  1175. { move back result into destination register }
  1176. move_if_needed(list, size, hreg2, reg2);
  1177. end;
  1178. OP_DIV,
  1179. OP_IDIV :
  1180. begin
  1181. internalerror(20020816);
  1182. end;
  1183. OP_MUL,
  1184. OP_IMUL:
  1185. begin
  1186. if (current_settings.cputype <> cpu_mc68020) and
  1187. (not (current_settings.cputype in cpu_coldfire)) then
  1188. if op = OP_MUL then
  1189. call_rtl_mul_reg_reg(list,reg1,reg2,'fpc_mul_dword')
  1190. else
  1191. call_rtl_mul_reg_reg(list,reg1,reg2,'fpc_mul_longint')
  1192. else
  1193. begin
  1194. { 68020+ and ColdFire codepath, probably could be improved }
  1195. hreg1 := force_to_dataregister(list, size, reg1);
  1196. hreg2 := force_to_dataregister(list, size, reg2);
  1197. sign_extend(list, size, hreg1);
  1198. sign_extend(list, size, hreg2);
  1199. list.concat(taicpu.op_reg_reg(opcode, opsize, hreg1, hreg2));
  1200. { move back result into destination register }
  1201. move_if_needed(list, size, hreg2, reg2);
  1202. end;
  1203. end;
  1204. OP_NEG,
  1205. OP_NOT :
  1206. begin
  1207. { if there are two operands, move the register,
  1208. since the operation will only be done on the result
  1209. register. }
  1210. if reg1 <> NR_NO then
  1211. hreg1:=reg1
  1212. else
  1213. hreg1:=reg2;
  1214. hreg2 := force_to_dataregister(list, size, hreg1);
  1215. { coldfire only supports long version }
  1216. if current_settings.cputype in cpu_ColdFire then
  1217. sign_extend(list, size, hreg2);
  1218. list.concat(taicpu.op_reg(opcode, opsize, hreg2));
  1219. { move back the result to the result register if needed }
  1220. move_if_needed(list, size, hreg2, reg2);
  1221. end;
  1222. else
  1223. internalerror(20020729);
  1224. end;
  1225. end;
  1226. procedure tcg68k.a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference);
  1227. var
  1228. opcode : tasmop;
  1229. opsize : topsize;
  1230. href : treference;
  1231. begin
  1232. opcode := topcg2tasmop[op];
  1233. opsize := TCGSize2OpSize[size];
  1234. { on ColdFire all arithmetic operations are only possible on 32bit
  1235. and addressing modes are limited }
  1236. if ((current_settings.cputype in cpu_coldfire) and (opsize <> S_L)) then
  1237. begin
  1238. inherited;
  1239. exit;
  1240. end;
  1241. case op of
  1242. OP_ADD,
  1243. OP_SUB :
  1244. begin
  1245. href:=ref;
  1246. fixref(list,href);
  1247. { add/sub works the same way, so have it unified here }
  1248. list.concat(taicpu.op_reg_ref(opcode, opsize, reg, href));
  1249. end;
  1250. else begin
  1251. // list.concat(tai_comment.create(strpnew('a_op_reg_ref inherited')));
  1252. inherited;
  1253. end;
  1254. end;
  1255. end;
  1256. procedure tcg68k.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  1257. l : tasmlabel);
  1258. var
  1259. hregister : tregister;
  1260. instr : taicpu;
  1261. need_temp_reg : boolean;
  1262. temp_size: topsize;
  1263. begin
  1264. need_temp_reg := false;
  1265. { plain 68000 doesn't support address registers for TST }
  1266. need_temp_reg := (current_settings.cputype = cpu_mc68000) and
  1267. (a = 0) and isaddressregister(reg);
  1268. { ColdFire doesn't support address registers for CMPI }
  1269. need_temp_reg := need_temp_reg or ((current_settings.cputype in cpu_coldfire)
  1270. and (a <> 0) and isaddressregister(reg));
  1271. if need_temp_reg then
  1272. begin
  1273. hregister := getintregister(list,OS_INT);
  1274. temp_size := TCGSize2OpSize[size];
  1275. if temp_size < S_W then
  1276. temp_size := S_W;
  1277. instr:=taicpu.op_reg_reg(A_MOVE,temp_size,reg,hregister);
  1278. add_move_instruction(instr);
  1279. list.concat(instr);
  1280. reg := hregister;
  1281. { do sign extension if size had to be modified }
  1282. if temp_size <> TCGSize2OpSize[size] then
  1283. begin
  1284. sign_extend(list, size, reg);
  1285. size:=OS_INT;
  1286. end;
  1287. end;
  1288. if a = 0 then
  1289. list.concat(taicpu.op_reg(A_TST,TCGSize2OpSize[size],reg))
  1290. else
  1291. begin
  1292. { ColdFire ISA A also needs S_L for CMPI }
  1293. { Note: older QEMU pukes from CMPI sizes <> .L even on ISA B/C, but
  1294. it's actually *LEGAL*, see CFPRM, page 4-30, the bug also seems
  1295. fixed in recent QEMU, but only when CPU cfv4e is forced, not by
  1296. default. (KB) }
  1297. if current_settings.cputype in cpu_coldfire{-[cpu_isa_b,cpu_isa_c]} then
  1298. begin
  1299. sign_extend(list, size, reg);
  1300. size:=OS_INT;
  1301. end;
  1302. list.concat(taicpu.op_const_reg(A_CMPI,TCGSize2OpSize[size],a,reg));
  1303. end;
  1304. { emit the actual jump to the label }
  1305. a_jmp_cond(list,cmp_op,l);
  1306. end;
  1307. procedure tcg68k.a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const ref : treference; l : tasmlabel);
  1308. var
  1309. tmpref: treference;
  1310. begin
  1311. { optimize for usage of TST here, so ref compares against zero, which is the
  1312. most common case by far in the RTL code at least (KB) }
  1313. if (a = 0) then
  1314. begin
  1315. //list.concat(tai_comment.create(strpnew('a_cmp_const_ref_label with TST')));
  1316. tmpref:=ref;
  1317. fixref(list,tmpref);
  1318. list.concat(taicpu.op_ref(A_TST,tcgsize2opsize[size],tmpref));
  1319. a_jmp_cond(list,cmp_op,l);
  1320. end
  1321. else
  1322. begin
  1323. //list.concat(tai_comment.create(strpnew('a_cmp_const_ref_label inherited')));
  1324. inherited;
  1325. end;
  1326. end;
  1327. procedure tcg68k.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel);
  1328. begin
  1329. list.concat(taicpu.op_reg_reg(A_CMP,tcgsize2opsize[size],reg1,reg2));
  1330. { emit the actual jump to the label }
  1331. a_jmp_cond(list,cmp_op,l);
  1332. end;
  1333. procedure tcg68k.a_jmp_name(list: TAsmList; const s: string);
  1334. var
  1335. ai: taicpu;
  1336. begin
  1337. ai := Taicpu.op_sym(A_JMP,S_NO,current_asmdata.RefAsmSymbol(s));
  1338. ai.is_jmp := true;
  1339. list.concat(ai);
  1340. end;
  1341. procedure tcg68k.a_jmp_always(list : TAsmList;l: tasmlabel);
  1342. var
  1343. ai: taicpu;
  1344. begin
  1345. ai := Taicpu.op_sym(A_JMP,S_NO,l);
  1346. ai.is_jmp := true;
  1347. list.concat(ai);
  1348. end;
  1349. procedure tcg68k.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  1350. var
  1351. ai : taicpu;
  1352. begin
  1353. ai := Taicpu.op_sym(A_BXX,S_NO,l);
  1354. ai.SetCondition(flags_to_cond(f));
  1355. ai.is_jmp := true;
  1356. list.concat(ai);
  1357. end;
  1358. procedure tcg68k.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  1359. var
  1360. ai : taicpu;
  1361. hreg : tregister;
  1362. instr : taicpu;
  1363. begin
  1364. { move to a Dx register? }
  1365. if (isaddressregister(reg)) then
  1366. hreg:=getintregister(list,OS_INT)
  1367. else
  1368. hreg:=reg;
  1369. ai:=Taicpu.Op_reg(A_Sxx,S_B,hreg);
  1370. ai.SetCondition(flags_to_cond(f));
  1371. list.concat(ai);
  1372. { Scc stores a complete byte of 1s, but the compiler expects only one
  1373. bit set, so ensure this is the case }
  1374. list.concat(taicpu.op_const_reg(A_AND,S_L,1,hreg));
  1375. if hreg<>reg then
  1376. begin
  1377. instr:=taicpu.op_reg_reg(A_MOVE,S_L,hreg,reg);
  1378. add_move_instruction(instr);
  1379. list.concat(instr);
  1380. end;
  1381. end;
  1382. procedure tcg68k.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  1383. var
  1384. helpsize : longint;
  1385. i : byte;
  1386. reg8,reg32 : tregister;
  1387. swap : boolean;
  1388. hregister : tregister;
  1389. iregister : tregister;
  1390. jregister : tregister;
  1391. hp1 : treference;
  1392. hp2 : treference;
  1393. hl : tasmlabel;
  1394. hl2: tasmlabel;
  1395. popaddress : boolean;
  1396. srcref,dstref : treference;
  1397. alignsize : tcgsize;
  1398. orglen : tcgint;
  1399. begin
  1400. popaddress := false;
  1401. hregister := getintregister(list,OS_INT);
  1402. orglen:=len;
  1403. { from 12 bytes movs is being used }
  1404. if ((len<=8) or (not(cs_opt_size in current_settings.optimizerswitches) and (len<=12))) then
  1405. begin
  1406. srcref := source;
  1407. dstref := dest;
  1408. helpsize:=len div 4;
  1409. { move a dword x times }
  1410. for i:=1 to helpsize do
  1411. begin
  1412. a_load_ref_reg(list,OS_INT,OS_INT,srcref,hregister);
  1413. a_load_reg_ref(list,OS_INT,OS_INT,hregister,dstref);
  1414. inc(srcref.offset,4);
  1415. inc(dstref.offset,4);
  1416. dec(len,4);
  1417. end;
  1418. { move a word }
  1419. if len>1 then
  1420. begin
  1421. if (orglen<sizeof(aint)) and
  1422. (source.base=NR_FRAME_POINTER_REG) and
  1423. (source.offset>0) then
  1424. { copy of param to local location }
  1425. alignsize:=OS_INT
  1426. else
  1427. alignsize:=OS_16;
  1428. a_load_ref_reg(list,alignsize,alignsize,srcref,hregister);
  1429. a_load_reg_ref(list,OS_16,OS_16,hregister,dstref);
  1430. inc(srcref.offset,2);
  1431. inc(dstref.offset,2);
  1432. dec(len,2);
  1433. end;
  1434. { move a single byte }
  1435. if len>0 then
  1436. begin
  1437. if (orglen<sizeof(aint)) and
  1438. (source.base=NR_FRAME_POINTER_REG) and
  1439. (source.offset>0) then
  1440. { copy of param to local location }
  1441. alignsize:=OS_INT
  1442. else
  1443. alignsize:=OS_8;
  1444. a_load_ref_reg(list,alignsize,alignsize,srcref,hregister);
  1445. a_load_reg_ref(list,OS_8,OS_8,hregister,dstref);
  1446. end
  1447. end
  1448. else
  1449. begin
  1450. iregister:=getaddressregister(list);
  1451. jregister:=getaddressregister(list);
  1452. { reference for move (An)+,(An)+ }
  1453. reference_reset(hp1,source.alignment);
  1454. hp1.base := iregister; { source register }
  1455. hp1.direction := dir_inc;
  1456. reference_reset(hp2,dest.alignment);
  1457. hp2.base := jregister;
  1458. hp2.direction := dir_inc;
  1459. { iregister = source }
  1460. { jregister = destination }
  1461. a_loadaddr_ref_reg(list,source,iregister);
  1462. a_loadaddr_ref_reg(list,dest,jregister);
  1463. { double word move only on 68020+ machines }
  1464. { because of possible alignment problems }
  1465. { use fast loop mode }
  1466. if (current_settings.cputype=cpu_MC68020) then
  1467. begin
  1468. //list.concat(tai_comment.create(strpnew('g_concatcopy tight copy loop 020+')));
  1469. helpsize := len - len mod 4;
  1470. len := len mod 4;
  1471. a_load_const_reg(list,OS_INT,(helpsize div 4)-1,hregister);
  1472. current_asmdata.getjumplabel(hl);
  1473. a_label(list,hl);
  1474. list.concat(taicpu.op_ref_ref(A_MOVE,S_L,hp1,hp2));
  1475. list.concat(taicpu.op_reg_sym(A_DBRA,S_L,hregister,hl));
  1476. if len > 1 then
  1477. begin
  1478. dec(len,2);
  1479. list.concat(taicpu.op_ref_ref(A_MOVE,S_W,hp1,hp2));
  1480. end;
  1481. if len = 1 then
  1482. list.concat(taicpu.op_ref_ref(A_MOVE,S_B,hp1,hp2));
  1483. end
  1484. else
  1485. begin
  1486. { Fast 68010 loop mode with no possible alignment problems }
  1487. //list.concat(tai_comment.create(strpnew('g_concatcopy tight byte copy loop')));
  1488. a_load_const_reg(list,OS_INT,len - 1,hregister);
  1489. current_asmdata.getjumplabel(hl);
  1490. a_label(list,hl);
  1491. list.concat(taicpu.op_ref_ref(A_MOVE,S_B,hp1,hp2));
  1492. if current_settings.cputype in cpu_coldfire then
  1493. begin
  1494. { Coldfire does not support DBRA }
  1495. list.concat(taicpu.op_const_reg(A_SUBQ,S_L,1,hregister));
  1496. list.concat(taicpu.op_sym(A_BPL,S_NO,hl));
  1497. end
  1498. else
  1499. list.concat(taicpu.op_reg_sym(A_DBRA,S_L,hregister,hl));
  1500. end;
  1501. end;
  1502. end;
  1503. procedure tcg68k.g_overflowcheck(list: TAsmList; const l:tlocation; def:tdef);
  1504. begin
  1505. end;
  1506. procedure tcg68k.g_proc_entry(list: TAsmList; localsize: longint; nostackframe:boolean);
  1507. var
  1508. r,rsp: TRegister;
  1509. ref : TReference;
  1510. begin
  1511. { Carl's original code used 2x MOVE instead of LINK when localsize = 0.
  1512. However, a LINK seems faster than two moves on everything from 68000
  1513. to '060, so the two move branch here was dropped. (KB) }
  1514. if not nostackframe then
  1515. begin
  1516. { size can't be negative }
  1517. if (localsize < 0) then
  1518. internalerror(2006122601);
  1519. { Not to complicate the code generator too much, and since some }
  1520. { of the systems only support this format, the localsize cannot }
  1521. { exceed 32K in size. }
  1522. if (localsize > high(smallint)) then
  1523. CGMessage(cg_e_localsize_too_big);
  1524. list.concat(taicpu.op_reg_const(A_LINK,S_W,NR_FRAME_POINTER_REG,-localsize));
  1525. end;
  1526. end;
  1527. procedure tcg68k.g_proc_exit(list : TAsmList; parasize: longint; nostackframe: boolean);
  1528. var
  1529. r,hregister : TRegister;
  1530. ref : TReference;
  1531. ref2: TReference;
  1532. begin
  1533. if not nostackframe then
  1534. begin
  1535. list.concat(taicpu.op_reg(A_UNLK,S_NO,NR_FRAME_POINTER_REG));
  1536. parasize := parasize - target_info.first_parm_offset; { i'm still not 100% confident that this is
  1537. correct here, but at least it looks less
  1538. hacky, and makes some sense (KB) }
  1539. { if parasize is less than zero here, we probably have a cdecl function.
  1540. According to the info here: http://www.makestuff.eu/wordpress/gcc-68000-abi/
  1541. 68k GCC uses two different methods to free the stack, depending if the target
  1542. architecture supports RTD or not, and one does callee side, the other does
  1543. caller side free, which looks like a PITA to support. We have to figure this
  1544. out later. More info welcomed. (KB) }
  1545. if (parasize > 0) then
  1546. begin
  1547. if current_settings.cputype=cpu_mc68020 then
  1548. list.concat(taicpu.op_const(A_RTD,S_NO,parasize))
  1549. else
  1550. begin
  1551. { We must pull the PC Counter from the stack, before }
  1552. { restoring the stack pointer, otherwise the PC would }
  1553. { point to nowhere! }
  1554. { Instead of doing a slow copy of the return address while trying }
  1555. { to feed it to the RTS instruction, load the PC to A0 (scratch reg) }
  1556. { then free up the stack allocated for paras, then use a JMP (A0) to }
  1557. { return to the caller with the paras freed. (KB) }
  1558. hregister:=NR_A0;
  1559. cg.a_reg_alloc(list,hregister);
  1560. reference_reset_base(ref,NR_STACK_POINTER_REG,0,4);
  1561. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,ref,hregister));
  1562. { instead of using a postincrement above (which also writes the }
  1563. { stackpointer reg) simply add 4 to the parasize, the instructions }
  1564. { below then take that size into account as well, so SP reg is only }
  1565. { written once (KB) }
  1566. parasize:=parasize+4;
  1567. r:=NR_SP;
  1568. { can we do a quick addition ... }
  1569. if (parasize < 9) then
  1570. list.concat(taicpu.op_const_reg(A_ADDQ,S_L,parasize,r))
  1571. else { nope ... }
  1572. begin
  1573. reference_reset_base(ref2,NR_STACK_POINTER_REG,parasize,4);
  1574. list.concat(taicpu.op_ref_reg(A_LEA,S_NO,ref2,r));
  1575. end;
  1576. reference_reset_base(ref,hregister,0,4);
  1577. list.concat(taicpu.op_ref(A_JMP,S_NO,ref));
  1578. end;
  1579. end
  1580. else
  1581. list.concat(taicpu.op_none(A_RTS,S_NO));
  1582. end
  1583. else
  1584. begin
  1585. list.concat(taicpu.op_none(A_RTS,S_NO));
  1586. end;
  1587. { Routines with the poclearstack flag set use only a ret.
  1588. also routines with parasize=0 }
  1589. { TODO: figure out if these are still relevant to us (KB) }
  1590. (*
  1591. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1592. begin
  1593. { complex return values are removed from stack in C code PM }
  1594. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1595. list.concat(taicpu.op_const(A_RTD,S_NO,4))
  1596. else
  1597. list.concat(taicpu.op_none(A_RTS,S_NO));
  1598. end
  1599. else if (parasize=0) then
  1600. begin
  1601. list.concat(taicpu.op_none(A_RTS,S_NO));
  1602. end
  1603. else
  1604. *)
  1605. end;
  1606. procedure tcg68k.g_save_registers(list:TAsmList);
  1607. var
  1608. dataregs: tcpuregisterset;
  1609. addrregs: tcpuregisterset;
  1610. href : treference;
  1611. hreg : tregister;
  1612. size : longint;
  1613. r : integer;
  1614. begin
  1615. { The code generated by the section below, particularly the movem.l
  1616. instruction is known to cause an issue when compiled by some GNU
  1617. assembler versions (I had it with 2.17, while 2.24 seems OK.)
  1618. when you run into this problem, just call inherited here instead
  1619. to skip the movem.l generation. But better just use working GNU
  1620. AS version instead. (KB) }
  1621. dataregs:=[];
  1622. addrregs:=[];
  1623. { calculate temp. size }
  1624. size:=0;
  1625. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  1626. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  1627. begin
  1628. hreg:=newreg(R_INTREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1629. inc(size,sizeof(aint));
  1630. dataregs:=dataregs + [saved_standard_registers[r]];
  1631. end;
  1632. if uses_registers(R_ADDRESSREGISTER) then
  1633. for r:=low(saved_address_registers) to high(saved_address_registers) do
  1634. if saved_address_registers[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  1635. begin
  1636. hreg:=newreg(R_ADDRESSREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1637. inc(size,sizeof(aint));
  1638. addrregs:=addrregs + [saved_address_registers[r]];
  1639. end;
  1640. { 68k has no MM registers }
  1641. if uses_registers(R_MMREGISTER) then
  1642. internalerror(2014030201);
  1643. if size>0 then
  1644. begin
  1645. tg.GetTemp(list,size,sizeof(aint),tt_noreuse,current_procinfo.save_regs_ref);
  1646. include(current_procinfo.flags,pi_has_saved_regs);
  1647. { Copy registers to temp }
  1648. href:=current_procinfo.save_regs_ref;
  1649. if size = sizeof(aint) then
  1650. a_load_reg_ref(list, OS_32, OS_32, hreg, href)
  1651. else
  1652. list.concat(taicpu.op_regset_ref(A_MOVEM,S_L,dataregs,addrregs,href));
  1653. end;
  1654. end;
  1655. procedure tcg68k.g_restore_registers(list:TAsmList);
  1656. var
  1657. dataregs: tcpuregisterset;
  1658. addrregs: tcpuregisterset;
  1659. href : treference;
  1660. r : integer;
  1661. hreg : tregister;
  1662. size : longint;
  1663. begin
  1664. { see the remark about buggy GNU AS versions in g_save_registers() (KB) }
  1665. dataregs:=[];
  1666. addrregs:=[];
  1667. if not(pi_has_saved_regs in current_procinfo.flags) then
  1668. exit;
  1669. { Copy registers from temp }
  1670. size:=0;
  1671. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  1672. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  1673. begin
  1674. inc(size,sizeof(aint));
  1675. hreg:=newreg(R_INTREGISTER,saved_standard_registers[r],R_SUBWHOLE);
  1676. { Allocate register so the optimizer does not remove the load }
  1677. a_reg_alloc(list,hreg);
  1678. dataregs:=dataregs + [saved_standard_registers[r]];
  1679. end;
  1680. if uses_registers(R_ADDRESSREGISTER) then
  1681. for r:=low(saved_address_registers) to high(saved_address_registers) do
  1682. if saved_address_registers[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  1683. begin
  1684. inc(size,sizeof(aint));
  1685. hreg:=newreg(R_ADDRESSREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1686. { Allocate register so the optimizer does not remove the load }
  1687. a_reg_alloc(list,hreg);
  1688. addrregs:=addrregs + [saved_address_registers[r]];
  1689. end;
  1690. { 68k has no MM registers }
  1691. if uses_registers(R_MMREGISTER) then
  1692. internalerror(2014030202);
  1693. { Restore registers from temp }
  1694. href:=current_procinfo.save_regs_ref;
  1695. if size = sizeof(aint) then
  1696. a_load_ref_reg(list, OS_32, OS_32, href, hreg)
  1697. else
  1698. list.concat(taicpu.op_ref_regset(A_MOVEM,S_L,href,dataregs,addrregs));
  1699. tg.UnGetTemp(list,current_procinfo.save_regs_ref);
  1700. end;
  1701. procedure tcg68k.sign_extend(list: TAsmList;_oldsize : tcgsize; _newsize : tcgsize; reg: tregister);
  1702. begin
  1703. case _newsize of
  1704. OS_S16, OS_16:
  1705. case _oldsize of
  1706. OS_S8:
  1707. begin { 8 -> 16 bit sign extend }
  1708. if (isaddressregister(reg)) then
  1709. internalerror(2014031201);
  1710. list.concat(taicpu.op_reg(A_EXT,S_W,reg));
  1711. end;
  1712. OS_8: { 8 -> 16 bit zero extend }
  1713. begin
  1714. if (current_settings.cputype in cpu_coldfire) then
  1715. { ColdFire has no ANDI.W }
  1716. list.concat(taicpu.op_const_reg(A_AND,S_L,$FF,reg))
  1717. else
  1718. list.concat(taicpu.op_const_reg(A_AND,S_W,$FF,reg));
  1719. end;
  1720. end;
  1721. OS_S32, OS_32:
  1722. case _oldsize of
  1723. OS_S8:
  1724. begin { 8 -> 32 bit sign extend }
  1725. if (isaddressregister(reg)) then
  1726. internalerror(2014031202);
  1727. if (current_settings.cputype = cpu_MC68000) then
  1728. begin
  1729. list.concat(taicpu.op_reg(A_EXT,S_W,reg));
  1730. list.concat(taicpu.op_reg(A_EXT,S_L,reg));
  1731. end
  1732. else
  1733. begin
  1734. //list.concat(tai_comment.create(strpnew('sign extend byte')));
  1735. list.concat(taicpu.op_reg(A_EXTB,S_L,reg));
  1736. end;
  1737. end;
  1738. OS_8: { 8 -> 32 bit zero extend }
  1739. begin
  1740. //list.concat(tai_comment.create(strpnew('zero extend byte')));
  1741. list.concat(taicpu.op_const_reg(A_AND,S_L,$FF,reg));
  1742. end;
  1743. OS_S16: { 16 -> 32 bit sign extend }
  1744. begin
  1745. if (isaddressregister(reg)) then
  1746. internalerror(2014031203);
  1747. //list.concat(tai_comment.create(strpnew('sign extend word')));
  1748. list.concat(taicpu.op_reg(A_EXT,S_L,reg));
  1749. end;
  1750. OS_16:
  1751. begin
  1752. //list.concat(tai_comment.create(strpnew('zero extend byte')));
  1753. list.concat(taicpu.op_const_reg(A_AND,S_L,$FFFF,reg));
  1754. end;
  1755. end;
  1756. end; { otherwise the size is already correct }
  1757. end;
  1758. procedure tcg68k.sign_extend(list: TAsmList;_oldsize : tcgsize; reg: tregister);
  1759. begin
  1760. sign_extend(list, _oldsize, OS_INT, reg);
  1761. end;
  1762. procedure tcg68k.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  1763. var
  1764. ai : taicpu;
  1765. begin
  1766. if cond=OC_None then
  1767. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1768. else
  1769. begin
  1770. ai:=Taicpu.Op_sym(A_Bxx,S_NO,l);
  1771. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1772. end;
  1773. ai.is_jmp:=true;
  1774. list.concat(ai);
  1775. end;
  1776. { ensures a register is a dataregister. this is often used, as 68k can't do lots of
  1777. operations on an address register. if the register is a dataregister anyway, it
  1778. just returns it untouched.}
  1779. function tcg68k.force_to_dataregister(list: TAsmList; size: TCGSize; reg: TRegister): TRegister;
  1780. var
  1781. scratch_reg: TRegister;
  1782. instr: Taicpu;
  1783. begin
  1784. if isaddressregister(reg) then
  1785. begin
  1786. scratch_reg:=getintregister(list,OS_INT);
  1787. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg,scratch_reg);
  1788. add_move_instruction(instr);
  1789. list.concat(instr);
  1790. result:=scratch_reg;
  1791. end
  1792. else
  1793. result:=reg;
  1794. end;
  1795. { moves source register to destination register, if the two are not the same. can be used in pair
  1796. with force_to_dataregister() }
  1797. procedure tcg68k.move_if_needed(list: TAsmList; size: TCGSize; src: TRegister; dest: TRegister);
  1798. var
  1799. instr: Taicpu;
  1800. begin
  1801. if (src <> dest) then
  1802. begin
  1803. instr:=taicpu.op_reg_reg(A_MOVE,S_L,src,dest);
  1804. add_move_instruction(instr);
  1805. list.concat(instr);
  1806. end;
  1807. end;
  1808. procedure tcg68k.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  1809. var
  1810. hsym : tsym;
  1811. href : treference;
  1812. paraloc : Pcgparalocation;
  1813. begin
  1814. { calculate the parameter info for the procdef }
  1815. procdef.init_paraloc_info(callerside);
  1816. hsym:=tsym(procdef.parast.Find('self'));
  1817. if not(assigned(hsym) and
  1818. (hsym.typ=paravarsym)) then
  1819. internalerror(2013100702);
  1820. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  1821. while paraloc<>nil do
  1822. with paraloc^ do
  1823. begin
  1824. case loc of
  1825. LOC_REGISTER:
  1826. a_op_const_reg(list,OP_SUB,size,ioffset,register);
  1827. LOC_REFERENCE:
  1828. begin
  1829. { offset in the wrapper needs to be adjusted for the stored
  1830. return address }
  1831. reference_reset_base(href,reference.index,reference.offset-sizeof(pint),sizeof(pint));
  1832. { plain 68k could use SUBI on href directly, but this way it works on Coldfire too
  1833. and it's probably smaller code for the majority of cases (if ioffset small, the
  1834. load will use MOVEQ) (KB) }
  1835. a_load_const_reg(list,OS_ADDR,ioffset,NR_D0);
  1836. list.concat(taicpu.op_reg_ref(A_SUB,S_L,NR_D0,href));
  1837. end
  1838. else
  1839. internalerror(2013100703);
  1840. end;
  1841. paraloc:=next;
  1842. end;
  1843. end;
  1844. procedure tcg68k.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1845. procedure getselftoa0(offs:longint);
  1846. var
  1847. href : treference;
  1848. selfoffsetfromsp : longint;
  1849. begin
  1850. { move.l offset(%sp),%a0 }
  1851. { framepointer is pushed for nested procs }
  1852. if procdef.parast.symtablelevel>normal_function_level then
  1853. selfoffsetfromsp:=sizeof(aint)
  1854. else
  1855. selfoffsetfromsp:=0;
  1856. reference_reset_base(href,NR_SP,selfoffsetfromsp+offs,4);
  1857. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_A0);
  1858. end;
  1859. procedure loadvmttoa0;
  1860. var
  1861. href : treference;
  1862. begin
  1863. { move.l (%a0),%a0 ; load vmt}
  1864. reference_reset_base(href,NR_A0,0,4);
  1865. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_A0);
  1866. end;
  1867. procedure op_ona0methodaddr;
  1868. var
  1869. href : treference;
  1870. offs : longint;
  1871. begin
  1872. if (procdef.extnumber=$ffff) then
  1873. Internalerror(2013100701);
  1874. reference_reset_base(href,NR_A0,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  1875. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,href,NR_A0));
  1876. reference_reset_base(href,NR_A0,0,4);
  1877. list.concat(taicpu.op_ref(A_JMP,S_NO,href));
  1878. end;
  1879. var
  1880. make_global : boolean;
  1881. begin
  1882. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1883. Internalerror(200006137);
  1884. if not assigned(procdef.struct) or
  1885. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1886. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1887. Internalerror(200006138);
  1888. if procdef.owner.symtabletype<>ObjectSymtable then
  1889. Internalerror(200109191);
  1890. make_global:=false;
  1891. if (not current_module.is_unit) or
  1892. create_smartlink or
  1893. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1894. make_global:=true;
  1895. if make_global then
  1896. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1897. else
  1898. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1899. { set param1 interface to self }
  1900. g_adjust_self_value(list,procdef,ioffset);
  1901. { case 4 }
  1902. if (po_virtualmethod in procdef.procoptions) and
  1903. not is_objectpascal_helper(procdef.struct) then
  1904. begin
  1905. getselftoa0(4);
  1906. loadvmttoa0;
  1907. op_ona0methodaddr;
  1908. end
  1909. { case 0 }
  1910. else
  1911. list.concat(taicpu.op_sym(A_JMP,S_NO,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1912. List.concat(Tai_symbol_end.Createname(labelname));
  1913. end;
  1914. procedure tcg68k.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1915. begin
  1916. list.concat(taicpu.op_const_reg(A_SUB,S_L,localsize,NR_STACK_POINTER_REG));
  1917. end;
  1918. {****************************************************************************}
  1919. { TCG64F68K }
  1920. {****************************************************************************}
  1921. procedure tcg64f68k.a_op64_reg_reg(list : TAsmList;op:TOpCG;size: tcgsize; regsrc,regdst : tregister64);
  1922. var
  1923. hreg1, hreg2 : tregister;
  1924. opcode : tasmop;
  1925. xopcode : tasmop;
  1926. instr : taicpu;
  1927. begin
  1928. opcode := topcg2tasmop[op];
  1929. xopcode := topcg2tasmopx[op];
  1930. case op of
  1931. OP_ADD,OP_SUB:
  1932. begin
  1933. { if one of these three registers is an address
  1934. register, we'll really get into problems! }
  1935. if isaddressregister(regdst.reglo) or
  1936. isaddressregister(regdst.reghi) or
  1937. isaddressregister(regsrc.reghi) then
  1938. internalerror(2014030101);
  1939. list.concat(taicpu.op_reg_reg(opcode,S_L,regsrc.reglo,regdst.reglo));
  1940. list.concat(taicpu.op_reg_reg(xopcode,S_L,regsrc.reghi,regdst.reghi));
  1941. end;
  1942. OP_AND,OP_OR:
  1943. begin
  1944. { at least one of the registers must be a data register }
  1945. if (isaddressregister(regdst.reglo) and
  1946. isaddressregister(regsrc.reglo)) or
  1947. (isaddressregister(regsrc.reghi) and
  1948. isaddressregister(regdst.reghi)) then
  1949. internalerror(2014030102);
  1950. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  1951. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  1952. end;
  1953. { this is handled in 1st pass for 32-bit cpu's (helper call) }
  1954. OP_IDIV,OP_DIV,
  1955. OP_IMUL,OP_MUL:
  1956. internalerror(2002081701);
  1957. { this is also handled in 1st pass for 32-bit cpu's (helper call) }
  1958. OP_SAR,OP_SHL,OP_SHR:
  1959. internalerror(2002081702);
  1960. OP_XOR:
  1961. begin
  1962. if isaddressregister(regdst.reglo) or
  1963. isaddressregister(regsrc.reglo) or
  1964. isaddressregister(regsrc.reghi) or
  1965. isaddressregister(regdst.reghi) then
  1966. internalerror(2014030103);
  1967. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  1968. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  1969. end;
  1970. OP_NEG,OP_NOT:
  1971. begin
  1972. if isaddressregister(regdst.reglo) or
  1973. isaddressregister(regdst.reghi) then
  1974. internalerror(2014030104);
  1975. instr:=taicpu.op_reg_reg(A_MOVE,S_L,regsrc.reglo,regdst.reglo);
  1976. cg.add_move_instruction(instr);
  1977. list.concat(instr);
  1978. instr:=taicpu.op_reg_reg(A_MOVE,S_L,regsrc.reghi,regdst.reghi);
  1979. cg.add_move_instruction(instr);
  1980. list.concat(instr);
  1981. if (op = OP_NOT) then
  1982. xopcode:=opcode;
  1983. list.concat(taicpu.op_reg(opcode,S_L,regdst.reglo));
  1984. list.concat(taicpu.op_reg(xopcode,S_L,regdst.reghi));
  1985. end;
  1986. end; { end case }
  1987. end;
  1988. procedure tcg64f68k.a_op64_const_reg(list : TAsmList;op:TOpCG;size: tcgsize; value : int64;regdst : tregister64);
  1989. var
  1990. lowvalue : cardinal;
  1991. highvalue : cardinal;
  1992. opcode : tasmop;
  1993. xopcode : tasmop;
  1994. hreg : tregister;
  1995. begin
  1996. { is it optimized out ? }
  1997. { optimize64_op_const_reg doesn't seem to be used in any cg64f32 right now. why? (KB) }
  1998. { if cg.optimize64_op_const_reg(list,op,value,reg) then
  1999. exit; }
  2000. lowvalue := cardinal(value);
  2001. highvalue := value shr 32;
  2002. opcode := topcg2tasmop[op];
  2003. xopcode := topcg2tasmopx[op];
  2004. { the destination registers must be data registers }
  2005. if isaddressregister(regdst.reglo) or
  2006. isaddressregister(regdst.reghi) then
  2007. internalerror(2014030105);
  2008. case op of
  2009. OP_ADD,OP_SUB:
  2010. begin
  2011. hreg:=cg.getintregister(list,OS_INT);
  2012. { cg.a_load_const_reg provides optimized loading to register for special cases }
  2013. cg.a_load_const_reg(list,OS_S32,longint(highvalue),hreg);
  2014. { don't use cg.a_op_const_reg() here, because a possible optimized
  2015. ADDQ/SUBQ wouldn't set the eXtend bit }
  2016. list.concat(taicpu.op_const_reg(opcode,S_L,lowvalue,regdst.reglo));
  2017. list.concat(taicpu.op_reg_reg(xopcode,S_L,hreg,regdst.reghi));
  2018. end;
  2019. OP_AND,OP_OR,OP_XOR:
  2020. begin
  2021. cg.a_op_const_reg(list,op,OS_S32,longint(lowvalue),regdst.reglo);
  2022. cg.a_op_const_reg(list,op,OS_S32,longint(highvalue),regdst.reghi);
  2023. end;
  2024. { this is handled in 1st pass for 32-bit cpus (helper call) }
  2025. OP_IDIV,OP_DIV,
  2026. OP_IMUL,OP_MUL:
  2027. internalerror(2002081701);
  2028. { this is also handled in 1st pass for 32-bit cpus (helper call) }
  2029. OP_SAR,OP_SHL,OP_SHR:
  2030. internalerror(2002081702);
  2031. { these should have been handled already by earlier passes }
  2032. OP_NOT,OP_NEG:
  2033. internalerror(2012110403);
  2034. end; { end case }
  2035. end;
  2036. procedure create_codegen;
  2037. begin
  2038. cg := tcg68k.create;
  2039. cg64 :=tcg64f68k.create;
  2040. end;
  2041. end.