florian 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 %!s(int64=4) %!d(string=hai) anos
..
aasmcpu.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 %!s(int64=4) %!d(string=hai) anos
aoptcpu.pas 6478a727d7 * Fixed the peephole optimization of conditional movs for mips. %!s(int64=5) %!d(string=hai) anos
aoptcpub.pas 9b0ff05ee8 - get rid of MaxOps, it is redundant with max_operands %!s(int64=6) %!d(string=hai) anos
aoptcpud.pas 0c8546f94c * more MIPS code of David Zhang integrated %!s(int64=15) %!d(string=hai) anos
cgcpu.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 %!s(int64=4) %!d(string=hai) anos
cpubase.pas e1e8986462 * patch by J. Gareth Moreton, issue #36271, part 3: support for the other architectures %!s(int64=5) %!d(string=hai) anos
cpuelf.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 %!s(int64=4) %!d(string=hai) anos
cpugas.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 %!s(int64=4) %!d(string=hai) anos
cpuinfo.pas 592df7fa59 * disable cs_opt_regvar on all platforms when compiled for LLVM (LLVM does %!s(int64=5) %!d(string=hai) anos
cpunode.pas a0efde8167 * automatically generate necessary indirect symbols when a new assembler %!s(int64=9) %!d(string=hai) anos
cpupara.pas 77658b925b * disable regular array -> dynamic array type coversion support unless %!s(int64=6) %!d(string=hai) anos
cpupi.pas 79dfd9fb51 + MIPS: take care of setnoat %!s(int64=5) %!d(string=hai) anos
cputarg.pas b2b26f84cf * partially merged the mips-embedded branch of Michael Ring: %!s(int64=11) %!d(string=hai) anos
hlcgcpu.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 %!s(int64=4) %!d(string=hai) anos
itcpugas.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would %!s(int64=6) %!d(string=hai) anos
mipsreg.dat f870b0f8fc Fix stabs number for FPU register, which start at 38 instead of 32 %!s(int64=8) %!d(string=hai) anos
ncpuadd.pas ce598c15ec * factored out the conditions under which add nodes need to perform %!s(int64=6) %!d(string=hai) anos
ncpucall.pas 4c68ea1000 * use pocalls_cdecl and cstylearrayofconst more consistently instead of %!s(int64=8) %!d(string=hai) anos
ncpucnv.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 %!s(int64=4) %!d(string=hai) anos
ncpuinln.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 %!s(int64=4) %!d(string=hai) anos
ncpuld.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would %!s(int64=6) %!d(string=hai) anos
ncpumat.pas 28f25b2df0 * reworked usage of tcgnotnode.handle_locjump %!s(int64=5) %!d(string=hai) anos
ncpuset.pas 07bd4ba517 * let all the case code generation work with tconstexprint instead of aint, %!s(int64=6) %!d(string=hai) anos
opcode.inc 4e7c908b0d + MIPS: added movn and movz instructions. %!s(int64=11) %!d(string=hai) anos
racpugas.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 %!s(int64=4) %!d(string=hai) anos
rgcpu.pas 4686f61002 * keep track of the temp position separately from the offset in references, %!s(int64=7) %!d(string=hai) anos
rmipscon.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. %!s(int64=11) %!d(string=hai) anos
rmipsdwf.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). %!s(int64=11) %!d(string=hai) anos
rmipsgas.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). %!s(int64=11) %!d(string=hai) anos
rmipsgri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). %!s(int64=11) %!d(string=hai) anos
rmipsgss.inc f58fcdf401 + basic mips stuff %!s(int64=20) %!d(string=hai) anos
rmipsnor.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). %!s(int64=11) %!d(string=hai) anos
rmipsnum.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). %!s(int64=11) %!d(string=hai) anos
rmipsrni.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). %!s(int64=11) %!d(string=hai) anos
rmipssri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). %!s(int64=11) %!d(string=hai) anos
rmipssta.inc fd6d3b4971 Regenerated after change in mipsreg.dat %!s(int64=8) %!d(string=hai) anos
rmipsstd.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). %!s(int64=11) %!d(string=hai) anos
rmipssup.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. %!s(int64=11) %!d(string=hai) anos
strinst.inc 4e7c908b0d + MIPS: added movn and movz instructions. %!s(int64=11) %!d(string=hai) anos
symcpu.pas 7dd1d6aa77 o fixes handling of iso i/o parameters/program parameters: %!s(int64=10) %!d(string=hai) anos
tripletcpu.pas eb7ba1690e * mark all external assemblers using an LLVM tool using af_llvm %!s(int64=5) %!d(string=hai) anos