cgcpu.pas 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the Risc-V32
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,symtype,symdef,
  22. cgbase,cgobj,cgrv,
  23. aasmbase,aasmcpu,aasmtai,aasmdata,
  24. cpubase,cpuinfo,cgutils,cg64f32,rgcpu,
  25. parabase;
  26. type
  27. tcgrv32 = class(tcgrv)
  28. procedure init_register_allocators;override;
  29. procedure done_register_allocators;override;
  30. { move instructions }
  31. procedure a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);override;
  32. { 32x32 to 64 bit multiplication }
  33. procedure a_mul_reg_reg_pair(list: TAsmList;size: tcgsize; src1,src2,dstlo,dsthi: tregister); override;
  34. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  35. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  36. procedure g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  37. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  38. procedure g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef); override;
  39. end;
  40. tcg64frv = class(tcg64f32)
  41. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  42. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  43. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  44. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  45. end;
  46. procedure create_codegen;
  47. implementation
  48. uses
  49. symtable,
  50. globals,verbose,systems,cutils,
  51. symconst,symsym,fmodule,
  52. rgobj,tgobj,cpupi,procinfo,paramgr;
  53. { Range check must be disabled explicitly as conversions between signed and unsigned
  54. 32-bit values are done without explicit typecasts }
  55. {$R-}
  56. procedure tcgrv32.init_register_allocators;
  57. begin
  58. inherited init_register_allocators;
  59. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  60. [RS_X10,RS_X11,RS_X12,RS_X13,RS_X14,RS_X15,RS_X16,RS_X17,
  61. RS_X31,RS_X30,RS_X29,RS_X28,
  62. RS_X5,RS_X6,RS_X7,
  63. RS_X3,RS_X4,
  64. RS_X9,RS_X27,RS_X26,RS_X25,RS_X24,RS_X23,RS_X22,
  65. RS_X21,RS_X20,RS_X19,RS_X18],first_int_imreg,[]);
  66. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  67. [RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,RS_F16,RS_F17,
  68. RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  69. RS_F28,RS_F29,RS_F30,RS_F31,
  70. RS_F8,RS_F9,
  71. RS_F27,
  72. RS_F26,RS_F25,RS_F24,RS_F23,RS_F22,RS_F21,RS_F20,RS_F19,RS_F18],first_fpu_imreg,[]);
  73. end;
  74. procedure tcgrv32.done_register_allocators;
  75. begin
  76. rg[R_INTREGISTER].free;
  77. rg[R_FPUREGISTER].free;
  78. inherited done_register_allocators;
  79. end;
  80. procedure tcgrv32.a_load_reg_reg(list : TAsmList;fromsize, tosize : tcgsize;reg1,reg2 : tregister);
  81. var
  82. ai: taicpu;
  83. begin
  84. if (fromsize=tosize) or
  85. ((tcgsize2unsigned[fromsize]=tcgsize2unsigned[tosize]) and
  86. (tcgsize2unsigned[fromsize]=OS_32)) then
  87. begin
  88. ai:=taicpu.op_reg_reg_const(A_ADDI,reg2,reg1,0);
  89. list.concat(ai);
  90. rg[R_INTREGISTER].add_move_instruction(ai);
  91. end
  92. else if fromsize=OS_8 then
  93. begin
  94. list.Concat(taicpu.op_reg_reg_const(A_AND,reg2,reg1,$FF))
  95. end
  96. else
  97. begin
  98. if tcgsize2size[tosize]<tcgsize2size[fromsize] then
  99. fromsize:=tosize;
  100. if tcgsize2unsigned[fromsize]<>OS_32 then
  101. list.Concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,8*(4-tcgsize2size[fromsize])))
  102. else
  103. a_load_reg_reg(list,fromsize,fromsize,reg1,reg2);
  104. if tcgsize2unsigned[fromsize]=fromsize then
  105. list.Concat(taicpu.op_reg_reg_const(A_SRLI,reg2,reg2,8*(4-tcgsize2size[fromsize])))
  106. else
  107. list.Concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,8*(4-tcgsize2size[fromsize])));
  108. end;
  109. end;
  110. procedure tcgrv32.a_mul_reg_reg_pair(list: TAsmList;size: tcgsize; src1,src2,dstlo,dsthi: tregister);
  111. var
  112. op: tasmop;
  113. begin
  114. case size of
  115. OS_INT: op:=A_MULHU;
  116. OS_SINT: op:=A_MULH;
  117. else
  118. InternalError(2014061501);
  119. end;
  120. if (dsthi<>NR_NO) then
  121. list.concat(taicpu.op_reg_reg_reg(op,dsthi,src1,src2));
  122. { low word is always unsigned }
  123. if (dstlo<>NR_NO) then
  124. list.concat(taicpu.op_reg_reg_reg(A_MUL,dstlo,src1,src2));
  125. end;
  126. procedure tcgrv32.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  127. var
  128. regs, fregs: tcpuregisterset;
  129. r: TSuperRegister;
  130. href: treference;
  131. stackcount, stackAdjust: longint;
  132. begin
  133. if not(nostackframe) then
  134. begin
  135. a_reg_alloc(list,NR_STACK_POINTER_REG);
  136. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  137. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  138. reference_reset_base(href,NR_STACK_POINTER_REG,-4,ctempposinvalid,0,[]);
  139. { Int registers }
  140. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  141. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  142. regs:=regs+[RS_FRAME_POINTER_REG,RS_RETURN_ADDRESS_REG];
  143. if (pi_do_call in current_procinfo.flags) then
  144. regs:=regs+[RS_RETURN_ADDRESS_REG];
  145. stackcount:=0;
  146. for r:=RS_X0 to RS_X31 do
  147. if r in regs then
  148. inc(stackcount,4);
  149. { Float registers }
  150. fregs:=rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall);
  151. for r:=RS_F0 to RS_F31 do
  152. if r in fregs then
  153. inc(stackcount,8);
  154. inc(localsize,stackcount);
  155. if not is_imm12(-localsize) then
  156. begin
  157. if not (RS_RETURN_ADDRESS_REG in regs) then
  158. begin
  159. include(regs,RS_RETURN_ADDRESS_REG);
  160. inc(localsize,4);
  161. end;
  162. end;
  163. stackAdjust:=0;
  164. if (CPURV_HAS_COMPACT in cpu_capabilities[current_settings.cputype]) and
  165. (stackcount>0) then
  166. begin
  167. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-stackcount));
  168. inc(href.offset,stackcount);
  169. stackAdjust:=stackcount;
  170. dec(localsize,stackcount);
  171. end;
  172. for r:=RS_X0 to RS_X31 do
  173. if r in regs then
  174. begin
  175. list.concat(taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,r,R_SUBWHOLE),href));
  176. dec(href.offset,4);
  177. end;
  178. { Float registers }
  179. for r:=RS_F0 to RS_F31 do
  180. if r in fregs then
  181. begin
  182. list.concat(taicpu.op_reg_ref(A_FSD,newreg(R_FPUREGISTER,r,R_SUBWHOLE),href));
  183. dec(href.offset,8);
  184. end;
  185. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  186. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_FRAME_POINTER_REG,NR_STACK_POINTER_REG,stackAdjust));
  187. if localsize>0 then
  188. begin
  189. localsize:=align(localsize,4);
  190. if is_imm12(-localsize) then
  191. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-localsize))
  192. else
  193. begin
  194. a_load_const_reg(list,OS_INT,localsize,NR_RETURN_ADDRESS_REG);
  195. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_RETURN_ADDRESS_REG));
  196. end;
  197. end;
  198. end;
  199. end;
  200. procedure tcgrv32.g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean);
  201. var
  202. r: tsuperregister;
  203. regs, fregs: tcpuregisterset;
  204. stackcount, localsize: longint;
  205. href: treference;
  206. begin
  207. if not(nostackframe) then
  208. begin
  209. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  210. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  211. regs:=regs+[RS_FRAME_POINTER_REG,RS_RETURN_ADDRESS_REG];
  212. if (pi_do_call in current_procinfo.flags) then
  213. regs:=regs+[RS_RETURN_ADDRESS_REG];
  214. stackcount:=0;
  215. reference_reset_base(href,NR_STACK_POINTER_REG,-4,ctempposinvalid,0,[]);
  216. for r:=RS_X31 downto RS_X0 do
  217. if r in regs then
  218. dec(href.offset,4);
  219. { Float registers }
  220. fregs:=rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall);
  221. for r:=RS_F0 to RS_F31 do
  222. if r in fregs then
  223. dec(stackcount,8);
  224. localsize:=current_procinfo.calc_stackframe_size+(-href.offset-4);
  225. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  226. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_FRAME_POINTER_REG,0))
  227. else if localsize>0 then
  228. begin
  229. localsize:=align(localsize,4);
  230. if is_imm12(localsize) then
  231. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,localsize))
  232. else
  233. begin
  234. if not (RS_RETURN_ADDRESS_REG in regs) then
  235. begin
  236. include(regs,RS_RETURN_ADDRESS_REG);
  237. dec(href.offset,4);
  238. inc(localsize,4);
  239. end;
  240. a_load_const_reg(list,OS_INT,localsize,NR_RETURN_ADDRESS_REG);
  241. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_RETURN_ADDRESS_REG));
  242. end;
  243. end;
  244. { Float registers }
  245. for r:=RS_F31 downto RS_F0 do
  246. if r in fregs then
  247. begin
  248. inc(href.offset,8);
  249. list.concat(taicpu.op_reg_ref(A_FLD,newreg(R_FPUREGISTER,r,R_SUBWHOLE),href));
  250. end;
  251. for r:=RS_X31 downto RS_X0 do
  252. if r in regs then
  253. begin
  254. inc(href.offset,4);
  255. list.concat(taicpu.op_reg_ref(A_LW,newreg(R_INTREGISTER,r,R_SUBWHOLE),href));
  256. inc(stackcount);
  257. end;
  258. end;
  259. list.concat(taicpu.op_reg_reg(A_JALR,NR_X0,NR_RETURN_ADDRESS_REG));
  260. end;
  261. procedure tcgrv32.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  262. var
  263. paraloc1, paraloc2, paraloc3: TCGPara;
  264. pd: tprocdef;
  265. begin
  266. pd:=search_system_proc('MOVE');
  267. paraloc1.init;
  268. paraloc2.init;
  269. paraloc3.init;
  270. paramanager.getcgtempparaloc(list, pd, 1, paraloc1);
  271. paramanager.getcgtempparaloc(list, pd, 2, paraloc2);
  272. paramanager.getcgtempparaloc(list, pd, 3, paraloc3);
  273. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  274. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  275. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  276. paramanager.freecgpara(list, paraloc3);
  277. paramanager.freecgpara(list, paraloc2);
  278. paramanager.freecgpara(list, paraloc1);
  279. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  280. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  281. a_call_name(list, 'FPC_MOVE', false);
  282. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  283. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  284. paraloc3.done;
  285. paraloc2.done;
  286. paraloc1.done;
  287. end;
  288. procedure tcgrv32.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  289. var
  290. tmpreg1, hreg, countreg: TRegister;
  291. src, dst, src2, dst2: TReference;
  292. lab: tasmlabel;
  293. Count, count2: aint;
  294. function reference_is_reusable(const ref: treference): boolean;
  295. begin
  296. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  297. (ref.symbol=nil) and
  298. is_imm12(ref.offset);
  299. end;
  300. begin
  301. src2:=source;
  302. fixref(list,src2);
  303. dst2:=dest;
  304. fixref(list,dst2);
  305. if len > high(longint) then
  306. internalerror(2002072704);
  307. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  308. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  309. i.e. before secondpass. Other internal procedures request correct stack frame
  310. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  311. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  312. { anybody wants to determine a good value here :)? }
  313. if (len > 100) and
  314. assigned(current_procinfo) and
  315. (pi_do_call in current_procinfo.flags) then
  316. g_concatcopy_move(list, src2, dst2, len)
  317. else
  318. begin
  319. Count := len div 4;
  320. if (count<=4) and reference_is_reusable(src2) then
  321. src:=src2
  322. else
  323. begin
  324. reference_reset(src,sizeof(aint),[]);
  325. { load the address of src2 into src.base }
  326. src.base := GetAddressRegister(list);
  327. a_loadaddr_ref_reg(list, src2, src.base);
  328. end;
  329. if (count<=4) and reference_is_reusable(dst2) then
  330. dst:=dst2
  331. else
  332. begin
  333. reference_reset(dst,sizeof(aint),[]);
  334. { load the address of dst2 into dst.base }
  335. dst.base := GetAddressRegister(list);
  336. a_loadaddr_ref_reg(list, dst2, dst.base);
  337. end;
  338. { generate a loop }
  339. if Count > 4 then
  340. begin
  341. countreg := GetIntRegister(list, OS_INT);
  342. tmpreg1 := GetIntRegister(list, OS_INT);
  343. a_load_const_reg(list, OS_INT, Count, countreg);
  344. current_asmdata.getjumplabel(lab);
  345. a_label(list, lab);
  346. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  347. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  348. list.concat(taicpu.op_reg_reg_const(A_ADDI, src.base, src.base, 4));
  349. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst.base, dst.base, 4));
  350. list.concat(taicpu.op_reg_reg_const(A_ADDI, countreg, countreg, -1));
  351. a_cmp_reg_reg_label(list,OS_INT,OC_GT,NR_X0,countreg,lab);
  352. len := len mod 4;
  353. end;
  354. { unrolled loop }
  355. Count := len div 4;
  356. if Count > 0 then
  357. begin
  358. tmpreg1 := GetIntRegister(list, OS_INT);
  359. for count2 := 1 to Count do
  360. begin
  361. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  362. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  363. Inc(src.offset, 4);
  364. Inc(dst.offset, 4);
  365. end;
  366. len := len mod 4;
  367. end;
  368. if (len and 4) <> 0 then
  369. begin
  370. hreg := GetIntRegister(list, OS_INT);
  371. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  372. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  373. Inc(src.offset, 4);
  374. Inc(dst.offset, 4);
  375. end;
  376. { copy the leftovers }
  377. if (len and 2) <> 0 then
  378. begin
  379. hreg := GetIntRegister(list, OS_INT);
  380. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  381. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  382. Inc(src.offset, 2);
  383. Inc(dst.offset, 2);
  384. end;
  385. if (len and 1) <> 0 then
  386. begin
  387. hreg := GetIntRegister(list, OS_INT);
  388. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  389. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  390. end;
  391. end;
  392. end;
  393. procedure tcgrv32.g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef);
  394. begin
  395. end;
  396. procedure tcg64frv.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  397. var
  398. tmpreg1: TRegister;
  399. begin
  400. case op of
  401. OP_NOT:
  402. begin
  403. cg.a_op_reg_reg(list,OP_NOT,OS_32,regsrc.reglo,regdst.reglo);
  404. cg.a_op_reg_reg(list,OP_NOT,OS_32,regsrc.reghi,regdst.reghi);
  405. end;
  406. OP_NEG:
  407. begin
  408. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  409. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reglo, NR_X0, regsrc.reglo));
  410. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, NR_X0, regdst.reglo));
  411. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, NR_X0, regsrc.reghi));
  412. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regdst.reghi, tmpreg1));
  413. end;
  414. else
  415. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  416. end;
  417. end;
  418. procedure tcg64frv.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  419. begin
  420. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  421. end;
  422. procedure tcg64frv.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  423. var
  424. signed: Boolean;
  425. tmplo, carry, tmphi, hreg: TRegister;
  426. begin
  427. case op of
  428. OP_AND,OP_OR,OP_XOR:
  429. begin
  430. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  431. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  432. end;
  433. OP_ADD:
  434. begin
  435. signed:=(size in [OS_S64]);
  436. tmplo := cg.GetIntRegister(list,OS_S32);
  437. carry := cg.GetIntRegister(list,OS_S32);
  438. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  439. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmplo, regsrc2.reglo, regsrc1.reglo));
  440. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmplo, regsrc2.reglo));
  441. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  442. if signed then
  443. begin
  444. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  445. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regdst.reghi, carry));
  446. end
  447. else
  448. begin
  449. tmphi:=cg.GetIntRegister(list,OS_INT);
  450. hreg:=cg.GetIntRegister(list,OS_INT);
  451. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  452. // first add carry to one of the addends
  453. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc2.reghi, carry));
  454. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regsrc2.reghi));
  455. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  456. // then add another addend
  457. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, tmphi, regsrc1.reghi));
  458. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regdst.reghi, tmphi));
  459. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  460. end;
  461. end;
  462. OP_SUB:
  463. begin
  464. signed:=(size in [OS_S64]);
  465. tmplo := cg.GetIntRegister(list,OS_S32);
  466. carry := cg.GetIntRegister(list,OS_S32);
  467. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  468. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmplo, regsrc2.reglo, regsrc1.reglo));
  469. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reglo,tmplo));
  470. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  471. if signed then
  472. begin
  473. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  474. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regdst.reghi, carry));
  475. end
  476. else
  477. begin
  478. tmphi:=cg.GetIntRegister(list,OS_INT);
  479. hreg:=cg.GetIntRegister(list,OS_INT);
  480. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  481. // first subtract the carry...
  482. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmphi, regsrc2.reghi, carry));
  483. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reghi, tmphi));
  484. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  485. // ...then the subtrahend
  486. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, tmphi, regsrc1.reghi));
  487. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regdst.reghi));
  488. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  489. end;
  490. end;
  491. else
  492. internalerror(2002072801);
  493. end;
  494. end;
  495. procedure tcg64frv.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);
  496. var
  497. tmplo,carry: TRegister;
  498. hisize: tcgsize;
  499. begin
  500. carry:=NR_NO;
  501. if (size in [OS_S64]) then
  502. hisize:=OS_S32
  503. else
  504. hisize:=OS_32;
  505. case op of
  506. OP_AND,OP_OR,OP_XOR:
  507. begin
  508. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  509. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  510. end;
  511. OP_ADD:
  512. begin
  513. if lo(value)<>0 then
  514. begin
  515. tmplo:=cg.GetIntRegister(list,OS_32);
  516. carry:=cg.GetIntRegister(list,OS_32);
  517. if is_imm12(aint(lo(value))) then
  518. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmplo,regsrc.reglo,aint(lo(value))))
  519. else
  520. begin
  521. cg.a_load_const_reg(list,OS_INT,aint(lo(value)),tmplo);
  522. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmplo,tmplo,regsrc.reglo))
  523. end;
  524. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,tmplo,regsrc.reglo));
  525. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  526. end
  527. else
  528. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  529. { With overflow checking and unsigned args, this generates slighly suboptimal code
  530. ($80000000 constant loaded twice). Other cases are fine. Getting it perfect does not
  531. look worth the effort. }
  532. cg.a_op_const_reg_reg(list,OP_ADD,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi);
  533. if carry<>NR_NO then
  534. cg.a_op_reg_reg_reg(list,OP_ADD,hisize,carry,regdst.reghi,regdst.reghi);
  535. end;
  536. OP_SUB:
  537. begin
  538. carry:=NR_NO;
  539. if lo(value)<>0 then
  540. begin
  541. tmplo:=cg.GetIntRegister(list,OS_32);
  542. carry:=cg.GetIntRegister(list,OS_32);
  543. if is_imm12(-aint(lo(value))) then
  544. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmplo,regsrc.reglo,-aint(lo(value))))
  545. else
  546. begin
  547. cg.a_load_const_reg(list,OS_INT,aint(lo(value)),tmplo);
  548. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmplo,tmplo,regsrc.reglo))
  549. end;
  550. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,regsrc.reglo,tmplo));
  551. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  552. end
  553. else
  554. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  555. cg.a_op_const_reg_reg(list,OP_SUB,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi);
  556. if carry<>NR_NO then
  557. cg.a_op_reg_reg_reg(list,OP_SUB,hisize,carry,regdst.reghi,regdst.reghi);
  558. end;
  559. else
  560. InternalError(2013050301);
  561. end;
  562. end;
  563. procedure create_codegen;
  564. begin
  565. cg := tcgrv32.create;
  566. cg64 :=tcg64frv.create;
  567. end;
  568. end.