cgcpu.pas 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cgobj,cg64f32,cgx86,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,parabase,cgutils,
  25. symconst,symdef,symsym
  26. ;
  27. type
  28. tcg386 = class(tcgx86)
  29. procedure init_register_allocators;override;
  30. procedure do_register_allocation(list:TAsmList;headertai:tai);override;
  31. { passing parameter using push instead of mov }
  32. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  33. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  34. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  35. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  36. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  37. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  38. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  39. procedure g_exception_reason_save(list : TAsmList; const href : treference);override;
  40. procedure g_exception_reason_save_const(list : TAsmList; const href : treference; a: tcgint);override;
  41. procedure g_exception_reason_load(list : TAsmList; const href : treference);override;
  42. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  43. procedure g_maybe_got_init(list: TAsmList); override;
  44. end;
  45. tcg64f386 = class(tcg64f32)
  46. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  47. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  48. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  49. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);override;
  50. private
  51. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  52. end;
  53. procedure create_codegen;
  54. implementation
  55. uses
  56. globals,verbose,systems,cutils,
  57. paramgr,procinfo,fmodule,
  58. rgcpu,rgx86,cpuinfo;
  59. function use_push(const cgpara:tcgpara):boolean;
  60. begin
  61. result:=(not paramanager.use_fixed_stack) and
  62. assigned(cgpara.location) and
  63. (cgpara.location^.loc=LOC_REFERENCE) and
  64. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  65. end;
  66. procedure tcg386.init_register_allocators;
  67. begin
  68. inherited init_register_allocators;
  69. if not(target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  70. (cs_create_pic in current_settings.moduleswitches) then
  71. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP])
  72. else
  73. if (cs_useebp in current_settings.optimizerswitches) and assigned(current_procinfo) and (current_procinfo.framepointer<>NR_EBP) then
  74. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI,RS_EBP],first_int_imreg,[])
  75. else
  76. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  77. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  78. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBWHOLE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  79. rgfpu:=Trgx86fpu.create;
  80. end;
  81. procedure tcg386.do_register_allocation(list:TAsmList;headertai:tai);
  82. begin
  83. if (pi_needs_got in current_procinfo.flags) then
  84. begin
  85. if getsupreg(current_procinfo.got) < first_int_imreg then
  86. include(rg[R_INTREGISTER].used_in_proc,getsupreg(current_procinfo.got));
  87. end;
  88. inherited do_register_allocation(list,headertai);
  89. end;
  90. procedure tcg386.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  91. var
  92. pushsize : tcgsize;
  93. begin
  94. check_register_size(size,r);
  95. if use_push(cgpara) then
  96. begin
  97. cgpara.check_simple_location;
  98. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  99. pushsize:=cgpara.location^.size
  100. else
  101. pushsize:=int_cgsize(cgpara.alignment);
  102. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  103. end
  104. else
  105. inherited a_load_reg_cgpara(list,size,r,cgpara);
  106. end;
  107. procedure tcg386.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  108. var
  109. pushsize : tcgsize;
  110. begin
  111. if use_push(cgpara) then
  112. begin
  113. cgpara.check_simple_location;
  114. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  115. pushsize:=cgpara.location^.size
  116. else
  117. pushsize:=int_cgsize(cgpara.alignment);
  118. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  119. end
  120. else
  121. inherited a_load_const_cgpara(list,size,a,cgpara);
  122. end;
  123. procedure tcg386.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  124. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  125. var
  126. pushsize : tcgsize;
  127. opsize : topsize;
  128. tmpreg : tregister;
  129. href : treference;
  130. begin
  131. if not assigned(paraloc) then
  132. exit;
  133. if (paraloc^.loc<>LOC_REFERENCE) or
  134. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  135. (tcgsize2size[paraloc^.size]>sizeof(aint)) then
  136. internalerror(200501162);
  137. { Pushes are needed in reverse order, add the size of the
  138. current location to the offset where to load from. This
  139. prevents wrong calculations for the last location when
  140. the size is not a power of 2 }
  141. if assigned(paraloc^.next) then
  142. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  143. { Push the data starting at ofs }
  144. href:=r;
  145. inc(href.offset,ofs);
  146. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  147. pushsize:=paraloc^.size
  148. else
  149. pushsize:=int_cgsize(cgpara.alignment);
  150. opsize:=TCgsize2opsize[pushsize];
  151. { for go32v2 we obtain OS_F32,
  152. but pushs is not valid, we need pushl }
  153. if opsize=S_FS then
  154. opsize:=S_L;
  155. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  156. begin
  157. tmpreg:=getintregister(list,pushsize);
  158. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  159. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  160. end
  161. else
  162. begin
  163. make_simple_ref(list,href);
  164. list.concat(taicpu.op_ref(A_PUSH,opsize,href));
  165. end;
  166. end;
  167. var
  168. len : tcgint;
  169. href : treference;
  170. begin
  171. { cgpara.size=OS_NO requires a copy on the stack }
  172. if use_push(cgpara) then
  173. begin
  174. { Record copy? }
  175. if (cgpara.size in [OS_NO,OS_F64]) or (size=OS_NO) then
  176. begin
  177. cgpara.check_simple_location;
  178. len:=align(cgpara.intsize,cgpara.alignment);
  179. g_stackpointer_alloc(list,len);
  180. reference_reset_base(href,NR_STACK_POINTER_REG,0,4);
  181. g_concatcopy(list,r,href,len);
  182. end
  183. else
  184. begin
  185. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  186. internalerror(200501161);
  187. { We need to push the data in reverse order,
  188. therefor we use a recursive algorithm }
  189. pushdata(cgpara.location,0);
  190. end
  191. end
  192. else
  193. inherited a_load_ref_cgpara(list,size,r,cgpara);
  194. end;
  195. procedure tcg386.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  196. var
  197. tmpreg : tregister;
  198. opsize : topsize;
  199. tmpref : treference;
  200. begin
  201. with r do
  202. begin
  203. if use_push(cgpara) then
  204. begin
  205. cgpara.check_simple_location;
  206. opsize:=tcgsize2opsize[OS_ADDR];
  207. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  208. begin
  209. if assigned(symbol) then
  210. begin
  211. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  212. ((r.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  213. (cs_create_pic in current_settings.moduleswitches)) then
  214. begin
  215. tmpreg:=getaddressregister(list);
  216. a_loadaddr_ref_reg(list,r,tmpreg);
  217. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  218. end
  219. else if cs_create_pic in current_settings.moduleswitches then
  220. begin
  221. if offset<>0 then
  222. begin
  223. tmpreg:=getaddressregister(list);
  224. a_loadaddr_ref_reg(list,r,tmpreg);
  225. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  226. end
  227. else
  228. begin
  229. reference_reset_symbol(tmpref,r.symbol,0,r.alignment);
  230. tmpref.refaddr:=addr_pic;
  231. tmpref.base:=current_procinfo.got;
  232. {$ifdef EXTDEBUG}
  233. if not (pi_needs_got in current_procinfo.flags) then
  234. Comment(V_warning,'pi_needs_got not included');
  235. {$endif EXTDEBUG}
  236. include(current_procinfo.flags,pi_needs_got);
  237. list.concat(taicpu.op_ref(A_PUSH,S_L,tmpref));
  238. end
  239. end
  240. else
  241. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset));
  242. end
  243. else
  244. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  245. end
  246. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  247. (offset=0) and (scalefactor=0) and (symbol=nil) then
  248. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  249. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  250. (offset=0) and (symbol=nil) then
  251. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  252. else
  253. begin
  254. tmpreg:=getaddressregister(list);
  255. a_loadaddr_ref_reg(list,r,tmpreg);
  256. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  257. end;
  258. end
  259. else
  260. inherited a_loadaddr_ref_cgpara(list,r,cgpara);
  261. end;
  262. end;
  263. procedure tcg386.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  264. procedure increase_sp(a : tcgint);
  265. var
  266. href : treference;
  267. begin
  268. reference_reset_base(href,NR_STACK_POINTER_REG,a,0);
  269. { normally, lea is a better choice than an add }
  270. list.concat(Taicpu.op_ref_reg(A_LEA,TCGSize2OpSize[OS_ADDR],href,NR_STACK_POINTER_REG));
  271. end;
  272. var
  273. stacksize : longint;
  274. begin
  275. { MMX needs to call EMMS }
  276. if assigned(rg[R_MMXREGISTER]) and
  277. (rg[R_MMXREGISTER].uses_registers) then
  278. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  279. { remove stackframe }
  280. if not nostackframe then
  281. begin
  282. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  283. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  284. begin
  285. stacksize:=current_procinfo.calc_stackframe_size;
  286. if (target_info.stackalign>4) and
  287. ((stacksize <> 0) or
  288. (pi_do_call in current_procinfo.flags) or
  289. { can't detect if a call in this case -> use nostackframe }
  290. { if you (think you) know what you are doing }
  291. (po_assembler in current_procinfo.procdef.procoptions)) then
  292. stacksize := align(stacksize+sizeof(aint),target_info.stackalign) - sizeof(aint);
  293. if stacksize<>0 then
  294. increase_sp(stacksize);
  295. if (not paramanager.use_fixed_stack) then
  296. internal_restore_regs(list,true);
  297. if (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  298. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  299. end
  300. else
  301. begin
  302. if (not paramanager.use_fixed_stack) then
  303. internal_restore_regs(list,not (pi_has_stack_allocs in current_procinfo.flags));
  304. list.concat(Taicpu.op_none(A_LEAVE,S_NO));
  305. end;
  306. list.concat(tai_regalloc.dealloc(current_procinfo.framepointer,nil));
  307. end;
  308. { return from proc }
  309. if (po_interrupt in current_procinfo.procdef.procoptions) and
  310. { this messes up stack alignment }
  311. (target_info.stackalign=4) then
  312. begin
  313. if assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  314. (current_procinfo.procdef.funcretloc[calleeside].location^.loc=LOC_REGISTER) then
  315. begin
  316. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.register)=RS_EAX) then
  317. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  318. else
  319. internalerror(2010053001);
  320. end
  321. else
  322. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  323. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  324. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  325. if (current_procinfo.procdef.funcretloc[calleeside].size in [OS_64,OS_S64]) and
  326. assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  327. assigned(current_procinfo.procdef.funcretloc[calleeside].location^.next) and
  328. (current_procinfo.procdef.funcretloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  329. begin
  330. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.next^.register)=RS_EDX) then
  331. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  332. else
  333. internalerror(2010053002);
  334. end
  335. else
  336. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  337. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  338. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  339. { .... also the segment registers }
  340. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  341. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  342. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  343. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  344. { this restores the flags }
  345. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  346. end
  347. { Routines with the poclearstack flag set use only a ret }
  348. else if (current_procinfo.procdef.proccalloption in clearstack_pocalls) and
  349. (not paramanager.use_fixed_stack) then
  350. begin
  351. { complex return values are removed from stack in C code PM }
  352. { but not on win32 }
  353. { and not for safecall with hidden exceptions, because the result }
  354. { wich contains the exception is passed in EAX }
  355. if (target_info.system <> system_i386_win32) and
  356. not ((current_procinfo.procdef.proccalloption = pocall_safecall) and
  357. (tf_safecall_exceptions in target_info.flags)) and
  358. paramanager.ret_in_param(current_procinfo.procdef.returndef,
  359. current_procinfo.procdef) then
  360. list.concat(Taicpu.Op_const(A_RET,S_W,sizeof(aint)))
  361. else
  362. list.concat(Taicpu.Op_none(A_RET,S_NO));
  363. end
  364. { ... also routines with parasize=0 }
  365. else if (parasize=0) then
  366. list.concat(Taicpu.Op_none(A_RET,S_NO))
  367. else
  368. begin
  369. { parameters are limited to 65535 bytes because ret allows only imm16 }
  370. if (parasize>65535) then
  371. CGMessage(cg_e_parasize_too_big);
  372. list.concat(Taicpu.Op_const(A_RET,S_W,parasize));
  373. end;
  374. end;
  375. procedure tcg386.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  376. var
  377. power : longint;
  378. opsize : topsize;
  379. {$ifndef __NOWINPECOFF__}
  380. again,ok : tasmlabel;
  381. {$endif}
  382. begin
  383. { get stack space }
  384. getcpuregister(list,NR_EDI);
  385. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  386. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  387. { Now EDI contains (high+1). }
  388. { special case handling for elesize=8, 4 and 2:
  389. set ECX = (high+1) instead of ECX = (high+1)*elesize.
  390. In the case of elesize=4 and 2, this allows us to avoid the SHR later.
  391. In the case of elesize=8, we can later use a SHL ECX, 1 instead of
  392. SHR ECX, 2 which is one byte shorter. }
  393. if (elesize=8) or (elesize=4) or (elesize=2) then
  394. begin
  395. { Now EDI contains (high+1). Copy it to ECX for later use. }
  396. getcpuregister(list,NR_ECX);
  397. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  398. end;
  399. { EDI := EDI * elesize }
  400. if (elesize<>1) then
  401. begin
  402. if ispowerof2(elesize, power) then
  403. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  404. else
  405. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  406. end;
  407. if (elesize<>8) and (elesize<>4) and (elesize<>2) then
  408. begin
  409. { Now EDI contains (high+1)*elesize. Copy it to ECX for later use. }
  410. getcpuregister(list,NR_ECX);
  411. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  412. end;
  413. {$ifndef __NOWINPECOFF__}
  414. { windows guards only a few pages for stack growing, }
  415. { so we have to access every page first }
  416. if target_info.system=system_i386_win32 then
  417. begin
  418. current_asmdata.getjumplabel(again);
  419. current_asmdata.getjumplabel(ok);
  420. a_label(list,again);
  421. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  422. a_jmp_cond(list,OC_B,ok);
  423. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  424. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  425. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  426. a_jmp_always(list,again);
  427. a_label(list,ok);
  428. end;
  429. {$endif __NOWINPECOFF__}
  430. { If we were probing pages, EDI=(size mod pagesize) and ESP is decremented
  431. by (size div pagesize)*pagesize, otherwise EDI=size.
  432. Either way, subtracting EDI from ESP will set ESP to desired final value. }
  433. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  434. { align stack on 4 bytes }
  435. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  436. { load destination, don't use a_load_reg_reg, that will add a move instruction
  437. that can confuse the reg allocator }
  438. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  439. { Allocate ESI and load it with source }
  440. getcpuregister(list,NR_ESI);
  441. a_loadaddr_ref_reg(list,ref,NR_ESI);
  442. { calculate size }
  443. opsize:=S_B;
  444. if elesize=8 then
  445. begin
  446. opsize:=S_L;
  447. { ECX is number of qwords, convert to dwords }
  448. list.concat(Taicpu.op_const_reg(A_SHL,S_L,1,NR_ECX))
  449. end
  450. else if elesize=4 then
  451. begin
  452. opsize:=S_L;
  453. { ECX is already number of dwords, so no need to SHL/SHR }
  454. end
  455. else if elesize=2 then
  456. begin
  457. opsize:=S_W;
  458. { ECX is already number of words, so no need to SHL/SHR }
  459. end
  460. else
  461. if (elesize and 3)=0 then
  462. begin
  463. opsize:=S_L;
  464. { ECX is number of bytes, convert to dwords }
  465. list.concat(Taicpu.op_const_reg(A_SHR,S_L,2,NR_ECX))
  466. end
  467. else
  468. if (elesize and 1)=0 then
  469. begin
  470. opsize:=S_W;
  471. { ECX is number of bytes, convert to words }
  472. list.concat(Taicpu.op_const_reg(A_SHR,S_L,1,NR_ECX))
  473. end;
  474. if ts_cld in current_settings.targetswitches then
  475. list.concat(Taicpu.op_none(A_CLD,S_NO));
  476. list.concat(Taicpu.op_none(A_REP,S_NO));
  477. case opsize of
  478. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  479. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  480. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  481. end;
  482. ungetcpuregister(list,NR_EDI);
  483. ungetcpuregister(list,NR_ECX);
  484. ungetcpuregister(list,NR_ESI);
  485. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  486. that can confuse the reg allocator }
  487. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  488. include(current_procinfo.flags,pi_has_stack_allocs);
  489. end;
  490. procedure tcg386.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  491. begin
  492. { Nothing to release }
  493. end;
  494. procedure tcg386.g_exception_reason_save(list : TAsmList; const href : treference);
  495. begin
  496. if not paramanager.use_fixed_stack then
  497. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  498. else
  499. inherited g_exception_reason_save(list,href);
  500. end;
  501. procedure tcg386.g_exception_reason_save_const(list : TAsmList;const href : treference; a: tcgint);
  502. begin
  503. if not paramanager.use_fixed_stack then
  504. list.concat(Taicpu.op_const(A_PUSH,tcgsize2opsize[OS_INT],a))
  505. else
  506. inherited g_exception_reason_save_const(list,href,a);
  507. end;
  508. procedure tcg386.g_exception_reason_load(list : TAsmList; const href : treference);
  509. begin
  510. if not paramanager.use_fixed_stack then
  511. begin
  512. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  513. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  514. end
  515. else
  516. inherited g_exception_reason_load(list,href);
  517. end;
  518. procedure tcg386.g_maybe_got_init(list: TAsmList);
  519. var
  520. notdarwin: boolean;
  521. begin
  522. { allocate PIC register }
  523. if (cs_create_pic in current_settings.moduleswitches) and
  524. (tf_pic_uses_got in target_info.flags) and
  525. (pi_needs_got in current_procinfo.flags) then
  526. begin
  527. notdarwin:=not(target_info.system in [system_i386_darwin,system_i386_iphonesim]);
  528. { on darwin, the got register is virtual (and allocated earlier
  529. already) }
  530. if notdarwin then
  531. { ecx could be used in leaf procedures that don't use ecx to pass
  532. aparameter }
  533. current_procinfo.got:=NR_EBX;
  534. if notdarwin { needs testing before it can be enabled for non-darwin platforms
  535. and
  536. (current_settings.optimizecputype in [cpu_Pentium2,cpu_Pentium3,cpu_Pentium4]) } then
  537. begin
  538. current_module.requires_ebx_pic_helper:=true;
  539. cg.a_call_name_static(list,'fpc_geteipasebx');
  540. end
  541. else
  542. begin
  543. { call/pop is faster than call/ret/mov on Core Solo and later
  544. according to Apple's benchmarking -- and all Intel Macs
  545. have at least a Core Solo (furthermore, the i386 - Pentium 1
  546. don't have a return stack buffer) }
  547. a_call_name_static(list,current_procinfo.CurrGOTLabel.name);
  548. a_label(list,current_procinfo.CurrGotLabel);
  549. list.concat(taicpu.op_reg(A_POP,S_L,current_procinfo.got))
  550. end;
  551. if notdarwin then
  552. begin
  553. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_L,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_'),0,NR_PIC_OFFSET_REG));
  554. list.concat(tai_regalloc.alloc(NR_PIC_OFFSET_REG,nil));
  555. end;
  556. end;
  557. end;
  558. procedure tcg386.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  559. {
  560. possible calling conventions:
  561. default stdcall cdecl pascal register
  562. default(0): OK OK OK OK OK
  563. virtual(1): OK OK OK OK OK(2 or 1)
  564. (0):
  565. set self parameter to correct value
  566. jmp mangledname
  567. (1): The wrapper code use %ecx to reach the virtual method address
  568. set self to correct value
  569. move self,%eax
  570. mov 0(%eax),%ecx ; load vmt
  571. jmp vmtoffs(%ecx) ; method offs
  572. (2): Virtual use values pushed on stack to reach the method address
  573. so the following code be generated:
  574. set self to correct value
  575. push %ebx ; allocate space for function address
  576. push %eax
  577. mov self,%eax
  578. mov 0(%eax),%eax ; load vmt
  579. mov vmtoffs(%eax),eax ; method offs
  580. mov %eax,4(%esp)
  581. pop %eax
  582. ret 0; jmp the address
  583. }
  584. { returns whether ECX is used (either as a parameter or is nonvolatile and shouldn't be changed) }
  585. function is_ecx_used: boolean;
  586. var
  587. i: Integer;
  588. hp: tparavarsym;
  589. paraloc: PCGParaLocation;
  590. begin
  591. if not (RS_ECX in paramanager.get_volatile_registers_int(procdef.proccalloption)) then
  592. exit(true);
  593. for i:=0 to procdef.paras.count-1 do
  594. begin
  595. hp:=tparavarsym(procdef.paras[i]);
  596. procdef.init_paraloc_info(calleeside);
  597. paraloc:=hp.paraloc[calleeside].Location;
  598. while paraloc<>nil do
  599. begin
  600. if (paraloc^.Loc=LOC_REGISTER) and (getsupreg(paraloc^.register)=RS_ECX) then
  601. exit(true);
  602. paraloc:=paraloc^.Next;
  603. end;
  604. end;
  605. Result:=false;
  606. end;
  607. procedure getselftoeax(offs: longint);
  608. var
  609. href : treference;
  610. selfoffsetfromsp : longint;
  611. begin
  612. { mov offset(%esp),%eax }
  613. if (procdef.proccalloption<>pocall_register) then
  614. begin
  615. { framepointer is pushed for nested procs }
  616. if procdef.parast.symtablelevel>normal_function_level then
  617. selfoffsetfromsp:=2*sizeof(aint)
  618. else
  619. selfoffsetfromsp:=sizeof(aint);
  620. reference_reset_base(href,NR_ESP,selfoffsetfromsp+offs,4);
  621. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  622. end;
  623. end;
  624. procedure loadvmtto(reg: tregister);
  625. var
  626. href : treference;
  627. begin
  628. { mov 0(%eax),%reg ; load vmt}
  629. reference_reset_base(href,NR_EAX,0,4);
  630. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,reg);
  631. end;
  632. procedure op_onregmethodaddr(op: TAsmOp; reg: tregister);
  633. var
  634. href : treference;
  635. begin
  636. if (procdef.extnumber=$ffff) then
  637. Internalerror(200006139);
  638. { call/jmp vmtoffs(%reg) ; method offs }
  639. reference_reset_base(href,reg,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  640. list.concat(taicpu.op_ref(op,S_L,href));
  641. end;
  642. procedure loadmethodoffstoeax;
  643. var
  644. href : treference;
  645. begin
  646. if (procdef.extnumber=$ffff) then
  647. Internalerror(200006139);
  648. { mov vmtoffs(%eax),%eax ; method offs }
  649. reference_reset_base(href,NR_EAX,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  650. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  651. end;
  652. var
  653. lab : tasmsymbol;
  654. make_global : boolean;
  655. href : treference;
  656. begin
  657. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  658. Internalerror(200006137);
  659. if not assigned(procdef.struct) or
  660. (procdef.procoptions*[po_classmethod, po_staticmethod,
  661. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  662. Internalerror(200006138);
  663. if procdef.owner.symtabletype<>ObjectSymtable then
  664. Internalerror(200109191);
  665. make_global:=false;
  666. if (not current_module.is_unit) or
  667. create_smartlink or
  668. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  669. make_global:=true;
  670. if make_global then
  671. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  672. else
  673. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  674. { set param1 interface to self }
  675. g_adjust_self_value(list,procdef,ioffset);
  676. if (po_virtualmethod in procdef.procoptions) and
  677. not is_objectpascal_helper(procdef.struct) then
  678. begin
  679. if (procdef.proccalloption=pocall_register) and is_ecx_used then
  680. begin
  681. { case 2 }
  682. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EBX)); { allocate space for address}
  683. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  684. getselftoeax(8);
  685. loadvmtto(NR_EAX);
  686. loadmethodoffstoeax;
  687. { mov %eax,4(%esp) }
  688. reference_reset_base(href,NR_ESP,4,4);
  689. list.concat(taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  690. { pop %eax }
  691. list.concat(taicpu.op_reg(A_POP,S_L,NR_EAX));
  692. { ret ; jump to the address }
  693. list.concat(taicpu.op_none(A_RET,S_L));
  694. end
  695. else
  696. begin
  697. { case 1 }
  698. getselftoeax(0);
  699. loadvmtto(NR_ECX);
  700. op_onregmethodaddr(A_JMP,NR_ECX);
  701. end;
  702. end
  703. { case 0 }
  704. else
  705. begin
  706. if (target_info.system <> system_i386_darwin) then
  707. begin
  708. lab:=current_asmdata.RefAsmSymbol(procdef.mangledname);
  709. list.concat(taicpu.op_sym(A_JMP,S_NO,lab))
  710. end
  711. else
  712. list.concat(taicpu.op_sym(A_JMP,S_NO,get_darwin_call_stub(procdef.mangledname,false)))
  713. end;
  714. List.concat(Tai_symbol_end.Createname(labelname));
  715. end;
  716. { ************* 64bit operations ************ }
  717. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  718. begin
  719. case op of
  720. OP_ADD :
  721. begin
  722. op1:=A_ADD;
  723. op2:=A_ADC;
  724. end;
  725. OP_SUB :
  726. begin
  727. op1:=A_SUB;
  728. op2:=A_SBB;
  729. end;
  730. OP_XOR :
  731. begin
  732. op1:=A_XOR;
  733. op2:=A_XOR;
  734. end;
  735. OP_OR :
  736. begin
  737. op1:=A_OR;
  738. op2:=A_OR;
  739. end;
  740. OP_AND :
  741. begin
  742. op1:=A_AND;
  743. op2:=A_AND;
  744. end;
  745. else
  746. internalerror(200203241);
  747. end;
  748. end;
  749. procedure tcg64f386.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  750. var
  751. op1,op2 : TAsmOp;
  752. tempref : treference;
  753. begin
  754. if not(op in [OP_NEG,OP_NOT]) then
  755. begin
  756. get_64bit_ops(op,op1,op2);
  757. tempref:=ref;
  758. tcgx86(cg).make_simple_ref(list,tempref);
  759. list.concat(taicpu.op_ref_reg(op1,S_L,tempref,reg.reglo));
  760. inc(tempref.offset,4);
  761. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  762. end
  763. else
  764. begin
  765. a_load64_ref_reg(list,ref,reg);
  766. a_op64_reg_reg(list,op,size,reg,reg);
  767. end;
  768. end;
  769. procedure tcg64f386.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  770. var
  771. op1,op2 : TAsmOp;
  772. begin
  773. case op of
  774. OP_NEG :
  775. begin
  776. if (regsrc.reglo<>regdst.reglo) then
  777. a_load64_reg_reg(list,regsrc,regdst);
  778. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  779. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  780. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  781. exit;
  782. end;
  783. OP_NOT :
  784. begin
  785. if (regsrc.reglo<>regdst.reglo) then
  786. a_load64_reg_reg(list,regsrc,regdst);
  787. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  788. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  789. exit;
  790. end;
  791. end;
  792. get_64bit_ops(op,op1,op2);
  793. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  794. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  795. end;
  796. procedure tcg64f386.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  797. var
  798. op1,op2 : TAsmOp;
  799. begin
  800. case op of
  801. OP_AND,OP_OR,OP_XOR:
  802. begin
  803. cg.a_op_const_reg(list,op,OS_32,tcgint(lo(value)),reg.reglo);
  804. cg.a_op_const_reg(list,op,OS_32,tcgint(hi(value)),reg.reghi);
  805. end;
  806. OP_ADD, OP_SUB:
  807. begin
  808. // can't use a_op_const_ref because this may use dec/inc
  809. get_64bit_ops(op,op1,op2);
  810. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  811. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  812. end;
  813. else
  814. internalerror(200204021);
  815. end;
  816. end;
  817. procedure tcg64f386.a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);
  818. var
  819. op1,op2 : TAsmOp;
  820. tempref : treference;
  821. begin
  822. tempref:=ref;
  823. tcgx86(cg).make_simple_ref(list,tempref);
  824. case op of
  825. OP_AND,OP_OR,OP_XOR:
  826. begin
  827. cg.a_op_const_ref(list,op,OS_32,tcgint(lo(value)),tempref);
  828. inc(tempref.offset,4);
  829. cg.a_op_const_ref(list,op,OS_32,tcgint(hi(value)),tempref);
  830. end;
  831. OP_ADD, OP_SUB:
  832. begin
  833. get_64bit_ops(op,op1,op2);
  834. // can't use a_op_const_ref because this may use dec/inc
  835. list.concat(taicpu.op_const_ref(op1,S_L,aint(lo(value)),tempref));
  836. inc(tempref.offset,4);
  837. list.concat(taicpu.op_const_ref(op2,S_L,aint(hi(value)),tempref));
  838. end;
  839. else
  840. internalerror(200204022);
  841. end;
  842. end;
  843. procedure create_codegen;
  844. begin
  845. cg := tcg386.create;
  846. cg64 := tcg64f386.create;
  847. end;
  848. end.