aasmcpu.pas 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  3. Contains the abstract assembler implementation for the i386
  4. * Portions of this code was inspired by the NASM sources
  5. The Netwide Assembler is Copyright (c) 1996 Simon Tatham and
  6. Julian Hall. All rights reserved.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. ****************************************************************************
  19. }
  20. unit aasmcpu;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. globtype,verbose,
  25. cpubase,
  26. cgbase,cgutils,
  27. symtype,
  28. aasmbase,aasmtai,aasmdata,aasmsym,
  29. ogbase;
  30. const
  31. { "mov reg,reg" source operand number }
  32. O_MOV_SOURCE = 0;
  33. { "mov reg,reg" destination operand number }
  34. O_MOV_DEST = 1;
  35. { Operand types }
  36. OT_NONE = $00000000;
  37. OT_BITS8 = $00000001; { size, and other attributes, of the operand }
  38. OT_BITS16 = $00000002;
  39. OT_BITS32 = $00000004;
  40. OT_BITS64 = $00000008; { FPU only }
  41. OT_BITS80 = $00000010;
  42. OT_SIZE_MASK = $0000001F; { all the size attributes }
  43. OT_NON_SIZE = longint(not OT_SIZE_MASK);
  44. OT_FAR = $00000020; { this means 16:16 or 16:32, like in CALL/JMP }
  45. OT_NEAR = $00000040;
  46. OT_SHORT = $00000080;
  47. OT_SIGNED = $00000100; { the operand need to be signed -128-127 }
  48. OT_TO = $00000200; { operand is followed by a colon }
  49. { reverse effect in FADD, FSUB &c }
  50. OT_COLON = $00000400;
  51. OT_REGISTER = $00001000;
  52. OT_IMMEDIATE = $00002000;
  53. OT_IMM8 = $00002001;
  54. OT_IMM16 = $00002002;
  55. OT_IMM32 = $00002004;
  56. OT_IMM64 = $00002008;
  57. OT_IMM80 = $00002010;
  58. OT_REGMEM = $00200000; { for r/m, ie EA, operands }
  59. OT_REGNORM = $00201000; { 'normal' reg, qualifies as EA }
  60. OT_REG8 = $00201001;
  61. OT_REG16 = $00201002;
  62. OT_REG32 = $00201004;
  63. OT_REG64 = $00201008;
  64. OT_XMMREG = $00201010; { Katmai registers }
  65. OT_MMXREG = $00201020; { MMX registers }
  66. OT_MEMORY = $00204000; { register number in 'basereg' }
  67. OT_MEM8 = $00204001;
  68. OT_MEM16 = $00204002;
  69. OT_MEM32 = $00204004;
  70. OT_MEM64 = $00204008;
  71. OT_MEM80 = $00204010;
  72. OT_FPUREG = $01000000; { floating point stack registers }
  73. OT_FPU0 = $01000800; { FPU stack register zero }
  74. OT_REG_SMASK = $00070000; { special register operands: these may be treated differently }
  75. { a mask for the following }
  76. OT_REG_ACCUM = $00211000; { FUNCTION_RETURN_REG: AL, AX or EAX }
  77. OT_REG_AL = $00211001; { REG_ACCUM | BITSxx }
  78. OT_REG_AX = $00211002; { ditto }
  79. OT_REG_EAX = $00211004; { and again }
  80. {$ifdef x86_64}
  81. OT_REG_RAX = $00211008;
  82. {$endif x86_64}
  83. OT_REG_COUNT = $00221000; { counter: CL, CX or ECX }
  84. OT_REG_CL = $00221001; { REG_COUNT | BITSxx }
  85. OT_REG_CX = $00221002; { ditto }
  86. OT_REG_ECX = $00221004; { another one }
  87. {$ifdef x86_64}
  88. OT_REG_RCX = $00221008;
  89. {$endif x86_64}
  90. OT_REG_DX = $00241002;
  91. OT_REG_EDX = $00241004;
  92. OT_REG_SREG = $00081002; { any segment register }
  93. OT_REG_CS = $01081002; { CS }
  94. OT_REG_DESS = $02081002; { DS, ES, SS (non-CS 86 registers) }
  95. OT_REG_FSGS = $04081002; { FS, GS (386 extended registers) }
  96. OT_REG_CDT = $00101004; { CRn, DRn and TRn }
  97. OT_REG_CREG = $08101004; { CRn }
  98. OT_REG_CR4 = $08101404; { CR4 (Pentium only) }
  99. OT_REG_DREG = $10101004; { DRn }
  100. OT_REG_TREG = $20101004; { TRn }
  101. OT_MEM_OFFS = $00604000; { special type of EA }
  102. { simple [address] offset }
  103. OT_ONENESS = $00800000; { special type of immediate operand }
  104. { so UNITY == IMMEDIATE | ONENESS }
  105. OT_UNITY = $00802000; { for shift/rotate instructions }
  106. { Size of the instruction table converted by nasmconv.pas }
  107. {$ifdef x86_64}
  108. instabentries = {$i x8664nop.inc}
  109. {$else x86_64}
  110. instabentries = {$i i386nop.inc}
  111. {$endif x86_64}
  112. maxinfolen = 11;
  113. MaxInsChanges = 3; { Max things a instruction can change }
  114. type
  115. { What an instruction can change. Needed for optimizer and spilling code.
  116. Note: The order of this enumeration is should not be changed! }
  117. TInsChange = (Ch_None,
  118. {Read from a register}
  119. Ch_REAX, Ch_RECX, Ch_REDX, Ch_REBX, Ch_RESP, Ch_REBP, Ch_RESI, Ch_REDI,
  120. {write from a register}
  121. Ch_WEAX, Ch_WECX, Ch_WEDX, Ch_WEBX, Ch_WESP, Ch_WEBP, Ch_WESI, Ch_WEDI,
  122. {read and write from/to a register}
  123. Ch_RWEAX, Ch_RWECX, Ch_RWEDX, Ch_RWEBX, Ch_RWESP, Ch_RWEBP, Ch_RWESI, Ch_RWEDI,
  124. {modify the contents of a register with the purpose of using
  125. this changed content afterwards (add/sub/..., but e.g. not rep
  126. or movsd)}
  127. Ch_MEAX, Ch_MECX, Ch_MEDX, Ch_MEBX, Ch_MESP, Ch_MEBP, Ch_MESI, Ch_MEDI,
  128. Ch_CDirFlag {clear direction flag}, Ch_SDirFlag {set dir flag},
  129. Ch_RFlags, Ch_WFlags, Ch_RWFlags, Ch_FPU,
  130. Ch_Rop1, Ch_Wop1, Ch_RWop1,Ch_Mop1,
  131. Ch_Rop2, Ch_Wop2, Ch_RWop2,Ch_Mop2,
  132. Ch_Rop3, Ch_WOp3, Ch_RWOp3,Ch_Mop3,
  133. Ch_WMemEDI,
  134. Ch_All,
  135. { x86_64 registers }
  136. Ch_RRAX, Ch_RRCX, Ch_RRDX, Ch_RRBX, Ch_RRSP, Ch_RRBP, Ch_RRSI, Ch_RRDI,
  137. Ch_WRAX, Ch_WRCX, Ch_WRDX, Ch_WRBX, Ch_WRSP, Ch_WRBP, Ch_WRSI, Ch_WRDI,
  138. Ch_RWRAX, Ch_RWRCX, Ch_RWRDX, Ch_RWRBX, Ch_RWRSP, Ch_RWRBP, Ch_RWRSI, Ch_RWRDI,
  139. Ch_MRAX, Ch_MRCX, Ch_MRDX, Ch_MRBX, Ch_MRSP, Ch_MRBP, Ch_MRSI, Ch_MRDI
  140. );
  141. TInsProp = packed record
  142. Ch : Array[1..MaxInsChanges] of TInsChange;
  143. end;
  144. const
  145. InsProp : array[tasmop] of TInsProp =
  146. {$ifdef x86_64}
  147. {$i x8664pro.inc}
  148. {$else x86_64}
  149. {$i i386prop.inc}
  150. {$endif x86_64}
  151. type
  152. TOperandOrder = (op_intel,op_att);
  153. tinsentry=packed record
  154. opcode : tasmop;
  155. ops : byte;
  156. optypes : array[0..2] of longint;
  157. code : array[0..maxinfolen] of char;
  158. flags : cardinal;
  159. end;
  160. pinsentry=^tinsentry;
  161. { alignment for operator }
  162. tai_align = class(tai_align_abstract)
  163. reg : tregister;
  164. constructor create(b:byte);override;
  165. constructor create_op(b: byte; _op: byte);override;
  166. function calculatefillbuf(var buf : tfillbuffer;executable : boolean):pchar;override;
  167. end;
  168. taicpu = class(tai_cpu_abstract_sym)
  169. opsize : topsize;
  170. constructor op_none(op : tasmop);
  171. constructor op_none(op : tasmop;_size : topsize);
  172. constructor op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  173. constructor op_const(op : tasmop;_size : topsize;_op1 : aint);
  174. constructor op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  175. constructor op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  176. constructor op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  177. constructor op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aint);
  178. constructor op_const_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister);
  179. constructor op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aint);
  180. constructor op_const_ref(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference);
  181. constructor op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  182. constructor op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  183. constructor op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;_op3 : tregister);
  184. constructor op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference;_op3 : tregister);
  185. constructor op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister; const _op3 : treference);
  186. constructor op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;const _op3 : treference);
  187. { this is for Jmp instructions }
  188. constructor op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  189. constructor op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  190. constructor op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  191. constructor op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  192. constructor op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  193. procedure changeopsize(siz:topsize);
  194. function GetString:string;
  195. procedure CheckNonCommutativeOpcodes;
  196. private
  197. FOperandOrder : TOperandOrder;
  198. procedure init(_size : topsize); { this need to be called by all constructor }
  199. public
  200. { the next will reset all instructions that can change in pass 2 }
  201. procedure ResetPass1;override;
  202. procedure ResetPass2;override;
  203. function CheckIfValid:boolean;
  204. function Pass1(objdata:TObjData):longint;override;
  205. procedure Pass2(objdata:TObjData);override;
  206. procedure SetOperandOrder(order:TOperandOrder);
  207. function is_same_reg_move(regtype: Tregistertype):boolean;override;
  208. { register spilling code }
  209. function spilling_get_operation_type(opnr: longint): topertype;override;
  210. private
  211. { next fields are filled in pass1, so pass2 is faster }
  212. insentry : PInsEntry;
  213. insoffset : longint;
  214. LastInsOffset : longint; { need to be public to be reset }
  215. inssize : shortint;
  216. {$ifdef x86_64}
  217. rex : byte;
  218. {$endif x86_64}
  219. function InsEnd:longint;
  220. procedure create_ot(objdata:TObjData);
  221. function Matches(p:PInsEntry):boolean;
  222. function calcsize(p:PInsEntry):shortint;
  223. procedure gencode(objdata:TObjData);
  224. function NeedAddrPrefix(opidx:byte):boolean;
  225. procedure Swapoperands;
  226. function FindInsentry(objdata:TObjData):boolean;
  227. end;
  228. function spilling_create_load(const ref:treference;r:tregister):Taicpu;
  229. function spilling_create_store(r:tregister; const ref:treference):Taicpu;
  230. procedure InitAsm;
  231. procedure DoneAsm;
  232. implementation
  233. uses
  234. cutils,
  235. globals,
  236. systems,
  237. itcpugas,
  238. symsym;
  239. {*****************************************************************************
  240. Instruction table
  241. *****************************************************************************}
  242. const
  243. {Instruction flags }
  244. IF_NONE = $00000000;
  245. IF_SM = $00000001; { size match first two operands }
  246. IF_SM2 = $00000002;
  247. IF_SB = $00000004; { unsized operands can't be non-byte }
  248. IF_SW = $00000008; { unsized operands can't be non-word }
  249. IF_SD = $00000010; { unsized operands can't be nondword }
  250. IF_SMASK = $0000001f;
  251. IF_AR0 = $00000020; { SB, SW, SD applies to argument 0 }
  252. IF_AR1 = $00000040; { SB, SW, SD applies to argument 1 }
  253. IF_AR2 = $00000060; { SB, SW, SD applies to argument 2 }
  254. IF_ARMASK = $00000060; { mask for unsized argument spec }
  255. IF_PRIV = $00000100; { it's a privileged instruction }
  256. IF_SMM = $00000200; { it's only valid in SMM }
  257. IF_PROT = $00000400; { it's protected mode only }
  258. IF_NOX86_64 = $00000800; { removed instruction in x86_64 }
  259. IF_UNDOC = $00001000; { it's an undocumented instruction }
  260. IF_FPU = $00002000; { it's an FPU instruction }
  261. IF_MMX = $00004000; { it's an MMX instruction }
  262. { it's a 3DNow! instruction }
  263. IF_3DNOW = $00008000;
  264. { it's a SSE (KNI, MMX2) instruction }
  265. IF_SSE = $00010000;
  266. { SSE2 instructions }
  267. IF_SSE2 = $00020000;
  268. { SSE3 instructions }
  269. IF_SSE3 = $00040000;
  270. { SSE64 instructions }
  271. IF_SSE64 = $00080000;
  272. { the mask for processor types }
  273. {IF_PMASK = longint($FF000000);}
  274. { the mask for disassembly "prefer" }
  275. {IF_PFMASK = longint($F001FF00);}
  276. { SVM instructions }
  277. IF_SVM = $00100000;
  278. { SSE4 instructions }
  279. IF_SSE4 = $00200000;
  280. IF_8086 = $00000000; { 8086 instruction }
  281. IF_186 = $01000000; { 186+ instruction }
  282. IF_286 = $02000000; { 286+ instruction }
  283. IF_386 = $03000000; { 386+ instruction }
  284. IF_486 = $04000000; { 486+ instruction }
  285. IF_PENT = $05000000; { Pentium instruction }
  286. IF_P6 = $06000000; { P6 instruction }
  287. IF_KATMAI = $07000000; { Katmai instructions }
  288. { Willamette instructions }
  289. IF_WILLAMETTE = $08000000;
  290. { Prescott instructions }
  291. IF_PRESCOTT = $09000000;
  292. IF_X86_64 = $0a000000;
  293. IF_CYRIX = $0b000000; { Cyrix-specific instruction }
  294. IF_AMD = $0c000000; { AMD-specific instruction }
  295. IF_CENTAUR = $0d000000; { centaur-specific instruction }
  296. { added flags }
  297. IF_PRE = $40000000; { it's a prefix instruction }
  298. IF_PASS2 = $80000000; { if the instruction can change in a second pass }
  299. type
  300. TInsTabCache=array[TasmOp] of longint;
  301. PInsTabCache=^TInsTabCache;
  302. const
  303. {$ifdef x86_64}
  304. InsTab:array[0..instabentries-1] of TInsEntry={$i x8664tab.inc}
  305. {$else x86_64}
  306. InsTab:array[0..instabentries-1] of TInsEntry={$i i386tab.inc}
  307. {$endif x86_64}
  308. var
  309. InsTabCache : PInsTabCache;
  310. const
  311. {$ifdef x86_64}
  312. { Intel style operands ! }
  313. opsize_2_type:array[0..2,topsize] of longint=(
  314. (OT_NONE,
  315. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,OT_BITS64,OT_BITS64,OT_BITS64,
  316. OT_BITS16,OT_BITS32,OT_BITS64,
  317. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  318. OT_BITS64,
  319. OT_NEAR,OT_FAR,OT_SHORT,
  320. OT_NONE,
  321. OT_NONE
  322. ),
  323. (OT_NONE,
  324. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,OT_BITS8,OT_BITS16,OT_BITS32,
  325. OT_BITS16,OT_BITS32,OT_BITS64,
  326. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  327. OT_BITS64,
  328. OT_NEAR,OT_FAR,OT_SHORT,
  329. OT_NONE,
  330. OT_NONE
  331. ),
  332. (OT_NONE,
  333. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,
  334. OT_BITS16,OT_BITS32,OT_BITS64,
  335. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  336. OT_BITS64,
  337. OT_NEAR,OT_FAR,OT_SHORT,
  338. OT_NONE,
  339. OT_NONE
  340. )
  341. );
  342. reg_ot_table : array[tregisterindex] of longint = (
  343. {$i r8664ot.inc}
  344. );
  345. {$else x86_64}
  346. { Intel style operands ! }
  347. opsize_2_type:array[0..2,topsize] of longint=(
  348. (OT_NONE,
  349. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,
  350. OT_BITS16,OT_BITS32,OT_BITS64,
  351. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  352. OT_BITS64,
  353. OT_NEAR,OT_FAR,OT_SHORT,
  354. OT_NONE,
  355. OT_NONE
  356. ),
  357. (OT_NONE,
  358. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,
  359. OT_BITS16,OT_BITS32,OT_BITS64,
  360. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  361. OT_BITS64,
  362. OT_NEAR,OT_FAR,OT_SHORT,
  363. OT_NONE,
  364. OT_NONE
  365. ),
  366. (OT_NONE,
  367. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,
  368. OT_BITS16,OT_BITS32,OT_BITS64,
  369. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  370. OT_BITS64,
  371. OT_NEAR,OT_FAR,OT_SHORT,
  372. OT_NONE,
  373. OT_NONE
  374. )
  375. );
  376. reg_ot_table : array[tregisterindex] of longint = (
  377. {$i r386ot.inc}
  378. );
  379. {$endif x86_64}
  380. { Operation type for spilling code }
  381. type
  382. toperation_type_table=array[tasmop,0..Max_Operands] of topertype;
  383. var
  384. operation_type_table : ^toperation_type_table;
  385. {****************************************************************************
  386. TAI_ALIGN
  387. ****************************************************************************}
  388. constructor tai_align.create(b: byte);
  389. begin
  390. inherited create(b);
  391. reg:=NR_ECX;
  392. end;
  393. constructor tai_align.create_op(b: byte; _op: byte);
  394. begin
  395. inherited create_op(b,_op);
  396. reg:=NR_NO;
  397. end;
  398. function tai_align.calculatefillbuf(var buf : tfillbuffer;executable : boolean):pchar;
  399. const
  400. {$ifdef x86_64}
  401. alignarray:array[0..3] of string[4]=(
  402. #$66#$66#$66#$90,
  403. #$66#$66#$90,
  404. #$66#$90,
  405. #$90
  406. );
  407. {$else x86_64}
  408. alignarray:array[0..5] of string[8]=(
  409. #$8D#$B4#$26#$00#$00#$00#$00,
  410. #$8D#$B6#$00#$00#$00#$00,
  411. #$8D#$74#$26#$00,
  412. #$8D#$76#$00,
  413. #$89#$F6,
  414. #$90);
  415. {$endif x86_64}
  416. var
  417. bufptr : pchar;
  418. j : longint;
  419. localsize: byte;
  420. begin
  421. inherited calculatefillbuf(buf,executable);
  422. if not(use_op) and executable then
  423. begin
  424. bufptr:=pchar(@buf);
  425. { fillsize may still be used afterwards, so don't modify }
  426. { e.g. writebytes(hp.calculatefillbuf(buf)^,hp.fillsize) }
  427. localsize:=fillsize;
  428. while (localsize>0) do
  429. begin
  430. for j:=low(alignarray) to high(alignarray) do
  431. if (localsize>=length(alignarray[j])) then
  432. break;
  433. move(alignarray[j][1],bufptr^,length(alignarray[j]));
  434. inc(bufptr,length(alignarray[j]));
  435. dec(localsize,length(alignarray[j]));
  436. end;
  437. end;
  438. calculatefillbuf:=pchar(@buf);
  439. end;
  440. {*****************************************************************************
  441. Taicpu Constructors
  442. *****************************************************************************}
  443. procedure taicpu.changeopsize(siz:topsize);
  444. begin
  445. opsize:=siz;
  446. end;
  447. procedure taicpu.init(_size : topsize);
  448. begin
  449. { default order is att }
  450. FOperandOrder:=op_att;
  451. segprefix:=NR_NO;
  452. opsize:=_size;
  453. insentry:=nil;
  454. LastInsOffset:=-1;
  455. InsOffset:=0;
  456. InsSize:=0;
  457. end;
  458. constructor taicpu.op_none(op : tasmop);
  459. begin
  460. inherited create(op);
  461. init(S_NO);
  462. end;
  463. constructor taicpu.op_none(op : tasmop;_size : topsize);
  464. begin
  465. inherited create(op);
  466. init(_size);
  467. end;
  468. constructor taicpu.op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  469. begin
  470. inherited create(op);
  471. init(_size);
  472. ops:=1;
  473. loadreg(0,_op1);
  474. end;
  475. constructor taicpu.op_const(op : tasmop;_size : topsize;_op1 : aint);
  476. begin
  477. inherited create(op);
  478. init(_size);
  479. ops:=1;
  480. loadconst(0,_op1);
  481. end;
  482. constructor taicpu.op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  483. begin
  484. inherited create(op);
  485. init(_size);
  486. ops:=1;
  487. loadref(0,_op1);
  488. end;
  489. constructor taicpu.op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  490. begin
  491. inherited create(op);
  492. init(_size);
  493. ops:=2;
  494. loadreg(0,_op1);
  495. loadreg(1,_op2);
  496. end;
  497. constructor taicpu.op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aint);
  498. begin
  499. inherited create(op);
  500. init(_size);
  501. ops:=2;
  502. loadreg(0,_op1);
  503. loadconst(1,_op2);
  504. end;
  505. constructor taicpu.op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  506. begin
  507. inherited create(op);
  508. init(_size);
  509. ops:=2;
  510. loadreg(0,_op1);
  511. loadref(1,_op2);
  512. end;
  513. constructor taicpu.op_const_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister);
  514. begin
  515. inherited create(op);
  516. init(_size);
  517. ops:=2;
  518. loadconst(0,_op1);
  519. loadreg(1,_op2);
  520. end;
  521. constructor taicpu.op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aint);
  522. begin
  523. inherited create(op);
  524. init(_size);
  525. ops:=2;
  526. loadconst(0,_op1);
  527. loadconst(1,_op2);
  528. end;
  529. constructor taicpu.op_const_ref(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference);
  530. begin
  531. inherited create(op);
  532. init(_size);
  533. ops:=2;
  534. loadconst(0,_op1);
  535. loadref(1,_op2);
  536. end;
  537. constructor taicpu.op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  538. begin
  539. inherited create(op);
  540. init(_size);
  541. ops:=2;
  542. loadref(0,_op1);
  543. loadreg(1,_op2);
  544. end;
  545. constructor taicpu.op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  546. begin
  547. inherited create(op);
  548. init(_size);
  549. ops:=3;
  550. loadreg(0,_op1);
  551. loadreg(1,_op2);
  552. loadreg(2,_op3);
  553. end;
  554. constructor taicpu.op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;_op3 : tregister);
  555. begin
  556. inherited create(op);
  557. init(_size);
  558. ops:=3;
  559. loadconst(0,_op1);
  560. loadreg(1,_op2);
  561. loadreg(2,_op3);
  562. end;
  563. constructor taicpu.op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister;const _op3 : treference);
  564. begin
  565. inherited create(op);
  566. init(_size);
  567. ops:=3;
  568. loadreg(0,_op1);
  569. loadreg(1,_op2);
  570. loadref(2,_op3);
  571. end;
  572. constructor taicpu.op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference;_op3 : tregister);
  573. begin
  574. inherited create(op);
  575. init(_size);
  576. ops:=3;
  577. loadconst(0,_op1);
  578. loadref(1,_op2);
  579. loadreg(2,_op3);
  580. end;
  581. constructor taicpu.op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;const _op3 : treference);
  582. begin
  583. inherited create(op);
  584. init(_size);
  585. ops:=3;
  586. loadconst(0,_op1);
  587. loadreg(1,_op2);
  588. loadref(2,_op3);
  589. end;
  590. constructor taicpu.op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  591. begin
  592. inherited create(op);
  593. init(_size);
  594. condition:=cond;
  595. ops:=1;
  596. loadsymbol(0,_op1,0);
  597. end;
  598. constructor taicpu.op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  599. begin
  600. inherited create(op);
  601. init(_size);
  602. ops:=1;
  603. loadsymbol(0,_op1,0);
  604. end;
  605. constructor taicpu.op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  606. begin
  607. inherited create(op);
  608. init(_size);
  609. ops:=1;
  610. loadsymbol(0,_op1,_op1ofs);
  611. end;
  612. constructor taicpu.op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  613. begin
  614. inherited create(op);
  615. init(_size);
  616. ops:=2;
  617. loadsymbol(0,_op1,_op1ofs);
  618. loadreg(1,_op2);
  619. end;
  620. constructor taicpu.op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  621. begin
  622. inherited create(op);
  623. init(_size);
  624. ops:=2;
  625. loadsymbol(0,_op1,_op1ofs);
  626. loadref(1,_op2);
  627. end;
  628. function taicpu.GetString:string;
  629. var
  630. i : longint;
  631. s : string;
  632. addsize : boolean;
  633. begin
  634. s:='['+std_op2str[opcode];
  635. for i:=0 to ops-1 do
  636. begin
  637. with oper[i]^ do
  638. begin
  639. if i=0 then
  640. s:=s+' '
  641. else
  642. s:=s+',';
  643. { type }
  644. addsize:=false;
  645. if (ot and OT_XMMREG)=OT_XMMREG then
  646. s:=s+'xmmreg'
  647. else
  648. if (ot and OT_MMXREG)=OT_MMXREG then
  649. s:=s+'mmxreg'
  650. else
  651. if (ot and OT_FPUREG)=OT_FPUREG then
  652. s:=s+'fpureg'
  653. else
  654. if (ot and OT_REGISTER)=OT_REGISTER then
  655. begin
  656. s:=s+'reg';
  657. addsize:=true;
  658. end
  659. else
  660. if (ot and OT_IMMEDIATE)=OT_IMMEDIATE then
  661. begin
  662. s:=s+'imm';
  663. addsize:=true;
  664. end
  665. else
  666. if (ot and OT_MEMORY)=OT_MEMORY then
  667. begin
  668. s:=s+'mem';
  669. addsize:=true;
  670. end
  671. else
  672. s:=s+'???';
  673. { size }
  674. if addsize then
  675. begin
  676. if (ot and OT_BITS8)<>0 then
  677. s:=s+'8'
  678. else
  679. if (ot and OT_BITS16)<>0 then
  680. s:=s+'16'
  681. else
  682. if (ot and OT_BITS32)<>0 then
  683. s:=s+'32'
  684. else
  685. if (ot and OT_BITS64)<>0 then
  686. s:=s+'64'
  687. else
  688. s:=s+'??';
  689. { signed }
  690. if (ot and OT_SIGNED)<>0 then
  691. s:=s+'s';
  692. end;
  693. end;
  694. end;
  695. GetString:=s+']';
  696. end;
  697. procedure taicpu.Swapoperands;
  698. var
  699. p : POper;
  700. begin
  701. { Fix the operands which are in AT&T style and we need them in Intel style }
  702. case ops of
  703. 2 : begin
  704. { 0,1 -> 1,0 }
  705. p:=oper[0];
  706. oper[0]:=oper[1];
  707. oper[1]:=p;
  708. end;
  709. 3 : begin
  710. { 0,1,2 -> 2,1,0 }
  711. p:=oper[0];
  712. oper[0]:=oper[2];
  713. oper[2]:=p;
  714. end;
  715. end;
  716. end;
  717. procedure taicpu.SetOperandOrder(order:TOperandOrder);
  718. begin
  719. if FOperandOrder<>order then
  720. begin
  721. Swapoperands;
  722. FOperandOrder:=order;
  723. end;
  724. end;
  725. procedure taicpu.CheckNonCommutativeOpcodes;
  726. begin
  727. { we need ATT order }
  728. SetOperandOrder(op_att);
  729. if (
  730. (ops=2) and
  731. (oper[0]^.typ=top_reg) and
  732. (oper[1]^.typ=top_reg) and
  733. { if the first is ST and the second is also a register
  734. it is necessarily ST1 .. ST7 }
  735. ((oper[0]^.reg=NR_ST) or
  736. (oper[0]^.reg=NR_ST0))
  737. ) or
  738. { ((ops=1) and
  739. (oper[0]^.typ=top_reg) and
  740. (oper[0]^.reg in [R_ST1..R_ST7])) or}
  741. (ops=0) then
  742. begin
  743. if opcode=A_FSUBR then
  744. opcode:=A_FSUB
  745. else if opcode=A_FSUB then
  746. opcode:=A_FSUBR
  747. else if opcode=A_FDIVR then
  748. opcode:=A_FDIV
  749. else if opcode=A_FDIV then
  750. opcode:=A_FDIVR
  751. else if opcode=A_FSUBRP then
  752. opcode:=A_FSUBP
  753. else if opcode=A_FSUBP then
  754. opcode:=A_FSUBRP
  755. else if opcode=A_FDIVRP then
  756. opcode:=A_FDIVP
  757. else if opcode=A_FDIVP then
  758. opcode:=A_FDIVRP;
  759. end;
  760. if (
  761. (ops=1) and
  762. (oper[0]^.typ=top_reg) and
  763. (getregtype(oper[0]^.reg)=R_FPUREGISTER) and
  764. (oper[0]^.reg<>NR_ST)
  765. ) then
  766. begin
  767. if opcode=A_FSUBRP then
  768. opcode:=A_FSUBP
  769. else if opcode=A_FSUBP then
  770. opcode:=A_FSUBRP
  771. else if opcode=A_FDIVRP then
  772. opcode:=A_FDIVP
  773. else if opcode=A_FDIVP then
  774. opcode:=A_FDIVRP;
  775. end;
  776. end;
  777. {*****************************************************************************
  778. Assembler
  779. *****************************************************************************}
  780. type
  781. ea = packed record
  782. sib_present : boolean;
  783. bytes : byte;
  784. size : byte;
  785. modrm : byte;
  786. sib : byte;
  787. {$ifdef x86_64}
  788. rex_present : boolean;
  789. rex : byte;
  790. {$endif x86_64}
  791. end;
  792. procedure taicpu.create_ot(objdata:TObjData);
  793. {
  794. this function will also fix some other fields which only needs to be once
  795. }
  796. var
  797. i,l,relsize : longint;
  798. currsym : TObjSymbol;
  799. begin
  800. if ops=0 then
  801. exit;
  802. { update oper[].ot field }
  803. for i:=0 to ops-1 do
  804. with oper[i]^ do
  805. begin
  806. case typ of
  807. top_reg :
  808. begin
  809. ot:=reg_ot_table[findreg_by_number(reg)];
  810. end;
  811. top_ref :
  812. begin
  813. if (ref^.refaddr=addr_no)
  814. {$ifdef i386}
  815. or (
  816. (ref^.refaddr in [addr_pic]) and
  817. (ref^.base=NR_EBX)
  818. )
  819. {$endif i386}
  820. {$ifdef x86_64}
  821. or (
  822. (ref^.refaddr in [addr_pic,addr_pic_no_got]) and
  823. (ref^.base<>NR_NO)
  824. )
  825. {$endif x86_64}
  826. then
  827. begin
  828. { create ot field }
  829. if (ot and OT_SIZE_MASK)=0 then
  830. ot:=OT_MEMORY or opsize_2_type[i,opsize]
  831. else
  832. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  833. if (ref^.base=NR_NO) and (ref^.index=NR_NO) then
  834. ot:=ot or OT_MEM_OFFS;
  835. { fix scalefactor }
  836. if (ref^.index=NR_NO) then
  837. ref^.scalefactor:=0
  838. else
  839. if (ref^.scalefactor=0) then
  840. ref^.scalefactor:=1;
  841. end
  842. else
  843. begin
  844. { Jumps use a relative offset which can be 8bit,
  845. for other opcodes we always need to generate the full
  846. 32bit address }
  847. if assigned(objdata) and
  848. is_jmp then
  849. begin
  850. currsym:=objdata.symbolref(ref^.symbol);
  851. l:=ref^.offset;
  852. if assigned(currsym) then
  853. inc(l,currsym.address);
  854. { when it is a forward jump we need to compensate the
  855. offset of the instruction since the previous time,
  856. because the symbol address is then still using the
  857. 'old-style' addressing.
  858. For backwards jumps this is not required because the
  859. address of the symbol is already adjusted to the
  860. new offset }
  861. if (l>InsOffset) and (LastInsOffset<>-1) then
  862. inc(l,InsOffset-LastInsOffset);
  863. { instruction size will then always become 2 (PFV) }
  864. relsize:=(InsOffset+2)-l;
  865. if (relsize>=-128) and (relsize<=127) and
  866. (
  867. not assigned(currsym) or
  868. (currsym.objsection=objdata.currobjsec)
  869. ) then
  870. ot:=OT_IMM8 or OT_SHORT
  871. else
  872. ot:=OT_IMM32 or OT_NEAR;
  873. end
  874. else
  875. ot:=OT_IMM32 or OT_NEAR;
  876. end;
  877. end;
  878. top_local :
  879. begin
  880. if (ot and OT_SIZE_MASK)=0 then
  881. ot:=OT_MEMORY or opsize_2_type[i,opsize]
  882. else
  883. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  884. end;
  885. top_const :
  886. begin
  887. { allow 2nd or 3rd operand being a constant and expect no size for shuf* etc. }
  888. { further, allow AAD and AAM with imm. operand }
  889. if (opsize=S_NO) and not((i in [1,2]) or ((i=0) and (opcode in [A_AAD,A_AAM]))) then
  890. message(asmr_e_invalid_opcode_and_operand);
  891. if (opsize<>S_W) and (aint(val)>=-128) and (val<=127) then
  892. ot:=OT_IMM8 or OT_SIGNED
  893. else
  894. ot:=OT_IMMEDIATE or opsize_2_type[i,opsize];
  895. if (val=1) and (i=1) then
  896. ot := ot or OT_ONENESS;
  897. end;
  898. top_none :
  899. begin
  900. { generated when there was an error in the
  901. assembler reader. It never happends when generating
  902. assembler }
  903. end;
  904. else
  905. internalerror(200402261);
  906. end;
  907. end;
  908. end;
  909. function taicpu.InsEnd:longint;
  910. begin
  911. InsEnd:=InsOffset+InsSize;
  912. end;
  913. function taicpu.Matches(p:PInsEntry):boolean;
  914. { * IF_SM stands for Size Match: any operand whose size is not
  915. * explicitly specified by the template is `really' intended to be
  916. * the same size as the first size-specified operand.
  917. * Non-specification is tolerated in the input instruction, but
  918. * _wrong_ specification is not.
  919. *
  920. * IF_SM2 invokes Size Match on only the first _two_ operands, for
  921. * three-operand instructions such as SHLD: it implies that the
  922. * first two operands must match in size, but that the third is
  923. * required to be _unspecified_.
  924. *
  925. * IF_SB invokes Size Byte: operands with unspecified size in the
  926. * template are really bytes, and so no non-byte specification in
  927. * the input instruction will be tolerated. IF_SW similarly invokes
  928. * Size Word, and IF_SD invokes Size Doubleword.
  929. *
  930. * (The default state if neither IF_SM nor IF_SM2 is specified is
  931. * that any operand with unspecified size in the template is
  932. * required to have unspecified size in the instruction too...)
  933. }
  934. var
  935. insot,
  936. currot,
  937. i,j,asize,oprs : longint;
  938. insflags:cardinal;
  939. siz : array[0..2] of longint;
  940. begin
  941. result:=false;
  942. { Check the opcode and operands }
  943. if (p^.opcode<>opcode) or (p^.ops<>ops) then
  944. exit;
  945. for i:=0 to p^.ops-1 do
  946. begin
  947. insot:=p^.optypes[i];
  948. currot:=oper[i]^.ot;
  949. { Check the operand flags }
  950. if (insot and (not currot) and OT_NON_SIZE)<>0 then
  951. exit;
  952. { Check if the passed operand size matches with one of
  953. the supported operand sizes }
  954. if ((insot and OT_SIZE_MASK)<>0) and
  955. ((insot and currot and OT_SIZE_MASK)<>(currot and OT_SIZE_MASK)) then
  956. exit;
  957. end;
  958. { Check operand sizes }
  959. insflags:=p^.flags;
  960. if insflags and IF_SMASK<>0 then
  961. begin
  962. { as default an untyped size can get all the sizes, this is different
  963. from nasm, but else we need to do a lot checking which opcodes want
  964. size or not with the automatic size generation }
  965. asize:=-1;
  966. if (insflags and IF_SB)<>0 then
  967. asize:=OT_BITS8
  968. else if (insflags and IF_SW)<>0 then
  969. asize:=OT_BITS16
  970. else if (insflags and IF_SD)<>0 then
  971. asize:=OT_BITS32;
  972. if (insflags and IF_ARMASK)<>0 then
  973. begin
  974. siz[0]:=0;
  975. siz[1]:=0;
  976. siz[2]:=0;
  977. if (insflags and IF_AR0)<>0 then
  978. siz[0]:=asize
  979. else if (insflags and IF_AR1)<>0 then
  980. siz[1]:=asize
  981. else if (insflags and IF_AR2)<>0 then
  982. siz[2]:=asize;
  983. end
  984. else
  985. begin
  986. siz[0]:=asize;
  987. siz[1]:=asize;
  988. siz[2]:=asize;
  989. end;
  990. if (insflags and (IF_SM or IF_SM2))<>0 then
  991. begin
  992. if (insflags and IF_SM2)<>0 then
  993. oprs:=2
  994. else
  995. oprs:=p^.ops;
  996. for i:=0 to oprs-1 do
  997. if ((p^.optypes[i] and OT_SIZE_MASK) <> 0) then
  998. begin
  999. for j:=0 to oprs-1 do
  1000. siz[j]:=p^.optypes[i] and OT_SIZE_MASK;
  1001. break;
  1002. end;
  1003. end
  1004. else
  1005. oprs:=2;
  1006. { Check operand sizes }
  1007. for i:=0 to p^.ops-1 do
  1008. begin
  1009. insot:=p^.optypes[i];
  1010. currot:=oper[i]^.ot;
  1011. if ((insot and OT_SIZE_MASK)=0) and
  1012. ((currot and OT_SIZE_MASK and (not siz[i]))<>0) and
  1013. { Immediates can always include smaller size }
  1014. ((currot and OT_IMMEDIATE)=0) and
  1015. (((insot and OT_SIZE_MASK) or siz[i])<(currot and OT_SIZE_MASK)) then
  1016. exit;
  1017. end;
  1018. end;
  1019. result:=true;
  1020. end;
  1021. procedure taicpu.ResetPass1;
  1022. begin
  1023. { we need to reset everything here, because the choosen insentry
  1024. can be invalid for a new situation where the previously optimized
  1025. insentry is not correct }
  1026. InsEntry:=nil;
  1027. InsSize:=0;
  1028. LastInsOffset:=-1;
  1029. end;
  1030. procedure taicpu.ResetPass2;
  1031. begin
  1032. { we are here in a second pass, check if the instruction can be optimized }
  1033. if assigned(InsEntry) and
  1034. ((InsEntry^.flags and IF_PASS2)<>0) then
  1035. begin
  1036. InsEntry:=nil;
  1037. InsSize:=0;
  1038. end;
  1039. LastInsOffset:=-1;
  1040. end;
  1041. function taicpu.CheckIfValid:boolean;
  1042. begin
  1043. result:=FindInsEntry(nil);
  1044. end;
  1045. function taicpu.FindInsentry(objdata:TObjData):boolean;
  1046. var
  1047. i : longint;
  1048. begin
  1049. result:=false;
  1050. { Things which may only be done once, not when a second pass is done to
  1051. optimize }
  1052. if (Insentry=nil) or ((InsEntry^.flags and IF_PASS2)<>0) then
  1053. begin
  1054. current_filepos:=fileinfo;
  1055. { We need intel style operands }
  1056. SetOperandOrder(op_intel);
  1057. { create the .ot fields }
  1058. create_ot(objdata);
  1059. { set the file postion }
  1060. end
  1061. else
  1062. begin
  1063. { we've already an insentry so it's valid }
  1064. result:=true;
  1065. exit;
  1066. end;
  1067. { Lookup opcode in the table }
  1068. InsSize:=-1;
  1069. i:=instabcache^[opcode];
  1070. if i=-1 then
  1071. begin
  1072. Message1(asmw_e_opcode_not_in_table,gas_op2str[opcode]);
  1073. exit;
  1074. end;
  1075. insentry:=@instab[i];
  1076. while (insentry^.opcode=opcode) do
  1077. begin
  1078. if matches(insentry) then
  1079. begin
  1080. result:=true;
  1081. exit;
  1082. end;
  1083. inc(insentry);
  1084. end;
  1085. Message1(asmw_e_invalid_opcode_and_operands,GetString);
  1086. { No instruction found, set insentry to nil and inssize to -1 }
  1087. insentry:=nil;
  1088. inssize:=-1;
  1089. end;
  1090. function taicpu.Pass1(objdata:TObjData):longint;
  1091. begin
  1092. Pass1:=0;
  1093. { Save the old offset and set the new offset }
  1094. InsOffset:=ObjData.CurrObjSec.Size;
  1095. { Error? }
  1096. if (Insentry=nil) and (InsSize=-1) then
  1097. exit;
  1098. { set the file postion }
  1099. current_filepos:=fileinfo;
  1100. { Get InsEntry }
  1101. if FindInsEntry(ObjData) then
  1102. begin
  1103. { Calculate instruction size }
  1104. InsSize:=calcsize(insentry);
  1105. if segprefix<>NR_NO then
  1106. inc(InsSize);
  1107. { Fix opsize if size if forced }
  1108. if (insentry^.flags and (IF_SB or IF_SW or IF_SD))<>0 then
  1109. begin
  1110. if (insentry^.flags and IF_ARMASK)=0 then
  1111. begin
  1112. if (insentry^.flags and IF_SB)<>0 then
  1113. begin
  1114. if opsize=S_NO then
  1115. opsize:=S_B;
  1116. end
  1117. else if (insentry^.flags and IF_SW)<>0 then
  1118. begin
  1119. if opsize=S_NO then
  1120. opsize:=S_W;
  1121. end
  1122. else if (insentry^.flags and IF_SD)<>0 then
  1123. begin
  1124. if opsize=S_NO then
  1125. opsize:=S_L;
  1126. end;
  1127. end;
  1128. end;
  1129. LastInsOffset:=InsOffset;
  1130. Pass1:=InsSize;
  1131. exit;
  1132. end;
  1133. LastInsOffset:=-1;
  1134. end;
  1135. procedure taicpu.Pass2(objdata:TObjData);
  1136. var
  1137. c : longint;
  1138. begin
  1139. { error in pass1 ? }
  1140. if insentry=nil then
  1141. exit;
  1142. current_filepos:=fileinfo;
  1143. { Segment override }
  1144. if (segprefix<>NR_NO) then
  1145. begin
  1146. case segprefix of
  1147. NR_CS : c:=$2e;
  1148. NR_DS : c:=$3e;
  1149. NR_ES : c:=$26;
  1150. NR_FS : c:=$64;
  1151. NR_GS : c:=$65;
  1152. NR_SS : c:=$36;
  1153. end;
  1154. objdata.writebytes(c,1);
  1155. { fix the offset for GenNode }
  1156. inc(InsOffset);
  1157. end;
  1158. { Generate the instruction }
  1159. GenCode(objdata);
  1160. end;
  1161. function taicpu.needaddrprefix(opidx:byte):boolean;
  1162. begin
  1163. result:=(oper[opidx]^.typ=top_ref) and
  1164. (oper[opidx]^.ref^.refaddr=addr_no) and
  1165. {$ifdef x86_64}
  1166. (oper[opidx]^.ref^.base<>NR_RIP) and
  1167. {$endif x86_64}
  1168. (
  1169. (
  1170. (oper[opidx]^.ref^.index<>NR_NO) and
  1171. (getsubreg(oper[opidx]^.ref^.index)<>R_SUBADDR)
  1172. ) or
  1173. (
  1174. (oper[opidx]^.ref^.base<>NR_NO) and
  1175. (getsubreg(oper[opidx]^.ref^.base)<>R_SUBADDR)
  1176. )
  1177. );
  1178. end;
  1179. function regval(r:Tregister):byte;
  1180. const
  1181. {$ifdef x86_64}
  1182. opcode_table:array[tregisterindex] of tregisterindex = (
  1183. {$i r8664op.inc}
  1184. );
  1185. {$else x86_64}
  1186. opcode_table:array[tregisterindex] of tregisterindex = (
  1187. {$i r386op.inc}
  1188. );
  1189. {$endif x86_64}
  1190. var
  1191. regidx : tregisterindex;
  1192. begin
  1193. regidx:=findreg_by_number(r);
  1194. if regidx<>0 then
  1195. result:=opcode_table[regidx]
  1196. else
  1197. begin
  1198. Message1(asmw_e_invalid_register,generic_regname(r));
  1199. result:=0;
  1200. end;
  1201. end;
  1202. {$ifdef x86_64}
  1203. function process_ea(const input:toper;out output:ea;rfield:longint):boolean;
  1204. var
  1205. sym : tasmsymbol;
  1206. md,s,rv : byte;
  1207. base,index,scalefactor,
  1208. o : longint;
  1209. ir,br : Tregister;
  1210. isub,bsub : tsubregister;
  1211. begin
  1212. process_ea:=false;
  1213. fillchar(output,sizeof(output),0);
  1214. {Register ?}
  1215. if (input.typ=top_reg) then
  1216. begin
  1217. rv:=regval(input.reg);
  1218. output.modrm:=$c0 or (rfield shl 3) or rv;
  1219. output.size:=1;
  1220. if ((getregtype(input.reg)=R_INTREGISTER) and
  1221. (getsupreg(input.reg)>=RS_R8)) or
  1222. ((getregtype(input.reg)=R_MMREGISTER) and
  1223. (getsupreg(input.reg)>=RS_XMM8)) then
  1224. begin
  1225. output.rex_present:=true;
  1226. output.rex:=output.rex or $41;
  1227. inc(output.size,1);
  1228. end
  1229. else if (getregtype(input.reg)=R_INTREGISTER) and
  1230. (getsubreg(input.reg)=R_SUBL) and
  1231. (getsupreg(input.reg) in [RS_RDI,RS_RSI,RS_RBP,RS_RSP]) then
  1232. begin
  1233. output.rex_present:=true;
  1234. output.rex:=output.rex or $40;
  1235. inc(output.size,1);
  1236. end;
  1237. process_ea:=true;
  1238. exit;
  1239. end;
  1240. {No register, so memory reference.}
  1241. if input.typ<>top_ref then
  1242. internalerror(200409263);
  1243. ir:=input.ref^.index;
  1244. br:=input.ref^.base;
  1245. isub:=getsubreg(ir);
  1246. bsub:=getsubreg(br);
  1247. s:=input.ref^.scalefactor;
  1248. o:=input.ref^.offset;
  1249. sym:=input.ref^.symbol;
  1250. if ((ir<>NR_NO) and (getregtype(ir)<>R_INTREGISTER)) or
  1251. ((br<>NR_NO) and (br<>NR_RIP) and (getregtype(br)<>R_INTREGISTER)) then
  1252. internalerror(200301081);
  1253. { it's direct address }
  1254. if (br=NR_NO) and (ir=NR_NO) then
  1255. begin
  1256. output.sib_present:=true;
  1257. output.bytes:=4;
  1258. output.modrm:=4 or (rfield shl 3);
  1259. output.sib:=$25;
  1260. end
  1261. else if (br=NR_RIP) and (ir=NR_NO) then
  1262. begin
  1263. { rip based }
  1264. output.sib_present:=false;
  1265. output.bytes:=4;
  1266. output.modrm:=5 or (rfield shl 3);
  1267. end
  1268. else
  1269. { it's an indirection }
  1270. begin
  1271. { 16 bit or 32 bit address? }
  1272. if ((ir<>NR_NO) and (isub<>R_SUBADDR)) or
  1273. ((br<>NR_NO) and (bsub<>R_SUBADDR)) then
  1274. message(asmw_e_16bit_32bit_not_supported);
  1275. { wrong, for various reasons }
  1276. if (ir=NR_ESP) or ((s<>1) and (s<>2) and (s<>4) and (s<>8) and (ir<>NR_NO)) then
  1277. exit;
  1278. if ((getregtype(br)=R_INTREGISTER) and
  1279. (getsupreg(br)>=RS_R8)) or
  1280. ((getregtype(br)=R_MMREGISTER) and
  1281. (getsupreg(br)>=RS_XMM8)) then
  1282. begin
  1283. output.rex_present:=true;
  1284. output.rex:=output.rex or $41;
  1285. end;
  1286. if ((getregtype(ir)=R_INTREGISTER) and
  1287. (getsupreg(ir)>=RS_R8)) or
  1288. ((getregtype(ir)=R_MMREGISTER) and
  1289. (getsupreg(ir)>=RS_XMM8)) then
  1290. begin
  1291. output.rex_present:=true;
  1292. output.rex:=output.rex or $42;
  1293. end;
  1294. process_ea:=true;
  1295. { base }
  1296. case br of
  1297. NR_R8,
  1298. NR_RAX : base:=0;
  1299. NR_R9,
  1300. NR_RCX : base:=1;
  1301. NR_R10,
  1302. NR_RDX : base:=2;
  1303. NR_R11,
  1304. NR_RBX : base:=3;
  1305. NR_R12,
  1306. NR_RSP : base:=4;
  1307. NR_R13,
  1308. NR_NO,
  1309. NR_RBP : base:=5;
  1310. NR_R14,
  1311. NR_RSI : base:=6;
  1312. NR_R15,
  1313. NR_RDI : base:=7;
  1314. else
  1315. exit;
  1316. end;
  1317. { index }
  1318. case ir of
  1319. NR_R8,
  1320. NR_RAX : index:=0;
  1321. NR_R9,
  1322. NR_RCX : index:=1;
  1323. NR_R10,
  1324. NR_RDX : index:=2;
  1325. NR_R11,
  1326. NR_RBX : index:=3;
  1327. NR_R12,
  1328. NR_NO : index:=4;
  1329. NR_R13,
  1330. NR_RBP : index:=5;
  1331. NR_R14,
  1332. NR_RSI : index:=6;
  1333. NR_R15,
  1334. NR_RDI : index:=7;
  1335. else
  1336. exit;
  1337. end;
  1338. case s of
  1339. 0,
  1340. 1 : scalefactor:=0;
  1341. 2 : scalefactor:=1;
  1342. 4 : scalefactor:=2;
  1343. 8 : scalefactor:=3;
  1344. else
  1345. exit;
  1346. end;
  1347. { If rbp or r13 is used we must always include an offset }
  1348. if (br=NR_NO) or
  1349. ((br<>NR_RBP) and (br<>NR_R13) and (o=0) and (sym=nil)) then
  1350. md:=0
  1351. else
  1352. if ((o>=-128) and (o<=127) and (sym=nil)) then
  1353. md:=1
  1354. else
  1355. md:=2;
  1356. if (br=NR_NO) or (md=2) then
  1357. output.bytes:=4
  1358. else
  1359. output.bytes:=md;
  1360. { SIB needed ? }
  1361. if (ir=NR_NO) and (br<>NR_RSP) and (br<>NR_R12) then
  1362. begin
  1363. output.sib_present:=false;
  1364. output.modrm:=(md shl 6) or (rfield shl 3) or base;
  1365. end
  1366. else
  1367. begin
  1368. output.sib_present:=true;
  1369. output.modrm:=(md shl 6) or (rfield shl 3) or 4;
  1370. output.sib:=(scalefactor shl 6) or (index shl 3) or base;
  1371. end;
  1372. end;
  1373. output.size:=1+ord(output.sib_present)+ord(output.rex_present)+output.bytes;
  1374. process_ea:=true;
  1375. end;
  1376. {$else x86_64}
  1377. function process_ea(const input:toper;out output:ea;rfield:longint):boolean;
  1378. var
  1379. sym : tasmsymbol;
  1380. md,s,rv : byte;
  1381. base,index,scalefactor,
  1382. o : longint;
  1383. ir,br : Tregister;
  1384. isub,bsub : tsubregister;
  1385. begin
  1386. process_ea:=false;
  1387. fillchar(output,sizeof(output),0);
  1388. {Register ?}
  1389. if (input.typ=top_reg) then
  1390. begin
  1391. rv:=regval(input.reg);
  1392. output.modrm:=$c0 or (rfield shl 3) or rv;
  1393. output.size:=1;
  1394. process_ea:=true;
  1395. exit;
  1396. end;
  1397. {No register, so memory reference.}
  1398. if (input.typ<>top_ref) then
  1399. internalerror(200409262);
  1400. if ((input.ref^.index<>NR_NO) and (getregtype(input.ref^.index)<>R_INTREGISTER)) or
  1401. ((input.ref^.base<>NR_NO) and (getregtype(input.ref^.base)<>R_INTREGISTER)) then
  1402. internalerror(200301081);
  1403. ir:=input.ref^.index;
  1404. br:=input.ref^.base;
  1405. isub:=getsubreg(ir);
  1406. bsub:=getsubreg(br);
  1407. s:=input.ref^.scalefactor;
  1408. o:=input.ref^.offset;
  1409. sym:=input.ref^.symbol;
  1410. { it's direct address }
  1411. if (br=NR_NO) and (ir=NR_NO) then
  1412. begin
  1413. { it's a pure offset }
  1414. output.sib_present:=false;
  1415. output.bytes:=4;
  1416. output.modrm:=5 or (rfield shl 3);
  1417. end
  1418. else
  1419. { it's an indirection }
  1420. begin
  1421. { 16 bit address? }
  1422. if ((ir<>NR_NO) and (isub<>R_SUBADDR)) or
  1423. ((br<>NR_NO) and (bsub<>R_SUBADDR)) then
  1424. message(asmw_e_16bit_not_supported);
  1425. {$ifdef OPTEA}
  1426. { make single reg base }
  1427. if (br=NR_NO) and (s=1) then
  1428. begin
  1429. br:=ir;
  1430. ir:=NR_NO;
  1431. end;
  1432. { convert [3,5,9]*EAX to EAX+[2,4,8]*EAX }
  1433. if (br=NR_NO) and
  1434. (((s=2) and (ir<>NR_ESP)) or
  1435. (s=3) or (s=5) or (s=9)) then
  1436. begin
  1437. br:=ir;
  1438. dec(s);
  1439. end;
  1440. { swap ESP into base if scalefactor is 1 }
  1441. if (s=1) and (ir=NR_ESP) then
  1442. begin
  1443. ir:=br;
  1444. br:=NR_ESP;
  1445. end;
  1446. {$endif OPTEA}
  1447. { wrong, for various reasons }
  1448. if (ir=NR_ESP) or ((s<>1) and (s<>2) and (s<>4) and (s<>8) and (ir<>NR_NO)) then
  1449. exit;
  1450. { base }
  1451. case br of
  1452. NR_EAX : base:=0;
  1453. NR_ECX : base:=1;
  1454. NR_EDX : base:=2;
  1455. NR_EBX : base:=3;
  1456. NR_ESP : base:=4;
  1457. NR_NO,
  1458. NR_EBP : base:=5;
  1459. NR_ESI : base:=6;
  1460. NR_EDI : base:=7;
  1461. else
  1462. exit;
  1463. end;
  1464. { index }
  1465. case ir of
  1466. NR_EAX : index:=0;
  1467. NR_ECX : index:=1;
  1468. NR_EDX : index:=2;
  1469. NR_EBX : index:=3;
  1470. NR_NO : index:=4;
  1471. NR_EBP : index:=5;
  1472. NR_ESI : index:=6;
  1473. NR_EDI : index:=7;
  1474. else
  1475. exit;
  1476. end;
  1477. case s of
  1478. 0,
  1479. 1 : scalefactor:=0;
  1480. 2 : scalefactor:=1;
  1481. 4 : scalefactor:=2;
  1482. 8 : scalefactor:=3;
  1483. else
  1484. exit;
  1485. end;
  1486. if (br=NR_NO) or
  1487. ((br<>NR_EBP) and (o=0) and (sym=nil)) then
  1488. md:=0
  1489. else
  1490. if ((o>=-128) and (o<=127) and (sym=nil)) then
  1491. md:=1
  1492. else
  1493. md:=2;
  1494. if (br=NR_NO) or (md=2) then
  1495. output.bytes:=4
  1496. else
  1497. output.bytes:=md;
  1498. { SIB needed ? }
  1499. if (ir=NR_NO) and (br<>NR_ESP) then
  1500. begin
  1501. output.sib_present:=false;
  1502. output.modrm:=(longint(md) shl 6) or (rfield shl 3) or base;
  1503. end
  1504. else
  1505. begin
  1506. output.sib_present:=true;
  1507. output.modrm:=(longint(md) shl 6) or (rfield shl 3) or 4;
  1508. output.sib:=(scalefactor shl 6) or (index shl 3) or base;
  1509. end;
  1510. end;
  1511. if output.sib_present then
  1512. output.size:=2+output.bytes
  1513. else
  1514. output.size:=1+output.bytes;
  1515. process_ea:=true;
  1516. end;
  1517. {$endif x86_64}
  1518. function taicpu.calcsize(p:PInsEntry):shortint;
  1519. var
  1520. codes : pchar;
  1521. c : byte;
  1522. len : shortint;
  1523. ea_data : ea;
  1524. begin
  1525. len:=0;
  1526. codes:=@p^.code[0];
  1527. {$ifdef x86_64}
  1528. rex:=0;
  1529. {$endif x86_64}
  1530. repeat
  1531. c:=ord(codes^);
  1532. inc(codes);
  1533. case c of
  1534. 0 :
  1535. break;
  1536. 1,2,3 :
  1537. begin
  1538. inc(codes,c);
  1539. inc(len,c);
  1540. end;
  1541. 8,9,10 :
  1542. begin
  1543. {$ifdef x86_64}
  1544. if ((getregtype(oper[c-8]^.reg)=R_INTREGISTER) and
  1545. (getsupreg(oper[c-8]^.reg)>=RS_R8)) or
  1546. ((getregtype(oper[c-8]^.reg)=R_MMREGISTER) and
  1547. (getsupreg(oper[c-8]^.reg)>=RS_XMM8)) then
  1548. begin
  1549. if rex=0 then
  1550. inc(len);
  1551. rex:=rex or $41;
  1552. end
  1553. else if (getregtype(oper[c-8]^.reg)=R_INTREGISTER) and
  1554. (getsubreg(oper[c-8]^.reg)=R_SUBL) and
  1555. (getsupreg(oper[c-8]^.reg) in [RS_RDI,RS_RSI,RS_RBP,RS_RSP]) then
  1556. begin
  1557. if rex=0 then
  1558. inc(len);
  1559. rex:=rex or $40;
  1560. end;
  1561. {$endif x86_64}
  1562. inc(codes);
  1563. inc(len);
  1564. end;
  1565. 11 :
  1566. begin
  1567. inc(codes);
  1568. inc(len);
  1569. end;
  1570. 4,5,6,7 :
  1571. begin
  1572. if opsize=S_W then
  1573. inc(len,2)
  1574. else
  1575. inc(len);
  1576. end;
  1577. 15,
  1578. 12,13,14,
  1579. 16,17,18,
  1580. 20,21,22,
  1581. 40,41,42 :
  1582. inc(len);
  1583. 24,25,26,
  1584. 31,
  1585. 48,49,50 :
  1586. inc(len,2);
  1587. 28,29,30:
  1588. begin
  1589. if opsize=S_Q then
  1590. inc(len,8)
  1591. else
  1592. inc(len,4);
  1593. end;
  1594. 32,33,34,
  1595. 52,53,54,
  1596. 56,57,58 :
  1597. inc(len,4);
  1598. 192,193,194 :
  1599. if NeedAddrPrefix(c-192) then
  1600. inc(len);
  1601. 208,209,210 :
  1602. begin
  1603. case (oper[c-208]^.ot and OT_SIZE_MASK) of
  1604. OT_BITS16:
  1605. inc(len);
  1606. {$ifdef x86_64}
  1607. OT_BITS64:
  1608. begin
  1609. if rex=0 then
  1610. inc(len);
  1611. rex:=rex or $48;
  1612. end;
  1613. {$endif x86_64}
  1614. end;
  1615. end;
  1616. 200,
  1617. 212 :
  1618. inc(len);
  1619. 214 :
  1620. begin
  1621. {$ifdef x86_64}
  1622. if rex=0 then
  1623. inc(len);
  1624. rex:=rex or $48;
  1625. {$endif x86_64}
  1626. end;
  1627. 201,
  1628. 202,
  1629. 211,
  1630. 213,
  1631. 215,
  1632. 217,218: ;
  1633. 219,220 :
  1634. inc(len);
  1635. 221:
  1636. {$ifdef x86_64}
  1637. { remove rex competely? }
  1638. if rex=$48 then
  1639. begin
  1640. rex:=0;
  1641. dec(len);
  1642. end
  1643. else
  1644. rex:=rex and $f7
  1645. {$endif x86_64}
  1646. ;
  1647. 64..191 :
  1648. begin
  1649. {$ifdef x86_64}
  1650. if (c<127) then
  1651. begin
  1652. if (oper[c and 7]^.typ=top_reg) then
  1653. begin
  1654. if ((getregtype(oper[c and 7]^.reg)=R_INTREGISTER) and
  1655. (getsupreg(oper[c and 7]^.reg)>=RS_R8)) or
  1656. ((getregtype(oper[c and 7]^.reg)=R_MMREGISTER) and
  1657. (getsupreg(oper[c and 7]^.reg)>=RS_XMM8)) then
  1658. begin
  1659. if rex=0 then
  1660. inc(len);
  1661. rex:=rex or $44;
  1662. end
  1663. else if (getregtype(oper[c and 7]^.reg)=R_INTREGISTER) and
  1664. (getsubreg(oper[c and 7]^.reg)=R_SUBL) and
  1665. (getsupreg(oper[c and 7]^.reg) in [RS_RDI,RS_RSI,RS_RBP,RS_RSP]) then
  1666. begin
  1667. if rex=0 then
  1668. inc(len);
  1669. rex:=rex or $40;
  1670. end;
  1671. end;
  1672. end;
  1673. {$endif x86_64}
  1674. if not process_ea(oper[(c shr 3) and 7]^, ea_data, 0) then
  1675. Message(asmw_e_invalid_effective_address)
  1676. else
  1677. inc(len,ea_data.size);
  1678. {$ifdef x86_64}
  1679. { did we already create include a rex into the length calculation? }
  1680. if (rex<>0) and (ea_data.rex<>0) then
  1681. dec(len);
  1682. rex:=rex or ea_data.rex;
  1683. {$endif x86_64}
  1684. end;
  1685. else
  1686. InternalError(200603141);
  1687. end;
  1688. until false;
  1689. calcsize:=len;
  1690. end;
  1691. procedure taicpu.GenCode(objdata:TObjData);
  1692. {
  1693. * the actual codes (C syntax, i.e. octal):
  1694. * \0 - terminates the code. (Unless it's a literal of course.)
  1695. * \1, \2, \3 - that many literal bytes follow in the code stream
  1696. * \4, \6 - the POP/PUSH (respectively) codes for CS, DS, ES, SS
  1697. * (POP is never used for CS) depending on operand 0
  1698. * \5, \7 - the second byte of POP/PUSH codes for FS, GS, depending
  1699. * on operand 0
  1700. * \10, \11, \12 - a literal byte follows in the code stream, to be added
  1701. * to the register value of operand 0, 1 or 2
  1702. * \13 - a literal byte follows in the code stream, to be added
  1703. * to the condition code value of the instruction.
  1704. * \17 - encodes the literal byte 0. (Some compilers don't take
  1705. * kindly to a zero byte in the _middle_ of a compile time
  1706. * string constant, so I had to put this hack in.)
  1707. * \14, \15, \16 - a signed byte immediate operand, from operand 0, 1 or 2
  1708. * \20, \21, \22 - a byte immediate operand, from operand 0, 1 or 2
  1709. * \24, \25, \26 - an unsigned byte immediate operand, from operand 0, 1 or 2
  1710. * \30, \31, \32 - a word immediate operand, from operand 0, 1 or 2
  1711. * \34, \35, \36 - select between \3[012] and \4[012] depending on 16/32 bit
  1712. * assembly mode or the address-size override on the operand
  1713. * \37 - a word constant, from the _segment_ part of operand 0
  1714. * \40, \41, \42 - a long immediate operand, from operand 0, 1 or 2
  1715. * \50, \51, \52 - a byte relative operand, from operand 0, 1 or 2
  1716. * \60, \61, \62 - a word relative operand, from operand 0, 1 or 2
  1717. * \64, \65, \66 - select between \6[012] and \7[012] depending on 16/32 bit
  1718. * assembly mode or the address-size override on the operand
  1719. * \70, \71, \72 - a long relative operand, from operand 0, 1 or 2
  1720. * \1ab - a ModRM, calculated on EA in operand a, with the spare
  1721. * field the register value of operand b.
  1722. * \2ab - a ModRM, calculated on EA in operand a, with the spare
  1723. * field equal to digit b.
  1724. * \300,\301,\302 - might be an 0x67, depending on the address size of
  1725. * the memory reference in operand x.
  1726. * \310 - indicates fixed 16-bit address size, i.e. optional 0x67.
  1727. * \311 - indicates fixed 32-bit address size, i.e. optional 0x67.
  1728. * \312 - indicates fixed 64-bit address size, i.e. optional 0x48.
  1729. * \320,\321,\322 - might be an 0x66 or 0x48 byte, depending on the operand
  1730. * size of operand x.
  1731. * \323 - insert x86_64 REX at this position.
  1732. * \324 - indicates fixed 16-bit operand size, i.e. optional 0x66.
  1733. * \325 - indicates fixed 32-bit operand size, i.e. optional 0x66.
  1734. * \326 - indicates fixed 64-bit operand size, i.e. optional 0x48.
  1735. * \327 - indicates that this instruction is only valid when the
  1736. * operand size is the default (instruction to disassembler,
  1737. * generates no code in the assembler)
  1738. * \331 - instruction not valid with REP prefix. Hint for
  1739. * disassembler only; for SSE instructions.
  1740. * \332 - disassemble a rep (0xF3 byte) prefix as repe not rep.
  1741. * \333 - REP prefix (0xF3 byte); for SSE instructions. Not encoded
  1742. * \335 - removes rex size prefix, i.e. rex.w must be the last opcode
  1743. }
  1744. var
  1745. currval : aint;
  1746. currsym : tobjsymbol;
  1747. currrelreloc,
  1748. currabsreloc,
  1749. currabsreloc32 : TObjRelocationType;
  1750. {$ifdef x86_64}
  1751. rexwritten : boolean;
  1752. {$endif x86_64}
  1753. procedure getvalsym(opidx:longint);
  1754. begin
  1755. case oper[opidx]^.typ of
  1756. top_ref :
  1757. begin
  1758. currval:=oper[opidx]^.ref^.offset;
  1759. currsym:=ObjData.symbolref(oper[opidx]^.ref^.symbol);
  1760. {$ifdef i386}
  1761. if (oper[opidx]^.ref^.refaddr=addr_pic) and
  1762. (tf_pic_uses_got in target_info.flags) then
  1763. begin
  1764. currrelreloc:=RELOC_PLT32;
  1765. currabsreloc:=RELOC_GOT32;
  1766. currabsreloc32:=RELOC_GOT32;
  1767. end
  1768. else
  1769. {$endif i386}
  1770. {$ifdef x86_64}
  1771. if oper[opidx]^.ref^.refaddr=addr_pic then
  1772. begin
  1773. currrelreloc:=RELOC_PLT32;
  1774. currabsreloc:=RELOC_GOTPCREL;
  1775. currabsreloc32:=RELOC_GOTPCREL;
  1776. end
  1777. else
  1778. {$endif x86_64}
  1779. begin
  1780. currrelreloc:=RELOC_RELATIVE;
  1781. currabsreloc:=RELOC_ABSOLUTE;
  1782. currabsreloc32:=RELOC_ABSOLUTE32;
  1783. end;
  1784. end;
  1785. top_const :
  1786. begin
  1787. currval:=aint(oper[opidx]^.val);
  1788. currsym:=nil;
  1789. currabsreloc:=RELOC_ABSOLUTE;
  1790. currabsreloc32:=RELOC_ABSOLUTE32;
  1791. end;
  1792. else
  1793. Message(asmw_e_immediate_or_reference_expected);
  1794. end;
  1795. end;
  1796. {$ifdef x86_64}
  1797. procedure maybewriterex;
  1798. begin
  1799. if (rex<>0) and not(rexwritten) then
  1800. begin
  1801. rexwritten:=true;
  1802. objdata.writebytes(rex,1);
  1803. end;
  1804. end;
  1805. {$endif x86_64}
  1806. const
  1807. CondVal:array[TAsmCond] of byte=($0,
  1808. $7, $3, $2, $6, $2, $4, $F, $D, $C, $E, $6, $2,
  1809. $3, $7, $3, $5, $E, $C, $D, $F, $1, $B, $9, $5,
  1810. $0, $A, $A, $B, $8, $4);
  1811. var
  1812. c : byte;
  1813. pb : pbyte;
  1814. codes : pchar;
  1815. bytes : array[0..3] of byte;
  1816. rfield,
  1817. data,s,opidx : longint;
  1818. ea_data : ea;
  1819. relsym : TObjSymbol;
  1820. begin
  1821. { safety check }
  1822. if objdata.currobjsec.size<>longword(insoffset) then
  1823. internalerror(200130121);
  1824. { load data to write }
  1825. codes:=insentry^.code;
  1826. {$ifdef x86_64}
  1827. rexwritten:=false;
  1828. {$endif x86_64}
  1829. { Force word push/pop for registers }
  1830. if (opsize=S_W) and ((codes[0]=#4) or (codes[0]=#6) or
  1831. ((codes[0]=#1) and ((codes[2]=#5) or (codes[2]=#7)))) then
  1832. begin
  1833. bytes[0]:=$66;
  1834. objdata.writebytes(bytes,1);
  1835. end;
  1836. repeat
  1837. c:=ord(codes^);
  1838. inc(codes);
  1839. case c of
  1840. 0 :
  1841. break;
  1842. 1,2,3 :
  1843. begin
  1844. objdata.writebytes(codes^,c);
  1845. inc(codes,c);
  1846. end;
  1847. 4,6 :
  1848. begin
  1849. case oper[0]^.reg of
  1850. NR_CS:
  1851. bytes[0]:=$e;
  1852. NR_NO,
  1853. NR_DS:
  1854. bytes[0]:=$1e;
  1855. NR_ES:
  1856. bytes[0]:=$6;
  1857. NR_SS:
  1858. bytes[0]:=$16;
  1859. else
  1860. internalerror(777004);
  1861. end;
  1862. if c=4 then
  1863. inc(bytes[0]);
  1864. objdata.writebytes(bytes,1);
  1865. end;
  1866. 5,7 :
  1867. begin
  1868. case oper[0]^.reg of
  1869. NR_FS:
  1870. bytes[0]:=$a0;
  1871. NR_GS:
  1872. bytes[0]:=$a8;
  1873. else
  1874. internalerror(777005);
  1875. end;
  1876. if c=5 then
  1877. inc(bytes[0]);
  1878. objdata.writebytes(bytes,1);
  1879. end;
  1880. 8,9,10 :
  1881. begin
  1882. bytes[0]:=ord(codes^)+regval(oper[c-8]^.reg);
  1883. inc(codes);
  1884. objdata.writebytes(bytes,1);
  1885. end;
  1886. 11 :
  1887. begin
  1888. bytes[0]:=ord(codes^)+condval[condition];
  1889. inc(codes);
  1890. objdata.writebytes(bytes,1);
  1891. end;
  1892. 15 :
  1893. begin
  1894. bytes[0]:=0;
  1895. objdata.writebytes(bytes,1);
  1896. end;
  1897. 12,13,14 :
  1898. begin
  1899. getvalsym(c-12);
  1900. if (currval<-128) or (currval>127) then
  1901. Message2(asmw_e_value_exceeds_bounds,'signed byte',tostr(currval));
  1902. if assigned(currsym) then
  1903. objdata.writereloc(currval,1,currsym,currabsreloc)
  1904. else
  1905. objdata.writebytes(currval,1);
  1906. end;
  1907. 16,17,18 :
  1908. begin
  1909. getvalsym(c-16);
  1910. if (currval<-256) or (currval>255) then
  1911. Message2(asmw_e_value_exceeds_bounds,'byte',tostr(currval));
  1912. if assigned(currsym) then
  1913. objdata.writereloc(currval,1,currsym,currabsreloc)
  1914. else
  1915. objdata.writebytes(currval,1);
  1916. end;
  1917. 20,21,22 :
  1918. begin
  1919. getvalsym(c-20);
  1920. if (currval<0) or (currval>255) then
  1921. Message2(asmw_e_value_exceeds_bounds,'unsigned byte',tostr(currval));
  1922. if assigned(currsym) then
  1923. objdata.writereloc(currval,1,currsym,currabsreloc)
  1924. else
  1925. objdata.writebytes(currval,1);
  1926. end;
  1927. 24,25,26 :
  1928. begin
  1929. getvalsym(c-24);
  1930. if (currval<-65536) or (currval>65535) then
  1931. Message2(asmw_e_value_exceeds_bounds,'word',tostr(currval));
  1932. if assigned(currsym) then
  1933. objdata.writereloc(currval,2,currsym,currabsreloc)
  1934. else
  1935. objdata.writebytes(currval,2);
  1936. end;
  1937. 28,29,30 :
  1938. begin
  1939. getvalsym(c-28);
  1940. if opsize=S_Q then
  1941. begin
  1942. if assigned(currsym) then
  1943. objdata.writereloc(currval,8,currsym,currabsreloc)
  1944. else
  1945. objdata.writebytes(currval,8);
  1946. end
  1947. else
  1948. begin
  1949. if assigned(currsym) then
  1950. objdata.writereloc(currval,4,currsym,currabsreloc32)
  1951. else
  1952. objdata.writebytes(currval,4);
  1953. end
  1954. end;
  1955. 32,33,34 :
  1956. begin
  1957. getvalsym(c-32);
  1958. if assigned(currsym) then
  1959. objdata.writereloc(currval,4,currsym,currabsreloc32)
  1960. else
  1961. objdata.writebytes(currval,4);
  1962. end;
  1963. 40,41,42 :
  1964. begin
  1965. getvalsym(c-40);
  1966. data:=currval-insend;
  1967. if assigned(currsym) then
  1968. inc(data,currsym.address);
  1969. if (data>127) or (data<-128) then
  1970. Message1(asmw_e_short_jmp_out_of_range,tostr(data));
  1971. objdata.writebytes(data,1);
  1972. end;
  1973. 52,53,54 :
  1974. begin
  1975. getvalsym(c-52);
  1976. if assigned(currsym) then
  1977. objdata.writereloc(currval,4,currsym,currrelreloc)
  1978. else
  1979. objdata.writereloc(currval-insend,4,nil,currabsreloc32)
  1980. end;
  1981. 56,57,58 :
  1982. begin
  1983. getvalsym(c-56);
  1984. if assigned(currsym) then
  1985. objdata.writereloc(currval,4,currsym,currrelreloc)
  1986. else
  1987. objdata.writereloc(currval-insend,4,nil,currabsreloc32)
  1988. end;
  1989. 192,193,194 :
  1990. begin
  1991. if NeedAddrPrefix(c-192) then
  1992. begin
  1993. bytes[0]:=$67;
  1994. objdata.writebytes(bytes,1);
  1995. end;
  1996. end;
  1997. 200 :
  1998. begin
  1999. bytes[0]:=$67;
  2000. objdata.writebytes(bytes,1);
  2001. end;
  2002. 208,209,210 :
  2003. begin
  2004. case oper[c-208]^.ot and OT_SIZE_MASK of
  2005. OT_BITS16 :
  2006. begin
  2007. bytes[0]:=$66;
  2008. objdata.writebytes(bytes,1);
  2009. end;
  2010. {$ifndef x86_64}
  2011. OT_BITS64 :
  2012. Message(asmw_e_64bit_not_supported);
  2013. {$endif x86_64}
  2014. end;
  2015. {$ifdef x86_64}
  2016. maybewriterex;
  2017. {$endif x86_64}
  2018. end;
  2019. 211,
  2020. 213 :
  2021. begin
  2022. {$ifdef x86_64}
  2023. maybewriterex;
  2024. {$endif x86_64}
  2025. end;
  2026. 212 :
  2027. begin
  2028. bytes[0]:=$66;
  2029. objdata.writebytes(bytes,1);
  2030. {$ifdef x86_64}
  2031. maybewriterex;
  2032. {$endif x86_64}
  2033. end;
  2034. 214 :
  2035. begin
  2036. {$ifdef x86_64}
  2037. maybewriterex;
  2038. {$else x86_64}
  2039. Message(asmw_e_64bit_not_supported);
  2040. {$endif x86_64}
  2041. end;
  2042. 219 :
  2043. begin
  2044. bytes[0]:=$f3;
  2045. objdata.writebytes(bytes,1);
  2046. {$ifdef x86_64}
  2047. maybewriterex;
  2048. {$endif x86_64}
  2049. end;
  2050. 220 :
  2051. begin
  2052. bytes[0]:=$f2;
  2053. objdata.writebytes(bytes,1);
  2054. end;
  2055. 221:
  2056. ;
  2057. 201,
  2058. 202,
  2059. 215,
  2060. 217,218 :
  2061. begin
  2062. { these are dissambler hints or 32 bit prefixes which
  2063. are not needed
  2064. It's useful to write rex :) (FK) }
  2065. {$ifdef x86_64}
  2066. maybewriterex;
  2067. {$endif x86_64}
  2068. end;
  2069. 31,
  2070. 48,49,50 :
  2071. begin
  2072. InternalError(777006);
  2073. end
  2074. else
  2075. begin
  2076. { rex should be written at this point }
  2077. {$ifdef x86_64}
  2078. if (rex<>0) and not(rexwritten) then
  2079. internalerror(200603191);
  2080. {$endif x86_64}
  2081. if (c>=64) and (c<=191) then
  2082. begin
  2083. if (c<127) then
  2084. begin
  2085. if (oper[c and 7]^.typ=top_reg) then
  2086. rfield:=regval(oper[c and 7]^.reg)
  2087. else
  2088. rfield:=regval(oper[c and 7]^.ref^.base);
  2089. end
  2090. else
  2091. rfield:=c and 7;
  2092. opidx:=(c shr 3) and 7;
  2093. if not process_ea(oper[opidx]^,ea_data,rfield) then
  2094. Message(asmw_e_invalid_effective_address);
  2095. pb:=@bytes[0];
  2096. pb^:=ea_data.modrm;
  2097. inc(pb);
  2098. if ea_data.sib_present then
  2099. begin
  2100. pb^:=ea_data.sib;
  2101. inc(pb);
  2102. end;
  2103. s:=pb-@bytes[0];
  2104. objdata.writebytes(bytes,s);
  2105. case ea_data.bytes of
  2106. 0 : ;
  2107. 1 :
  2108. begin
  2109. if (oper[opidx]^.ot and OT_MEMORY)=OT_MEMORY then
  2110. begin
  2111. currsym:=objdata.symbolref(oper[opidx]^.ref^.symbol);
  2112. {$ifdef i386}
  2113. if (oper[opidx]^.ref^.refaddr=addr_pic) and
  2114. (tf_pic_uses_got in target_info.flags) then
  2115. currabsreloc:=RELOC_GOT32
  2116. else
  2117. {$endif i386}
  2118. {$ifdef x86_64}
  2119. if oper[opidx]^.ref^.refaddr=addr_pic then
  2120. currabsreloc:=RELOC_GOTPCREL
  2121. else
  2122. {$endif x86_64}
  2123. currabsreloc:=RELOC_ABSOLUTE;
  2124. objdata.writereloc(oper[opidx]^.ref^.offset,1,currsym,currabsreloc);
  2125. end
  2126. else
  2127. begin
  2128. bytes[0]:=oper[opidx]^.ref^.offset;
  2129. objdata.writebytes(bytes,1);
  2130. end;
  2131. inc(s);
  2132. end;
  2133. 2,4 :
  2134. begin
  2135. currsym:=objdata.symbolref(oper[opidx]^.ref^.symbol);
  2136. currval:=oper[opidx]^.ref^.offset;
  2137. {$ifdef x86_64}
  2138. if oper[opidx]^.ref^.refaddr=addr_pic then
  2139. currabsreloc:=RELOC_GOTPCREL
  2140. else
  2141. if oper[opidx]^.ref^.base=NR_RIP then
  2142. begin
  2143. currabsreloc:=RELOC_RELATIVE;
  2144. { Adjust reloc value depending of immediate operand size }
  2145. case Ord(codes^) of
  2146. 12,13,14,16,17,18,20,21,22:
  2147. Dec(currval, 1);
  2148. 24,25,26:
  2149. Dec(currval, 2);
  2150. 32,33,34:
  2151. Dec(currval, 4);
  2152. end;
  2153. end
  2154. else
  2155. {$endif x86_64}
  2156. {$ifdef i386}
  2157. if (oper[opidx]^.ref^.refaddr=addr_pic) and
  2158. (tf_pic_uses_got in target_info.flags) then
  2159. currabsreloc:=RELOC_GOT32
  2160. else
  2161. {$endif i386}
  2162. currabsreloc:=RELOC_ABSOLUTE32;
  2163. if (currabsreloc=RELOC_ABSOLUTE32) and
  2164. (Assigned(oper[opidx]^.ref^.relsymbol)) then
  2165. begin
  2166. relsym:=objdata.symbolref(oper[opidx]^.ref^.relsymbol);
  2167. currabsreloc:=RELOC_PIC_PAIR;
  2168. currval:=relsym.offset;
  2169. end;
  2170. objdata.writereloc(currval,ea_data.bytes,currsym,currabsreloc);
  2171. inc(s,ea_data.bytes);
  2172. end;
  2173. end;
  2174. end
  2175. else
  2176. InternalError(777007);
  2177. end;
  2178. end;
  2179. until false;
  2180. end;
  2181. function taicpu.is_same_reg_move(regtype: Tregistertype):boolean;
  2182. begin
  2183. result:=(((opcode=A_MOV) or (opcode=A_XCHG)) and
  2184. (regtype = R_INTREGISTER) and
  2185. (ops=2) and
  2186. (oper[0]^.typ=top_reg) and
  2187. (oper[1]^.typ=top_reg) and
  2188. (oper[0]^.reg=oper[1]^.reg)
  2189. ) or
  2190. (((opcode=A_MOVSS) or (opcode=A_MOVSD) or (opcode=A_MOVQ) or
  2191. (opcode=A_MOVAPS) or (OPCODE=A_MOVAPD)) and
  2192. (regtype = R_MMREGISTER) and
  2193. (ops=2) and
  2194. (oper[0]^.typ=top_reg) and
  2195. (oper[1]^.typ=top_reg) and
  2196. (oper[0]^.reg=oper[1]^.reg)
  2197. );
  2198. end;
  2199. procedure build_spilling_operation_type_table;
  2200. var
  2201. opcode : tasmop;
  2202. i : integer;
  2203. begin
  2204. new(operation_type_table);
  2205. fillchar(operation_type_table^,sizeof(toperation_type_table),byte(operand_read));
  2206. for opcode:=low(tasmop) to high(tasmop) do
  2207. begin
  2208. for i:=1 to MaxInsChanges do
  2209. begin
  2210. case InsProp[opcode].Ch[i] of
  2211. Ch_Rop1 :
  2212. operation_type_table^[opcode,0]:=operand_read;
  2213. Ch_Wop1 :
  2214. operation_type_table^[opcode,0]:=operand_write;
  2215. Ch_RWop1,
  2216. Ch_Mop1 :
  2217. operation_type_table^[opcode,0]:=operand_readwrite;
  2218. Ch_Rop2 :
  2219. operation_type_table^[opcode,1]:=operand_read;
  2220. Ch_Wop2 :
  2221. operation_type_table^[opcode,1]:=operand_write;
  2222. Ch_RWop2,
  2223. Ch_Mop2 :
  2224. operation_type_table^[opcode,1]:=operand_readwrite;
  2225. Ch_Rop3 :
  2226. operation_type_table^[opcode,2]:=operand_read;
  2227. Ch_Wop3 :
  2228. operation_type_table^[opcode,2]:=operand_write;
  2229. Ch_RWop3,
  2230. Ch_Mop3 :
  2231. operation_type_table^[opcode,2]:=operand_readwrite;
  2232. end;
  2233. end;
  2234. end;
  2235. { Special cases that can't be decoded from the InsChanges flags }
  2236. operation_type_table^[A_IMUL,1]:=operand_readwrite;
  2237. end;
  2238. function taicpu.spilling_get_operation_type(opnr: longint): topertype;
  2239. begin
  2240. { the information in the instruction table is made for the string copy
  2241. operation MOVSD so hack here (FK)
  2242. }
  2243. if (opcode=A_MOVSD) and (ops=2) then
  2244. begin
  2245. case opnr of
  2246. 0:
  2247. result:=operand_read;
  2248. 1:
  2249. result:=operand_write;
  2250. else
  2251. internalerror(200506055);
  2252. end
  2253. end
  2254. else
  2255. result:=operation_type_table^[opcode,opnr];
  2256. end;
  2257. function spilling_create_load(const ref:treference;r:tregister):Taicpu;
  2258. begin
  2259. case getregtype(r) of
  2260. R_INTREGISTER :
  2261. { we don't need special code here for 32 bit loads on x86_64, since
  2262. those will automatically zero-extend the upper 32 bits. }
  2263. result:=taicpu.op_ref_reg(A_MOV,reg2opsize(r),ref,r);
  2264. R_MMREGISTER :
  2265. case getsubreg(r) of
  2266. R_SUBMMD:
  2267. result:=taicpu.op_ref_reg(A_MOVSD,reg2opsize(r),ref,r);
  2268. R_SUBMMS:
  2269. result:=taicpu.op_ref_reg(A_MOVSS,reg2opsize(r),ref,r);
  2270. R_SUBMMWHOLE:
  2271. result:=taicpu.op_ref_reg(A_MOVQ,S_NO,ref,r);
  2272. else
  2273. internalerror(200506043);
  2274. end;
  2275. else
  2276. internalerror(200401041);
  2277. end;
  2278. end;
  2279. function spilling_create_store(r:tregister; const ref:treference):Taicpu;
  2280. var
  2281. size: topsize;
  2282. begin
  2283. case getregtype(r) of
  2284. R_INTREGISTER :
  2285. begin
  2286. size:=reg2opsize(r);
  2287. {$ifdef x86_64}
  2288. { even if it's a 32 bit reg, we still have to spill 64 bits
  2289. because we often perform 64 bit operations on them }
  2290. if (size=S_L) then
  2291. begin
  2292. size:=S_Q;
  2293. r:=newreg(getregtype(r),getsupreg(r),R_SUBWHOLE);
  2294. end;
  2295. {$endif x86_64}
  2296. result:=taicpu.op_reg_ref(A_MOV,size,r,ref);
  2297. end;
  2298. R_MMREGISTER :
  2299. case getsubreg(r) of
  2300. R_SUBMMD:
  2301. result:=taicpu.op_reg_ref(A_MOVSD,reg2opsize(r),r,ref);
  2302. R_SUBMMS:
  2303. result:=taicpu.op_reg_ref(A_MOVSS,reg2opsize(r),r,ref);
  2304. R_SUBMMWHOLE:
  2305. result:=taicpu.op_reg_ref(A_MOVQ,S_NO,r,ref);
  2306. else
  2307. internalerror(200506042);
  2308. end;
  2309. else
  2310. internalerror(200401041);
  2311. end;
  2312. end;
  2313. {*****************************************************************************
  2314. Instruction table
  2315. *****************************************************************************}
  2316. procedure BuildInsTabCache;
  2317. var
  2318. i : longint;
  2319. begin
  2320. new(instabcache);
  2321. FillChar(instabcache^,sizeof(tinstabcache),$ff);
  2322. i:=0;
  2323. while (i<InsTabEntries) do
  2324. begin
  2325. if InsTabCache^[InsTab[i].OPcode]=-1 then
  2326. InsTabCache^[InsTab[i].OPcode]:=i;
  2327. inc(i);
  2328. end;
  2329. end;
  2330. procedure InitAsm;
  2331. begin
  2332. build_spilling_operation_type_table;
  2333. if not assigned(instabcache) then
  2334. BuildInsTabCache;
  2335. end;
  2336. procedure DoneAsm;
  2337. begin
  2338. if assigned(operation_type_table) then
  2339. begin
  2340. dispose(operation_type_table);
  2341. operation_type_table:=nil;
  2342. end;
  2343. if assigned(instabcache) then
  2344. begin
  2345. dispose(instabcache);
  2346. instabcache:=nil;
  2347. end;
  2348. end;
  2349. begin
  2350. cai_align:=tai_align;
  2351. cai_cpu:=taicpu;
  2352. end.