ncgutil.pas 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Helper routines for all code generators
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit ncgutil;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,
  22. globtype,
  23. cpubase,cgbase,parabase,cgutils,
  24. aasmbase,aasmtai,aasmdata,aasmcpu,
  25. symconst,symbase,symdef,symsym,symtype
  26. {$ifndef cpu64bitalu}
  27. ,cg64f32
  28. {$endif not cpu64bitalu}
  29. ;
  30. type
  31. tloadregvars = (lr_dont_load_regvars, lr_load_regvars);
  32. pusedregvars = ^tusedregvars;
  33. tusedregvars = record
  34. intregvars, addrregvars, fpuregvars, mmregvars: Tsuperregisterworklist;
  35. end;
  36. {
  37. Not used currently, implemented because I thought we had to
  38. synchronise around if/then/else as well, but not needed. May
  39. still be useful for SSA once we get around to implementing
  40. that (JM)
  41. pusedregvarscommon = ^tusedregvarscommon;
  42. tusedregvarscommon = record
  43. allregvars, commonregvars, myregvars: tusedregvars;
  44. end;
  45. }
  46. procedure firstcomplex(p : tbinarynode);
  47. procedure maketojumpboollabels(list: TAsmList; p: tnode; truelabel, falselabel: tasmlabel);
  48. // procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  49. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  50. procedure location_allocate_register(list:TAsmList;out l: tlocation;def: tdef;constant: boolean);
  51. { loads a cgpara into a tlocation; assumes that loc.loc is already
  52. initialised }
  53. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  54. { allocate registers for a tlocation; assumes that loc.loc is already
  55. set to LOC_CREGISTER/LOC_CFPUREGISTER/... }
  56. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation;def: tdef);
  57. procedure register_maybe_adjust_setbase(list: TAsmList; opdef: tdef; var l: tlocation; setbase: aint);
  58. procedure alloc_proc_symbol(pd: tprocdef);
  59. procedure release_proc_symbol(pd:tprocdef);
  60. procedure gen_proc_entry_code(list:TAsmList);
  61. procedure gen_proc_exit_code(list:TAsmList);
  62. procedure gen_save_used_regs(list:TAsmList);
  63. procedure gen_restore_used_regs(list:TAsmList);
  64. procedure gen_load_para_value(list:TAsmList);
  65. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  66. { adds the regvars used in n and its children to rv.allregvars,
  67. those which were already in rv.allregvars to rv.commonregvars and
  68. uses rv.myregvars as scratch (so that two uses of the same regvar
  69. in a single tree to make it appear in commonregvars). Useful to
  70. find out which regvars are used in two different node trees
  71. e.g. in the "else" and "then" path, or in various case blocks }
  72. // procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  73. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  74. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  75. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  76. procedure location_free(list: TAsmList; const location : TLocation);
  77. function getprocalign : shortint;
  78. procedure gen_load_frame_for_exceptfilter(list : TAsmList);
  79. implementation
  80. uses
  81. cutils,cclasses,
  82. globals,systems,verbose,
  83. defutil,
  84. procinfo,paramgr,
  85. dbgbase,
  86. nbas,ncon,nld,nmem,nutils,
  87. tgobj,cgobj,hlcgobj,hlcgcpu
  88. {$ifdef llvm}
  89. { override create_hlcodegen from hlcgcpu }
  90. , hlcgllvm
  91. {$endif}
  92. {$ifdef powerpc}
  93. , cpupi
  94. {$endif}
  95. {$ifdef powerpc64}
  96. , cpupi
  97. {$endif}
  98. {$ifdef SUPPORT_MMX}
  99. , cgx86
  100. {$endif SUPPORT_MMX}
  101. ;
  102. {*****************************************************************************
  103. Misc Helpers
  104. *****************************************************************************}
  105. {$if first_mm_imreg = 0}
  106. {$WARN 4044 OFF} { Comparison might be always false ... }
  107. {$endif}
  108. procedure location_free(list: TAsmList; const location : TLocation);
  109. begin
  110. case location.loc of
  111. LOC_VOID:
  112. ;
  113. LOC_REGISTER,
  114. LOC_CREGISTER:
  115. begin
  116. {$ifdef cpu64bitalu}
  117. { x86-64 system v abi:
  118. structs with up to 16 bytes are returned in registers }
  119. if location.size in [OS_128,OS_S128] then
  120. begin
  121. if getsupreg(location.register)<first_int_imreg then
  122. cg.ungetcpuregister(list,location.register);
  123. if getsupreg(location.registerhi)<first_int_imreg then
  124. cg.ungetcpuregister(list,location.registerhi);
  125. end
  126. {$else cpu64bitalu}
  127. if location.size in [OS_64,OS_S64] then
  128. begin
  129. if getsupreg(location.register64.reglo)<first_int_imreg then
  130. cg.ungetcpuregister(list,location.register64.reglo);
  131. if getsupreg(location.register64.reghi)<first_int_imreg then
  132. cg.ungetcpuregister(list,location.register64.reghi);
  133. end
  134. {$endif cpu64bitalu}
  135. else
  136. if getsupreg(location.register)<first_int_imreg then
  137. cg.ungetcpuregister(list,location.register);
  138. end;
  139. LOC_FPUREGISTER,
  140. LOC_CFPUREGISTER:
  141. begin
  142. if getsupreg(location.register)<first_fpu_imreg then
  143. cg.ungetcpuregister(list,location.register);
  144. end;
  145. LOC_MMREGISTER,
  146. LOC_CMMREGISTER :
  147. begin
  148. if getsupreg(location.register)<first_mm_imreg then
  149. cg.ungetcpuregister(list,location.register);
  150. end;
  151. LOC_REFERENCE,
  152. LOC_CREFERENCE :
  153. begin
  154. if paramanager.use_fixed_stack then
  155. location_freetemp(list,location);
  156. end;
  157. else
  158. internalerror(2004110211);
  159. end;
  160. end;
  161. procedure firstcomplex(p : tbinarynode);
  162. var
  163. fcl, fcr: longint;
  164. ncl, ncr: longint;
  165. begin
  166. { always calculate boolean AND and OR from left to right }
  167. if (p.nodetype in [orn,andn]) and
  168. is_boolean(p.left.resultdef) then
  169. begin
  170. if nf_swapped in p.flags then
  171. internalerror(200709253);
  172. end
  173. else
  174. begin
  175. fcl:=node_resources_fpu(p.left);
  176. fcr:=node_resources_fpu(p.right);
  177. ncl:=node_complexity(p.left);
  178. ncr:=node_complexity(p.right);
  179. { We swap left and right if
  180. a) right needs more floating point registers than left, and
  181. left needs more than 0 floating point registers (if it
  182. doesn't need any, swapping won't change the floating
  183. point register pressure)
  184. b) both left and right need an equal amount of floating
  185. point registers or right needs no floating point registers,
  186. and in addition right has a higher complexity than left
  187. (+- needs more integer registers, but not necessarily)
  188. }
  189. if ((fcr>fcl) and
  190. (fcl>0)) or
  191. (((fcr=fcl) or
  192. (fcr=0)) and
  193. (ncr>ncl)) then
  194. p.swapleftright
  195. end;
  196. end;
  197. procedure maketojumpboollabels(list: TAsmList; p: tnode; truelabel, falselabel: tasmlabel);
  198. {
  199. produces jumps to true respectively false labels using boolean expressions
  200. }
  201. var
  202. opsize : tcgsize;
  203. storepos : tfileposinfo;
  204. tmpreg : tregister;
  205. begin
  206. if nf_error in p.flags then
  207. exit;
  208. storepos:=current_filepos;
  209. current_filepos:=p.fileinfo;
  210. if is_boolean(p.resultdef) then
  211. begin
  212. if is_constboolnode(p) then
  213. begin
  214. if Tordconstnode(p).value.uvalue<>0 then
  215. cg.a_jmp_always(list,truelabel)
  216. else
  217. cg.a_jmp_always(list,falselabel)
  218. end
  219. else
  220. begin
  221. opsize:=def_cgsize(p.resultdef);
  222. case p.location.loc of
  223. LOC_SUBSETREG,LOC_CSUBSETREG,
  224. LOC_SUBSETREF,LOC_CSUBSETREF:
  225. begin
  226. tmpreg := cg.getintregister(list,OS_INT);
  227. hlcg.a_load_loc_reg(list,p.resultdef,osuinttype,p.location,tmpreg);
  228. cg.a_cmp_const_reg_label(list,OS_INT,OC_NE,0,tmpreg,truelabel);
  229. cg.a_jmp_always(list,falselabel);
  230. end;
  231. LOC_CREGISTER,LOC_REGISTER,LOC_CREFERENCE,LOC_REFERENCE :
  232. begin
  233. {$ifdef cpu64bitalu}
  234. if opsize in [OS_128,OS_S128] then
  235. begin
  236. hlcg.location_force_reg(list,p.location,p.resultdef,cgsize_orddef(opsize),true);
  237. tmpreg:=cg.getintregister(list,OS_64);
  238. cg.a_op_reg_reg_reg(list,OP_OR,OS_64,p.location.register128.reglo,p.location.register128.reghi,tmpreg);
  239. location_reset(p.location,LOC_REGISTER,OS_64);
  240. p.location.register:=tmpreg;
  241. opsize:=OS_64;
  242. end;
  243. {$else cpu64bitalu}
  244. if opsize in [OS_64,OS_S64] then
  245. begin
  246. hlcg.location_force_reg(list,p.location,p.resultdef,cgsize_orddef(opsize),true);
  247. tmpreg:=cg.getintregister(list,OS_32);
  248. cg.a_op_reg_reg_reg(list,OP_OR,OS_32,p.location.register64.reglo,p.location.register64.reghi,tmpreg);
  249. location_reset(p.location,LOC_REGISTER,OS_32);
  250. p.location.register:=tmpreg;
  251. opsize:=OS_32;
  252. end;
  253. {$endif cpu64bitalu}
  254. cg.a_cmp_const_loc_label(list,opsize,OC_NE,0,p.location,truelabel);
  255. cg.a_jmp_always(list,falselabel);
  256. end;
  257. LOC_JUMP:
  258. begin
  259. if truelabel<>p.location.truelabel then
  260. begin
  261. cg.a_label(list,p.location.truelabel);
  262. cg.a_jmp_always(list,truelabel);
  263. end;
  264. if falselabel<>p.location.falselabel then
  265. begin
  266. cg.a_label(list,p.location.falselabel);
  267. cg.a_jmp_always(list,falselabel);
  268. end;
  269. end;
  270. {$ifdef cpuflags}
  271. LOC_FLAGS :
  272. begin
  273. cg.a_jmp_flags(list,p.location.resflags,truelabel);
  274. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  275. cg.a_jmp_always(list,falselabel);
  276. end;
  277. {$endif cpuflags}
  278. else
  279. begin
  280. printnode(output,p);
  281. internalerror(200308241);
  282. end;
  283. end;
  284. end;
  285. location_reset_jump(p.location,truelabel,falselabel);
  286. end
  287. else
  288. internalerror(200112305);
  289. current_filepos:=storepos;
  290. end;
  291. (*
  292. This code needs fixing. It is not safe to use rgint; on the m68000 it
  293. would be rgaddr.
  294. procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  295. begin
  296. case t.loc of
  297. LOC_REGISTER:
  298. begin
  299. { can't be a regvar, since it would be LOC_CREGISTER then }
  300. exclude(regs,getsupreg(t.register));
  301. if t.register64.reghi<>NR_NO then
  302. exclude(regs,getsupreg(t.register64.reghi));
  303. end;
  304. LOC_CREFERENCE,LOC_REFERENCE:
  305. begin
  306. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  307. (getsupreg(t.reference.base) in cg.rgint.usableregs) then
  308. exclude(regs,getsupreg(t.reference.base));
  309. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  310. (getsupreg(t.reference.index) in cg.rgint.usableregs) then
  311. exclude(regs,getsupreg(t.reference.index));
  312. end;
  313. end;
  314. end;
  315. *)
  316. {*****************************************************************************
  317. TLocation
  318. *****************************************************************************}
  319. procedure register_maybe_adjust_setbase(list: TAsmList; opdef: tdef; var l: tlocation; setbase: aint);
  320. var
  321. tmpreg: tregister;
  322. begin
  323. if (setbase<>0) then
  324. begin
  325. if not(l.loc in [LOC_REGISTER,LOC_CREGISTER]) then
  326. internalerror(2007091502);
  327. { subtract the setbase }
  328. case l.loc of
  329. LOC_CREGISTER:
  330. begin
  331. tmpreg := hlcg.getintregister(list,opdef);
  332. hlcg.a_op_const_reg_reg(list,OP_SUB,opdef,setbase,l.register,tmpreg);
  333. l.loc:=LOC_REGISTER;
  334. l.register:=tmpreg;
  335. end;
  336. LOC_REGISTER:
  337. begin
  338. hlcg.a_op_const_reg(list,OP_SUB,opdef,setbase,l.register);
  339. end;
  340. end;
  341. end;
  342. end;
  343. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  344. var
  345. reg : tregister;
  346. begin
  347. if (l.loc<>LOC_MMREGISTER) and
  348. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  349. begin
  350. reg:=cg.getmmregister(list,OS_VECTOR);
  351. cg.a_loadmm_loc_reg(list,OS_VECTOR,l,reg,nil);
  352. location_freetemp(list,l);
  353. location_reset(l,LOC_MMREGISTER,OS_VECTOR);
  354. l.register:=reg;
  355. end;
  356. end;
  357. procedure location_allocate_register(list: TAsmList;out l: tlocation;def: tdef;constant: boolean);
  358. begin
  359. l.size:=def_cgsize(def);
  360. if (def.typ=floatdef) and
  361. not(cs_fp_emulation in current_settings.moduleswitches) then
  362. begin
  363. if use_vectorfpu(def) then
  364. begin
  365. if constant then
  366. location_reset(l,LOC_CMMREGISTER,l.size)
  367. else
  368. location_reset(l,LOC_MMREGISTER,l.size);
  369. l.register:=cg.getmmregister(list,l.size);
  370. end
  371. else
  372. begin
  373. if constant then
  374. location_reset(l,LOC_CFPUREGISTER,l.size)
  375. else
  376. location_reset(l,LOC_FPUREGISTER,l.size);
  377. l.register:=cg.getfpuregister(list,l.size);
  378. end;
  379. end
  380. else
  381. begin
  382. if constant then
  383. location_reset(l,LOC_CREGISTER,l.size)
  384. else
  385. location_reset(l,LOC_REGISTER,l.size);
  386. {$ifdef cpu64bitalu}
  387. if l.size in [OS_128,OS_S128,OS_F128] then
  388. begin
  389. l.register128.reglo:=cg.getintregister(list,OS_64);
  390. l.register128.reghi:=cg.getintregister(list,OS_64);
  391. end
  392. else
  393. {$else cpu64bitalu}
  394. if l.size in [OS_64,OS_S64,OS_F64] then
  395. begin
  396. l.register64.reglo:=cg.getintregister(list,OS_32);
  397. l.register64.reghi:=cg.getintregister(list,OS_32);
  398. end
  399. else
  400. {$endif cpu64bitalu}
  401. { Note: for widths of records (and maybe objects, classes, etc.) an
  402. address register could be set here, but that is later
  403. changed to an intregister neverthless when in the
  404. tcgassignmentnode thlcgobj.maybe_change_load_node_reg is
  405. called for the temporary node; so the workaround for now is
  406. to fix the symptoms... }
  407. l.register:=hlcg.getregisterfordef(list,def);
  408. end;
  409. end;
  410. {****************************************************************************
  411. Init/Finalize Code
  412. ****************************************************************************}
  413. { generates the code for incrementing the reference count of parameters and
  414. initialize out parameters }
  415. procedure init_paras(p:TObject;arg:pointer);
  416. var
  417. href : treference;
  418. hsym : tparavarsym;
  419. eldef : tdef;
  420. list : TAsmList;
  421. needs_inittable : boolean;
  422. begin
  423. list:=TAsmList(arg);
  424. if (tsym(p).typ=paravarsym) then
  425. begin
  426. needs_inittable:=is_managed_type(tparavarsym(p).vardef);
  427. if not needs_inittable then
  428. exit;
  429. case tparavarsym(p).varspez of
  430. vs_value :
  431. begin
  432. { variants are already handled by the call to fpc_variant_copy_overwrite if
  433. they are passed by reference }
  434. if not((tparavarsym(p).vardef.typ=variantdef) and
  435. paramanager.push_addr_param(tparavarsym(p).varspez,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)) then
  436. begin
  437. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,
  438. is_open_array(tparavarsym(p).vardef) or
  439. ((target_info.system in systems_caller_copy_addr_value_para) and
  440. paramanager.push_addr_param(vs_value,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)),
  441. sizeof(pint));
  442. if is_open_array(tparavarsym(p).vardef) then
  443. begin
  444. { open arrays do not contain correct element count in their rtti,
  445. the actual count must be passed separately. }
  446. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  447. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  448. if not assigned(hsym) then
  449. internalerror(201003031);
  450. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_addref_array');
  451. end
  452. else
  453. hlcg.g_incrrefcount(list,tparavarsym(p).vardef,href);
  454. end;
  455. end;
  456. vs_out :
  457. begin
  458. { we have no idea about the alignment at the callee side,
  459. and the user also cannot specify "unaligned" here, so
  460. assume worst case }
  461. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,true,1);
  462. if is_open_array(tparavarsym(p).vardef) then
  463. begin
  464. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  465. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  466. if not assigned(hsym) then
  467. internalerror(201103033);
  468. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_initialize_array');
  469. end
  470. else
  471. hlcg.g_initialize(list,tparavarsym(p).vardef,href);
  472. end;
  473. end;
  474. end;
  475. end;
  476. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation;def: tdef);
  477. begin
  478. case loc.loc of
  479. LOC_CREGISTER:
  480. begin
  481. {$ifdef cpu64bitalu}
  482. if loc.size in [OS_128,OS_S128] then
  483. begin
  484. loc.register128.reglo:=cg.getintregister(list,OS_64);
  485. loc.register128.reghi:=cg.getintregister(list,OS_64);
  486. end
  487. else
  488. {$else cpu64bitalu}
  489. if loc.size in [OS_64,OS_S64] then
  490. begin
  491. loc.register64.reglo:=cg.getintregister(list,OS_32);
  492. loc.register64.reghi:=cg.getintregister(list,OS_32);
  493. end
  494. else
  495. {$endif cpu64bitalu}
  496. if hlcg.def2regtyp(def)=R_ADDRESSREGISTER then
  497. loc.register:=hlcg.getaddressregister(list,def)
  498. else
  499. loc.register:=cg.getintregister(list,loc.size);
  500. end;
  501. LOC_CFPUREGISTER:
  502. begin
  503. loc.register:=cg.getfpuregister(list,loc.size);
  504. end;
  505. LOC_CMMREGISTER:
  506. begin
  507. loc.register:=cg.getmmregister(list,loc.size);
  508. end;
  509. end;
  510. end;
  511. procedure gen_alloc_regvar(list:TAsmList;sym: tabstractnormalvarsym; allocreg: boolean);
  512. var
  513. usedef: tdef;
  514. varloc: tai_varloc;
  515. begin
  516. if allocreg then
  517. begin
  518. if sym.typ=paravarsym then
  519. usedef:=tparavarsym(sym).paraloc[calleeside].def
  520. else
  521. usedef:=sym.vardef;
  522. gen_alloc_regloc(list,sym.initialloc,usedef);
  523. end;
  524. if (pi_has_label in current_procinfo.flags) then
  525. begin
  526. { Allocate register already, to prevent first allocation to be
  527. inside a loop }
  528. {$if defined(cpu64bitalu)}
  529. if sym.initialloc.size in [OS_128,OS_S128] then
  530. begin
  531. cg.a_reg_sync(list,sym.initialloc.register128.reglo);
  532. cg.a_reg_sync(list,sym.initialloc.register128.reghi);
  533. end
  534. else
  535. {$elseif defined(cpu32bitalu)}
  536. if sym.initialloc.size in [OS_64,OS_S64] then
  537. begin
  538. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  539. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  540. end
  541. else
  542. {$elseif defined(cpu16bitalu)}
  543. if sym.initialloc.size in [OS_64,OS_S64] then
  544. begin
  545. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  546. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reglo));
  547. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  548. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reghi));
  549. end
  550. else
  551. if sym.initialloc.size in [OS_32,OS_S32] then
  552. begin
  553. cg.a_reg_sync(list,sym.initialloc.register);
  554. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  555. end
  556. else
  557. {$elseif defined(cpu8bitalu)}
  558. if sym.initialloc.size in [OS_64,OS_S64] then
  559. begin
  560. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  561. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reglo));
  562. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register64.reglo)));
  563. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register64.reglo))));
  564. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  565. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reghi));
  566. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register64.reghi)));
  567. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register64.reghi))));
  568. end
  569. else
  570. if sym.initialloc.size in [OS_32,OS_S32] then
  571. begin
  572. cg.a_reg_sync(list,sym.initialloc.register);
  573. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  574. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register)));
  575. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register))));
  576. end
  577. else
  578. if sym.initialloc.size in [OS_16,OS_S16] then
  579. begin
  580. cg.a_reg_sync(list,sym.initialloc.register);
  581. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  582. end
  583. else
  584. {$endif}
  585. cg.a_reg_sync(list,sym.initialloc.register);
  586. end;
  587. {$ifdef cpu64bitalu}
  588. if (sym.initialloc.size in [OS_128,OS_S128]) then
  589. varloc:=tai_varloc.create128(sym,sym.initialloc.register,sym.initialloc.registerhi)
  590. {$else cpu64bitalu}
  591. if (sym.initialloc.size in [OS_64,OS_S64]) then
  592. varloc:=tai_varloc.create64(sym,sym.initialloc.register,sym.initialloc.registerhi)
  593. {$endif cpu64bitalu}
  594. else
  595. varloc:=tai_varloc.create(sym,sym.initialloc.register);
  596. list.concat(varloc);
  597. end;
  598. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  599. procedure unget_para(const paraloc:TCGParaLocation);
  600. begin
  601. case paraloc.loc of
  602. LOC_REGISTER :
  603. begin
  604. if getsupreg(paraloc.register)<first_int_imreg then
  605. cg.ungetcpuregister(list,paraloc.register);
  606. end;
  607. LOC_MMREGISTER :
  608. begin
  609. if getsupreg(paraloc.register)<first_mm_imreg then
  610. cg.ungetcpuregister(list,paraloc.register);
  611. end;
  612. LOC_FPUREGISTER :
  613. begin
  614. if getsupreg(paraloc.register)<first_fpu_imreg then
  615. cg.ungetcpuregister(list,paraloc.register);
  616. end;
  617. end;
  618. end;
  619. var
  620. paraloc : pcgparalocation;
  621. href : treference;
  622. sizeleft : aint;
  623. tempref : treference;
  624. {$ifdef mips}
  625. //tmpreg : tregister;
  626. {$endif mips}
  627. {$ifndef cpu64bitalu}
  628. tempreg : tregister;
  629. reg64 : tregister64;
  630. {$if defined(cpu8bitalu)}
  631. curparaloc : PCGParaLocation;
  632. {$endif defined(cpu8bitalu)}
  633. {$endif not cpu64bitalu}
  634. begin
  635. paraloc:=para.location;
  636. if not assigned(paraloc) then
  637. internalerror(200408203);
  638. { skip e.g. empty records }
  639. if (paraloc^.loc = LOC_VOID) then
  640. exit;
  641. case destloc.loc of
  642. LOC_REFERENCE :
  643. begin
  644. { If the parameter location is reused we don't need to copy
  645. anything }
  646. if not reusepara then
  647. begin
  648. href:=destloc.reference;
  649. sizeleft:=para.intsize;
  650. while assigned(paraloc) do
  651. begin
  652. if (paraloc^.size=OS_NO) then
  653. begin
  654. { Can only be a reference that contains the rest
  655. of the parameter }
  656. if (paraloc^.loc<>LOC_REFERENCE) or
  657. assigned(paraloc^.next) then
  658. internalerror(2005013010);
  659. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  660. inc(href.offset,sizeleft);
  661. sizeleft:=0;
  662. end
  663. else
  664. begin
  665. cg.a_load_cgparaloc_ref(list,paraloc^,href,tcgsize2size[paraloc^.size],destloc.reference.alignment);
  666. inc(href.offset,TCGSize2Size[paraloc^.size]);
  667. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  668. end;
  669. unget_para(paraloc^);
  670. paraloc:=paraloc^.next;
  671. end;
  672. end;
  673. end;
  674. LOC_REGISTER,
  675. LOC_CREGISTER :
  676. begin
  677. {$ifdef cpu64bitalu}
  678. if (para.size in [OS_128,OS_S128,OS_F128]) and
  679. ({ in case of fpu emulation, or abi's that pass fpu values
  680. via integer registers }
  681. (vardef.typ=floatdef) or
  682. is_methodpointer(vardef) or
  683. is_record(vardef)) then
  684. begin
  685. case paraloc^.loc of
  686. LOC_REGISTER,
  687. LOC_MMREGISTER:
  688. begin
  689. if not assigned(paraloc^.next) then
  690. internalerror(200410104);
  691. if (target_info.endian=ENDIAN_BIG) then
  692. begin
  693. { paraloc^ -> high
  694. paraloc^.next -> low }
  695. unget_para(paraloc^);
  696. gen_alloc_regloc(list,destloc,vardef);
  697. { reg->reg, alignment is irrelevant }
  698. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reghi,8);
  699. unget_para(paraloc^.next^);
  700. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reglo,8);
  701. end
  702. else
  703. begin
  704. { paraloc^ -> low
  705. paraloc^.next -> high }
  706. unget_para(paraloc^);
  707. gen_alloc_regloc(list,destloc,vardef);
  708. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reglo,8);
  709. unget_para(paraloc^.next^);
  710. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reghi,8);
  711. end;
  712. end;
  713. LOC_REFERENCE:
  714. begin
  715. gen_alloc_regloc(list,destloc,vardef);
  716. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment,[]);
  717. cg128.a_load128_ref_reg(list,href,destloc.register128);
  718. unget_para(paraloc^);
  719. end;
  720. else
  721. internalerror(2012090607);
  722. end
  723. end
  724. else
  725. {$else cpu64bitalu}
  726. if (para.size in [OS_64,OS_S64,OS_F64]) and
  727. (is_64bit(vardef) or
  728. { in case of fpu emulation, or abi's that pass fpu values
  729. via integer registers }
  730. (vardef.typ=floatdef) or
  731. is_methodpointer(vardef) or
  732. is_record(vardef)) then
  733. begin
  734. case paraloc^.loc of
  735. LOC_REGISTER:
  736. begin
  737. case para.locations_count of
  738. {$if defined(cpu8bitalu)}
  739. { 8 paralocs? }
  740. 8:
  741. if (target_info.endian=ENDIAN_BIG) then
  742. begin
  743. { is there any big endian 8 bit ALU/16 bit Addr CPU? }
  744. internalerror(2015041003);
  745. { paraloc^ -> high
  746. paraloc^.next^.next^.next^.next -> low }
  747. unget_para(paraloc^);
  748. gen_alloc_regloc(list,destloc,vardef);
  749. { reg->reg, alignment is irrelevant }
  750. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,GetNextReg(destloc.register64.reghi),1);
  751. unget_para(paraloc^.next^);
  752. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,destloc.register64.reghi,1);
  753. unget_para(paraloc^.next^.next^);
  754. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,GetNextReg(destloc.register64.reglo),1);
  755. unget_para(paraloc^.next^.next^.next^);
  756. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,destloc.register64.reglo,1);
  757. end
  758. else
  759. begin
  760. { paraloc^ -> low
  761. paraloc^.next^.next^.next^.next -> high }
  762. curparaloc:=paraloc;
  763. unget_para(curparaloc^);
  764. gen_alloc_regloc(list,destloc,vardef);
  765. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^,destloc.register64.reglo,2);
  766. unget_para(curparaloc^.next^);
  767. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^,GetNextReg(destloc.register64.reglo),1);
  768. unget_para(curparaloc^.next^.next^);
  769. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,GetNextReg(GetNextReg(destloc.register64.reglo)),1);
  770. unget_para(curparaloc^.next^.next^.next^);
  771. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^.next^,GetNextReg(GetNextReg(GetNextReg(destloc.register64.reglo))),1);
  772. curparaloc:=paraloc^.next^.next^.next^.next;
  773. unget_para(curparaloc^);
  774. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^,destloc.register64.reghi,2);
  775. unget_para(curparaloc^.next^);
  776. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^,GetNextReg(destloc.register64.reghi),1);
  777. unget_para(curparaloc^.next^.next^);
  778. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,GetNextReg(GetNextReg(destloc.register64.reghi)),1);
  779. unget_para(curparaloc^.next^.next^.next^);
  780. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^.next^,GetNextReg(GetNextReg(GetNextReg(destloc.register64.reghi))),1);
  781. end;
  782. {$endif defined(cpu8bitalu)}
  783. {$if defined(cpu16bitalu) or defined(cpu8bitalu)}
  784. { 4 paralocs? }
  785. 4:
  786. if (target_info.endian=ENDIAN_BIG) then
  787. begin
  788. { paraloc^ -> high
  789. paraloc^.next^.next -> low }
  790. unget_para(paraloc^);
  791. gen_alloc_regloc(list,destloc,vardef);
  792. { reg->reg, alignment is irrelevant }
  793. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,GetNextReg(destloc.register64.reghi),2);
  794. unget_para(paraloc^.next^);
  795. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,destloc.register64.reghi,2);
  796. unget_para(paraloc^.next^.next^);
  797. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,GetNextReg(destloc.register64.reglo),2);
  798. unget_para(paraloc^.next^.next^.next^);
  799. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,destloc.register64.reglo,2);
  800. end
  801. else
  802. begin
  803. { paraloc^ -> low
  804. paraloc^.next^.next -> high }
  805. unget_para(paraloc^);
  806. gen_alloc_regloc(list,destloc,vardef);
  807. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,destloc.register64.reglo,2);
  808. unget_para(paraloc^.next^);
  809. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,GetNextReg(destloc.register64.reglo),2);
  810. unget_para(paraloc^.next^.next^);
  811. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,destloc.register64.reghi,2);
  812. unget_para(paraloc^.next^.next^.next^);
  813. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,GetNextReg(destloc.register64.reghi),2);
  814. end;
  815. {$endif defined(cpu16bitalu) or defined(cpu8bitalu)}
  816. 2:
  817. if (target_info.endian=ENDIAN_BIG) then
  818. begin
  819. { paraloc^ -> high
  820. paraloc^.next -> low }
  821. unget_para(paraloc^);
  822. gen_alloc_regloc(list,destloc,vardef);
  823. { reg->reg, alignment is irrelevant }
  824. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reghi,4);
  825. unget_para(paraloc^.next^);
  826. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reglo,4);
  827. end
  828. else
  829. begin
  830. { paraloc^ -> low
  831. paraloc^.next -> high }
  832. unget_para(paraloc^);
  833. gen_alloc_regloc(list,destloc,vardef);
  834. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reglo,4);
  835. unget_para(paraloc^.next^);
  836. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reghi,4);
  837. end;
  838. else
  839. { unexpected number of paralocs }
  840. internalerror(200410104);
  841. end;
  842. end;
  843. LOC_REFERENCE:
  844. begin
  845. gen_alloc_regloc(list,destloc,vardef);
  846. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment,[]);
  847. cg64.a_load64_ref_reg(list,href,destloc.register64);
  848. unget_para(paraloc^);
  849. end;
  850. else
  851. internalerror(2005101501);
  852. end
  853. end
  854. else
  855. {$endif cpu64bitalu}
  856. begin
  857. if assigned(paraloc^.next) then
  858. begin
  859. if (destloc.size in [OS_PAIR,OS_SPAIR]) and
  860. (para.Size in [OS_PAIR,OS_SPAIR]) then
  861. begin
  862. unget_para(paraloc^);
  863. gen_alloc_regloc(list,destloc,vardef);
  864. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^,destloc.register,sizeof(aint));
  865. unget_para(paraloc^.Next^);
  866. {$if defined(cpu16bitalu) or defined(cpu8bitalu)}
  867. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,GetNextReg(destloc.register),sizeof(aint));
  868. {$else}
  869. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,destloc.registerhi,sizeof(aint));
  870. {$endif}
  871. end
  872. {$if defined(cpu8bitalu)}
  873. else if (destloc.size in [OS_32,OS_S32]) and
  874. (para.Size in [OS_32,OS_S32]) then
  875. begin
  876. unget_para(paraloc^);
  877. gen_alloc_regloc(list,destloc,vardef);
  878. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^,destloc.register,sizeof(aint));
  879. unget_para(paraloc^.Next^);
  880. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^,GetNextReg(destloc.register),sizeof(aint));
  881. unget_para(paraloc^.Next^.Next^);
  882. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^.Next^,GetNextReg(GetNextReg(destloc.register)),sizeof(aint));
  883. unget_para(paraloc^.Next^.Next^.Next^);
  884. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^.Next^.Next^,GetNextReg(GetNextReg(GetNextReg(destloc.register))),sizeof(aint));
  885. end
  886. {$endif defined(cpu8bitalu)}
  887. else
  888. begin
  889. { this can happen if a parameter is spread over
  890. multiple paralocs, e.g. if a record with two single
  891. fields must be passed in two single precision
  892. registers }
  893. { does it fit in the register of destloc? }
  894. sizeleft:=para.intsize;
  895. if sizeleft<>vardef.size then
  896. internalerror(2014122806);
  897. if sizeleft<>tcgsize2size[destloc.size] then
  898. internalerror(200410105);
  899. { store everything first to memory, then load it in
  900. destloc }
  901. tg.gettemp(list,sizeleft,sizeleft,tt_persistent,tempref);
  902. gen_alloc_regloc(list,destloc,vardef);
  903. while sizeleft>0 do
  904. begin
  905. if not assigned(paraloc) then
  906. internalerror(2014122807);
  907. unget_para(paraloc^);
  908. cg.a_load_cgparaloc_ref(list,paraloc^,tempref,sizeleft,newalignment(para.alignment,para.intsize-sizeleft));
  909. if (paraloc^.size=OS_NO) and
  910. assigned(paraloc^.next) then
  911. internalerror(2014122805);
  912. inc(tempref.offset,tcgsize2size[paraloc^.size]);
  913. dec(sizeleft,tcgsize2size[paraloc^.size]);
  914. paraloc:=paraloc^.next;
  915. end;
  916. dec(tempref.offset,para.intsize);
  917. cg.a_load_ref_reg(list,para.size,para.size,tempref,destloc.register);
  918. tg.ungettemp(list,tempref);
  919. end;
  920. end
  921. else
  922. begin
  923. unget_para(paraloc^);
  924. gen_alloc_regloc(list,destloc,vardef);
  925. { we can't directly move regular registers into fpu
  926. registers }
  927. if getregtype(paraloc^.register)=R_FPUREGISTER then
  928. begin
  929. { store everything first to memory, then load it in
  930. destloc }
  931. tg.gettemp(list,tcgsize2size[paraloc^.size],para.intsize,tt_persistent,tempref);
  932. cg.a_load_cgparaloc_ref(list,paraloc^,tempref,tcgsize2size[paraloc^.size],tempref.alignment);
  933. cg.a_load_ref_reg(list,int_cgsize(tcgsize2size[paraloc^.size]),destloc.size,tempref,destloc.register);
  934. tg.ungettemp(list,tempref);
  935. end
  936. else
  937. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,sizeof(aint));
  938. end;
  939. end;
  940. end;
  941. LOC_FPUREGISTER,
  942. LOC_CFPUREGISTER :
  943. begin
  944. {$ifdef mips}
  945. if (destloc.size = paraloc^.Size) and
  946. (paraloc^.Loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER,LOC_REFERENCE,LOC_CREFERENCE]) then
  947. begin
  948. unget_para(paraloc^);
  949. gen_alloc_regloc(list,destloc,vardef);
  950. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,para.alignment);
  951. end
  952. else if (destloc.size = OS_F32) and
  953. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  954. begin
  955. gen_alloc_regloc(list,destloc,vardef);
  956. unget_para(paraloc^);
  957. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,destloc.register));
  958. end
  959. { TODO: Produces invalid code, needs fixing together with regalloc setup. }
  960. {
  961. else if (destloc.size = OS_F64) and
  962. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) and
  963. (paraloc^.next^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  964. begin
  965. gen_alloc_regloc(list,destloc,vardef);
  966. tmpreg:=destloc.register;
  967. unget_para(paraloc^);
  968. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,tmpreg));
  969. setsupreg(tmpreg,getsupreg(tmpreg)+1);
  970. unget_para(paraloc^.next^);
  971. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.Next^.register,tmpreg));
  972. end
  973. }
  974. else
  975. begin
  976. sizeleft := TCGSize2Size[destloc.size];
  977. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  978. href:=tempref;
  979. while assigned(paraloc) do
  980. begin
  981. unget_para(paraloc^);
  982. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  983. inc(href.offset,TCGSize2Size[paraloc^.size]);
  984. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  985. paraloc:=paraloc^.next;
  986. end;
  987. gen_alloc_regloc(list,destloc,vardef);
  988. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  989. tg.UnGetTemp(list,tempref);
  990. end;
  991. {$else mips}
  992. {$if defined(sparc) or defined(arm)}
  993. { Arm and Sparc passes floats in int registers, when loading to fpu register
  994. we need a temp }
  995. sizeleft := TCGSize2Size[destloc.size];
  996. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  997. href:=tempref;
  998. while assigned(paraloc) do
  999. begin
  1000. unget_para(paraloc^);
  1001. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1002. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1003. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1004. paraloc:=paraloc^.next;
  1005. end;
  1006. gen_alloc_regloc(list,destloc,vardef);
  1007. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1008. tg.UnGetTemp(list,tempref);
  1009. {$else defined(sparc) or defined(arm)}
  1010. unget_para(paraloc^);
  1011. gen_alloc_regloc(list,destloc,vardef);
  1012. { from register to register -> alignment is irrelevant }
  1013. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1014. if assigned(paraloc^.next) then
  1015. internalerror(200410109);
  1016. {$endif defined(sparc) or defined(arm)}
  1017. {$endif mips}
  1018. end;
  1019. LOC_MMREGISTER,
  1020. LOC_CMMREGISTER :
  1021. begin
  1022. {$ifndef cpu64bitalu}
  1023. { ARM vfp floats are passed in integer registers }
  1024. if (para.size=OS_F64) and
  1025. (paraloc^.size in [OS_32,OS_S32]) and
  1026. use_vectorfpu(vardef) then
  1027. begin
  1028. { we need 2x32bit reg }
  1029. if not assigned(paraloc^.next) or
  1030. assigned(paraloc^.next^.next) then
  1031. internalerror(2009112421);
  1032. unget_para(paraloc^.next^);
  1033. case paraloc^.next^.loc of
  1034. LOC_REGISTER:
  1035. tempreg:=paraloc^.next^.register;
  1036. LOC_REFERENCE:
  1037. begin
  1038. tempreg:=cg.getintregister(list,OS_32);
  1039. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,tempreg,4);
  1040. end;
  1041. else
  1042. internalerror(2012051301);
  1043. end;
  1044. { don't free before the above, because then the getintregister
  1045. could reallocate this register and overwrite it }
  1046. unget_para(paraloc^);
  1047. gen_alloc_regloc(list,destloc,vardef);
  1048. if (target_info.endian=endian_big) then
  1049. { paraloc^ -> high
  1050. paraloc^.next -> low }
  1051. reg64:=joinreg64(tempreg,paraloc^.register)
  1052. else
  1053. reg64:=joinreg64(paraloc^.register,tempreg);
  1054. cg64.a_loadmm_intreg64_reg(list,OS_F64,reg64,destloc.register);
  1055. end
  1056. else
  1057. {$endif not cpu64bitalu}
  1058. begin
  1059. if not assigned(paraloc^.next) then
  1060. begin
  1061. unget_para(paraloc^);
  1062. gen_alloc_regloc(list,destloc,vardef);
  1063. { from register to register -> alignment is irrelevant }
  1064. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1065. end
  1066. else
  1067. begin
  1068. internalerror(200410108);
  1069. end;
  1070. { data could come in two memory locations, for now
  1071. we simply ignore the sanity check (FK)
  1072. if assigned(paraloc^.next) then
  1073. internalerror(200410108);
  1074. }
  1075. end;
  1076. end;
  1077. else
  1078. internalerror(2010052903);
  1079. end;
  1080. end;
  1081. procedure gen_load_para_value(list:TAsmList);
  1082. procedure get_para(const paraloc:TCGParaLocation);
  1083. begin
  1084. case paraloc.loc of
  1085. LOC_REGISTER :
  1086. begin
  1087. if getsupreg(paraloc.register)<first_int_imreg then
  1088. cg.getcpuregister(list,paraloc.register);
  1089. end;
  1090. LOC_MMREGISTER :
  1091. begin
  1092. if getsupreg(paraloc.register)<first_mm_imreg then
  1093. cg.getcpuregister(list,paraloc.register);
  1094. end;
  1095. LOC_FPUREGISTER :
  1096. begin
  1097. if getsupreg(paraloc.register)<first_fpu_imreg then
  1098. cg.getcpuregister(list,paraloc.register);
  1099. end;
  1100. end;
  1101. end;
  1102. var
  1103. i : longint;
  1104. currpara : tparavarsym;
  1105. paraloc : pcgparalocation;
  1106. begin
  1107. if (po_assembler in current_procinfo.procdef.procoptions) or
  1108. { exceptfilters have a single hidden 'parentfp' parameter, which
  1109. is handled by tcg.g_proc_entry. }
  1110. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  1111. exit;
  1112. { Allocate registers used by parameters }
  1113. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1114. begin
  1115. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1116. paraloc:=currpara.paraloc[calleeside].location;
  1117. while assigned(paraloc) do
  1118. begin
  1119. if paraloc^.loc in [LOC_REGISTER,LOC_FPUREGISTER,LOC_MMREGISTER] then
  1120. get_para(paraloc^);
  1121. paraloc:=paraloc^.next;
  1122. end;
  1123. end;
  1124. { Copy parameters to local references/registers }
  1125. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1126. begin
  1127. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1128. { don't use currpara.vardef, as this will be wrong in case of
  1129. call-by-reference parameters (it won't contain the pointerdef) }
  1130. gen_load_cgpara_loc(list,currpara.paraloc[calleeside].def,currpara.paraloc[calleeside],currpara.initialloc,paramanager.param_use_paraloc(currpara.paraloc[calleeside]));
  1131. { gen_load_cgpara_loc() already allocated the initialloc
  1132. -> don't allocate again }
  1133. if currpara.initialloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMREGISTER] then
  1134. begin
  1135. gen_alloc_regvar(list,currpara,false);
  1136. hlcg.varsym_set_localloc(list,currpara);
  1137. end;
  1138. end;
  1139. { generate copies of call by value parameters, must be done before
  1140. the initialization and body is parsed because the refcounts are
  1141. incremented using the local copies }
  1142. current_procinfo.procdef.parast.SymList.ForEachCall(@hlcg.g_copyvalueparas,list);
  1143. if not(po_assembler in current_procinfo.procdef.procoptions) then
  1144. begin
  1145. { initialize refcounted paras, and trash others. Needed here
  1146. instead of in gen_initialize_code, because when a reference is
  1147. intialised or trashed while the pointer to that reference is kept
  1148. in a regvar, we add a register move and that one again has to
  1149. come after the parameter loading code as far as the register
  1150. allocator is concerned }
  1151. current_procinfo.procdef.parast.SymList.ForEachCall(@init_paras,list);
  1152. end;
  1153. end;
  1154. {****************************************************************************
  1155. Entry/Exit
  1156. ****************************************************************************}
  1157. procedure alloc_proc_symbol(pd: tprocdef);
  1158. var
  1159. item : TCmdStrListItem;
  1160. begin
  1161. item := TCmdStrListItem(pd.aliasnames.first);
  1162. while assigned(item) do
  1163. begin
  1164. { The condition to use global or local symbol must match
  1165. the code written in hlcg.gen_proc_symbol to
  1166. avoid change from AB_LOCAL to AB_GLOBAL, which generates
  1167. erroneous code (at least for targets using GOT) }
  1168. if (cs_profile in current_settings.moduleswitches) or
  1169. (po_global in current_procinfo.procdef.procoptions) then
  1170. current_asmdata.DefineAsmSymbol(item.str,AB_GLOBAL,AT_FUNCTION,pd)
  1171. else
  1172. current_asmdata.DefineAsmSymbol(item.str,AB_LOCAL,AT_FUNCTION,pd);
  1173. item := TCmdStrListItem(item.next);
  1174. end;
  1175. end;
  1176. procedure release_proc_symbol(pd:tprocdef);
  1177. var
  1178. idx : longint;
  1179. item : TCmdStrListItem;
  1180. begin
  1181. item:=TCmdStrListItem(pd.aliasnames.first);
  1182. while assigned(item) do
  1183. begin
  1184. idx:=current_asmdata.AsmSymbolDict.findindexof(item.str);
  1185. if idx>=0 then
  1186. current_asmdata.AsmSymbolDict.Delete(idx);
  1187. item:=TCmdStrListItem(item.next);
  1188. end;
  1189. end;
  1190. procedure gen_proc_entry_code(list:TAsmList);
  1191. var
  1192. hitemp,
  1193. lotemp, stack_frame_size : longint;
  1194. begin
  1195. { generate call frame marker for dwarf call frame info }
  1196. current_asmdata.asmcfi.start_frame(list);
  1197. { All temps are know, write offsets used for information }
  1198. if (cs_asm_source in current_settings.globalswitches) and
  1199. (current_procinfo.tempstart<>tg.lasttemp) then
  1200. begin
  1201. if tg.direction>0 then
  1202. begin
  1203. lotemp:=current_procinfo.tempstart;
  1204. hitemp:=tg.lasttemp;
  1205. end
  1206. else
  1207. begin
  1208. lotemp:=tg.lasttemp;
  1209. hitemp:=current_procinfo.tempstart;
  1210. end;
  1211. list.concat(Tai_comment.Create(strpnew('Temps allocated between '+std_regname(current_procinfo.framepointer)+
  1212. tostr_with_plus(lotemp)+' and '+std_regname(current_procinfo.framepointer)+tostr_with_plus(hitemp))));
  1213. end;
  1214. { generate target specific proc entry code }
  1215. stack_frame_size := current_procinfo.calc_stackframe_size;
  1216. if (stack_frame_size <> 0) and
  1217. (po_nostackframe in current_procinfo.procdef.procoptions) then
  1218. message1(parser_e_nostackframe_with_locals,tostr(stack_frame_size));
  1219. hlcg.g_proc_entry(list,stack_frame_size,(po_nostackframe in current_procinfo.procdef.procoptions));
  1220. end;
  1221. procedure gen_proc_exit_code(list:TAsmList);
  1222. var
  1223. parasize : longint;
  1224. begin
  1225. { c style clearstack does not need to remove parameters from the stack, only the
  1226. return value when it was pushed by arguments }
  1227. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1228. begin
  1229. parasize:=0;
  1230. { For safecall functions with safecall-exceptions enabled the funcret is always returned as a para
  1231. which is considered a normal para on the c-side, so the funcret has to be pop'ed normally. }
  1232. if not ( (current_procinfo.procdef.proccalloption=pocall_safecall) and
  1233. (tf_safecall_exceptions in target_info.flags) ) and
  1234. paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1235. inc(parasize,sizeof(pint));
  1236. end
  1237. else
  1238. begin
  1239. parasize:=current_procinfo.para_stack_size;
  1240. { the parent frame pointer para has to be removed by the caller in
  1241. case of Delphi-style parent frame pointer passing }
  1242. if not paramanager.use_fixed_stack and
  1243. (po_delphi_nested_cc in current_procinfo.procdef.procoptions) then
  1244. dec(parasize,sizeof(pint));
  1245. end;
  1246. { generate target specific proc exit code }
  1247. hlcg.g_proc_exit(list,parasize,(po_nostackframe in current_procinfo.procdef.procoptions));
  1248. { release return registers, needed for optimizer }
  1249. if not is_void(current_procinfo.procdef.returndef) then
  1250. paramanager.freecgpara(list,current_procinfo.procdef.funcretloc[calleeside]);
  1251. { end of frame marker for call frame info }
  1252. current_asmdata.asmcfi.end_frame(list);
  1253. end;
  1254. procedure gen_save_used_regs(list:TAsmList);
  1255. begin
  1256. { Pure assembler routines need to save the registers themselves }
  1257. if (po_assembler in current_procinfo.procdef.procoptions) then
  1258. exit;
  1259. { oldfpccall expects all registers to be destroyed }
  1260. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1261. cg.g_save_registers(list);
  1262. end;
  1263. procedure gen_restore_used_regs(list:TAsmList);
  1264. begin
  1265. { Pure assembler routines need to save the registers themselves }
  1266. if (po_assembler in current_procinfo.procdef.procoptions) then
  1267. exit;
  1268. { oldfpccall expects all registers to be destroyed }
  1269. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1270. cg.g_restore_registers(list);
  1271. end;
  1272. {****************************************************************************
  1273. Const Data
  1274. ****************************************************************************}
  1275. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  1276. var
  1277. i : longint;
  1278. highsym,
  1279. sym : tsym;
  1280. vs : tabstractnormalvarsym;
  1281. ptrdef : tdef;
  1282. isaddr : boolean;
  1283. begin
  1284. for i:=0 to st.SymList.Count-1 do
  1285. begin
  1286. sym:=tsym(st.SymList[i]);
  1287. case sym.typ of
  1288. staticvarsym :
  1289. begin
  1290. vs:=tabstractnormalvarsym(sym);
  1291. { The code in loadnode.pass_generatecode will create the
  1292. LOC_REFERENCE instead for all none register variables. This is
  1293. required because we can't store an asmsymbol in the localloc because
  1294. the asmsymbol is invalid after an unit is compiled. This gives
  1295. problems when this procedure is inlined in another unit (PFV) }
  1296. if vs.is_regvar(false) then
  1297. begin
  1298. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1299. vs.initialloc.size:=def_cgsize(vs.vardef);
  1300. gen_alloc_regvar(list,vs,true);
  1301. hlcg.varsym_set_localloc(list,vs);
  1302. end;
  1303. end;
  1304. paravarsym :
  1305. begin
  1306. vs:=tabstractnormalvarsym(sym);
  1307. { Parameters passed to assembler procedures need to be kept
  1308. in the original location }
  1309. if (po_assembler in pd.procoptions) then
  1310. tparavarsym(vs).paraloc[calleeside].get_location(vs.initialloc)
  1311. { exception filters receive their frame pointer as a parameter }
  1312. else if (pd.proctypeoption=potype_exceptfilter) and
  1313. (vo_is_parentfp in vs.varoptions) then
  1314. begin
  1315. location_reset(vs.initialloc,LOC_REGISTER,OS_ADDR);
  1316. vs.initialloc.register:=NR_FRAME_POINTER_REG;
  1317. end
  1318. else
  1319. begin
  1320. { if an open array is used, also its high parameter is used,
  1321. since the hidden high parameters are inserted after the corresponding symbols,
  1322. we can increase the ref. count here }
  1323. if is_open_array(vs.vardef) or is_array_of_const(vs.vardef) then
  1324. begin
  1325. highsym:=get_high_value_sym(tparavarsym(vs));
  1326. if assigned(highsym) then
  1327. inc(highsym.refs);
  1328. end;
  1329. isaddr:=paramanager.push_addr_param(vs.varspez,vs.vardef,pd.proccalloption);
  1330. if isaddr then
  1331. vs.initialloc.size:=def_cgsize(voidpointertype)
  1332. else
  1333. vs.initialloc.size:=def_cgsize(vs.vardef);
  1334. if vs.is_regvar(isaddr) then
  1335. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable]
  1336. else
  1337. begin
  1338. vs.initialloc.loc:=LOC_REFERENCE;
  1339. { Reuse the parameter location for values to are at a single location on the stack }
  1340. if paramanager.param_use_paraloc(tparavarsym(vs).paraloc[calleeside]) then
  1341. begin
  1342. hlcg.paravarsym_set_initialloc_to_paraloc(tparavarsym(vs));
  1343. end
  1344. else
  1345. begin
  1346. if isaddr then
  1347. begin
  1348. ptrdef:=cpointerdef.getreusable(vs.vardef);
  1349. tg.GetLocal(list,ptrdef.size,ptrdef,vs.initialloc.reference)
  1350. end
  1351. else
  1352. tg.GetLocal(list,vs.getsize,tparavarsym(vs).paraloc[calleeside].alignment,vs.vardef,vs.initialloc.reference);
  1353. end;
  1354. end;
  1355. end;
  1356. hlcg.varsym_set_localloc(list,vs);
  1357. end;
  1358. localvarsym :
  1359. begin
  1360. vs:=tabstractnormalvarsym(sym);
  1361. vs.initialloc.size:=def_cgsize(vs.vardef);
  1362. if ([po_assembler,po_nostackframe] * pd.procoptions = [po_assembler,po_nostackframe]) and
  1363. (vo_is_funcret in vs.varoptions) then
  1364. begin
  1365. paramanager.create_funcretloc_info(pd,calleeside);
  1366. if assigned(pd.funcretloc[calleeside].location^.next) then
  1367. begin
  1368. { can't replace references to "result" with a complex
  1369. location expression inside assembler code }
  1370. location_reset(vs.initialloc,LOC_INVALID,OS_NO);
  1371. end
  1372. else
  1373. pd.funcretloc[calleeside].get_location(vs.initialloc);
  1374. end
  1375. else if (m_delphi in current_settings.modeswitches) and
  1376. (po_assembler in pd.procoptions) and
  1377. (vo_is_funcret in vs.varoptions) and
  1378. (vs.refs=0) then
  1379. begin
  1380. { not referenced, so don't allocate. Use dummy to }
  1381. { avoid ie's later on because of LOC_INVALID }
  1382. vs.initialloc.loc:=LOC_REGISTER;
  1383. vs.initialloc.size:=OS_INT;
  1384. vs.initialloc.register:=NR_FUNCTION_RESULT_REG;
  1385. end
  1386. else if vs.is_regvar(false) then
  1387. begin
  1388. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1389. gen_alloc_regvar(list,vs,true);
  1390. end
  1391. else
  1392. begin
  1393. vs.initialloc.loc:=LOC_REFERENCE;
  1394. tg.GetLocal(list,vs.getsize,vs.vardef,vs.initialloc.reference);
  1395. end;
  1396. hlcg.varsym_set_localloc(list,vs);
  1397. end;
  1398. end;
  1399. end;
  1400. end;
  1401. procedure add_regvars(var rv: tusedregvars; const location: tlocation);
  1402. begin
  1403. case location.loc of
  1404. LOC_CREGISTER:
  1405. {$if defined(cpu64bitalu)}
  1406. if location.size in [OS_128,OS_S128] then
  1407. begin
  1408. rv.intregvars.addnodup(getsupreg(location.register128.reglo));
  1409. rv.intregvars.addnodup(getsupreg(location.register128.reghi));
  1410. end
  1411. else
  1412. {$elseif defined(cpu32bitalu)}
  1413. if location.size in [OS_64,OS_S64] then
  1414. begin
  1415. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1416. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1417. end
  1418. else
  1419. {$elseif defined(cpu16bitalu)}
  1420. if location.size in [OS_64,OS_S64] then
  1421. begin
  1422. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1423. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reglo)));
  1424. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1425. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reghi)));
  1426. end
  1427. else
  1428. if location.size in [OS_32,OS_S32] then
  1429. begin
  1430. rv.intregvars.addnodup(getsupreg(location.register));
  1431. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1432. end
  1433. else
  1434. {$elseif defined(cpu8bitalu)}
  1435. if location.size in [OS_64,OS_S64] then
  1436. begin
  1437. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1438. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reglo)));
  1439. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register64.reglo))));
  1440. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register64.reglo)))));
  1441. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1442. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reghi)));
  1443. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register64.reghi))));
  1444. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register64.reghi)))));
  1445. end
  1446. else
  1447. if location.size in [OS_32,OS_S32] then
  1448. begin
  1449. rv.intregvars.addnodup(getsupreg(location.register));
  1450. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1451. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register))));
  1452. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register)))));
  1453. end
  1454. else
  1455. if location.size in [OS_16,OS_S16] then
  1456. begin
  1457. rv.intregvars.addnodup(getsupreg(location.register));
  1458. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1459. end
  1460. else
  1461. {$endif}
  1462. if getregtype(location.register)=R_INTREGISTER then
  1463. rv.intregvars.addnodup(getsupreg(location.register))
  1464. else
  1465. rv.addrregvars.addnodup(getsupreg(location.register));
  1466. LOC_CFPUREGISTER:
  1467. rv.fpuregvars.addnodup(getsupreg(location.register));
  1468. LOC_CMMREGISTER:
  1469. rv.mmregvars.addnodup(getsupreg(location.register));
  1470. end;
  1471. end;
  1472. function do_get_used_regvars(var n: tnode; arg: pointer): foreachnoderesult;
  1473. var
  1474. rv: pusedregvars absolute arg;
  1475. begin
  1476. case (n.nodetype) of
  1477. temprefn:
  1478. { We only have to synchronise a tempnode before a loop if it is }
  1479. { not created inside the loop, and only synchronise after the }
  1480. { loop if it's not destroyed inside the loop. If it's created }
  1481. { before the loop and not yet destroyed, then before the loop }
  1482. { is secondpassed tempinfo^.valid will be true, and we get the }
  1483. { correct registers. If it's not destroyed inside the loop, }
  1484. { then after the loop has been secondpassed tempinfo^.valid }
  1485. { be true and we also get the right registers. In other cases, }
  1486. { tempinfo^.valid will be false and so we do not add }
  1487. { unnecessary registers. This way, we don't have to look at }
  1488. { tempcreate and tempdestroy nodes to get this info (JM) }
  1489. if (ti_valid in ttemprefnode(n).tempflags) then
  1490. add_regvars(rv^,ttemprefnode(n).tempinfo^.location);
  1491. loadn:
  1492. if (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1493. add_regvars(rv^,tabstractnormalvarsym(tloadnode(n).symtableentry).localloc);
  1494. vecn:
  1495. { range checks sometimes need the high parameter }
  1496. if (cs_check_range in current_settings.localswitches) and
  1497. (is_open_array(tvecnode(n).left.resultdef) or
  1498. is_array_of_const(tvecnode(n).left.resultdef)) and
  1499. not(current_procinfo.procdef.proccalloption in cdecl_pocalls) then
  1500. add_regvars(rv^,tabstractnormalvarsym(get_high_value_sym(tparavarsym(tloadnode(tvecnode(n).left).symtableentry))).localloc)
  1501. end;
  1502. result := fen_true;
  1503. end;
  1504. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  1505. begin
  1506. foreachnodestatic(n,@do_get_used_regvars,@rv);
  1507. end;
  1508. (*
  1509. See comments at declaration of pusedregvarscommon
  1510. function do_get_used_regvars_common(var n: tnode; arg: pointer): foreachnoderesult;
  1511. var
  1512. rv: pusedregvarscommon absolute arg;
  1513. begin
  1514. if (n.nodetype = loadn) and
  1515. (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1516. with tabstractnormalvarsym(tloadnode(n).symtableentry).localloc do
  1517. case loc of
  1518. LOC_CREGISTER:
  1519. { if not yet encountered in this node tree }
  1520. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1521. { but nevertheless already encountered somewhere }
  1522. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1523. { then it's a regvar used in two or more node trees }
  1524. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1525. LOC_CFPUREGISTER:
  1526. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1527. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1528. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1529. LOC_CMMREGISTER:
  1530. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1531. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1532. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1533. end;
  1534. result := fen_true;
  1535. end;
  1536. procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  1537. begin
  1538. rv.myregvars.intregvars.clear;
  1539. rv.myregvars.fpuregvars.clear;
  1540. rv.myregvars.mmregvars.clear;
  1541. foreachnodestatic(n,@do_get_used_regvars_common,@rv);
  1542. end;
  1543. *)
  1544. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  1545. var
  1546. count: longint;
  1547. begin
  1548. for count := 1 to rv.intregvars.length do
  1549. cg.a_reg_sync(list,newreg(R_INTREGISTER,rv.intregvars.readidx(count-1),R_SUBWHOLE));
  1550. for count := 1 to rv.addrregvars.length do
  1551. cg.a_reg_sync(list,newreg(R_ADDRESSREGISTER,rv.addrregvars.readidx(count-1),R_SUBWHOLE));
  1552. for count := 1 to rv.fpuregvars.length do
  1553. cg.a_reg_sync(list,newreg(R_FPUREGISTER,rv.fpuregvars.readidx(count-1),R_SUBWHOLE));
  1554. for count := 1 to rv.mmregvars.length do
  1555. cg.a_reg_sync(list,newreg(R_MMREGISTER,rv.mmregvars.readidx(count-1),R_SUBWHOLE));
  1556. end;
  1557. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  1558. var
  1559. i : longint;
  1560. sym : tsym;
  1561. begin
  1562. for i:=0 to st.SymList.Count-1 do
  1563. begin
  1564. sym:=tsym(st.SymList[i]);
  1565. if (sym.typ in [staticvarsym,localvarsym,paravarsym]) then
  1566. begin
  1567. with tabstractnormalvarsym(sym) do
  1568. begin
  1569. { Note: We need to keep the data available in memory
  1570. for the sub procedures that can access local data
  1571. in the parent procedures }
  1572. case localloc.loc of
  1573. LOC_CREGISTER :
  1574. if (pi_has_label in current_procinfo.flags) then
  1575. {$if defined(cpu64bitalu)}
  1576. if def_cgsize(vardef) in [OS_128,OS_S128] then
  1577. begin
  1578. cg.a_reg_sync(list,localloc.register128.reglo);
  1579. cg.a_reg_sync(list,localloc.register128.reghi);
  1580. end
  1581. else
  1582. {$elseif defined(cpu32bitalu)}
  1583. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1584. begin
  1585. cg.a_reg_sync(list,localloc.register64.reglo);
  1586. cg.a_reg_sync(list,localloc.register64.reghi);
  1587. end
  1588. else
  1589. {$elseif defined(cpu16bitalu)}
  1590. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1591. begin
  1592. cg.a_reg_sync(list,localloc.register64.reglo);
  1593. cg.a_reg_sync(list,GetNextReg(localloc.register64.reglo));
  1594. cg.a_reg_sync(list,localloc.register64.reghi);
  1595. cg.a_reg_sync(list,GetNextReg(localloc.register64.reghi));
  1596. end
  1597. else
  1598. if def_cgsize(vardef) in [OS_32,OS_S32] then
  1599. begin
  1600. cg.a_reg_sync(list,localloc.register);
  1601. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1602. end
  1603. else
  1604. {$elseif defined(cpu8bitalu)}
  1605. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1606. begin
  1607. cg.a_reg_sync(list,localloc.register64.reglo);
  1608. cg.a_reg_sync(list,GetNextReg(localloc.register64.reglo));
  1609. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register64.reglo)));
  1610. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register64.reglo))));
  1611. cg.a_reg_sync(list,localloc.register64.reghi);
  1612. cg.a_reg_sync(list,GetNextReg(localloc.register64.reghi));
  1613. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register64.reghi)));
  1614. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register64.reghi))));
  1615. end
  1616. else
  1617. if def_cgsize(vardef) in [OS_32,OS_S32] then
  1618. begin
  1619. cg.a_reg_sync(list,localloc.register);
  1620. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1621. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register)));
  1622. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register))));
  1623. end
  1624. else
  1625. if def_cgsize(vardef) in [OS_16,OS_S16] then
  1626. begin
  1627. cg.a_reg_sync(list,localloc.register);
  1628. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1629. end
  1630. else
  1631. {$endif}
  1632. cg.a_reg_sync(list,localloc.register);
  1633. LOC_CFPUREGISTER,
  1634. LOC_CMMREGISTER:
  1635. if (pi_has_label in current_procinfo.flags) then
  1636. cg.a_reg_sync(list,localloc.register);
  1637. LOC_REFERENCE :
  1638. begin
  1639. if typ in [localvarsym,paravarsym] then
  1640. tg.Ungetlocal(list,localloc.reference);
  1641. end;
  1642. end;
  1643. end;
  1644. end;
  1645. end;
  1646. end;
  1647. function getprocalign : shortint;
  1648. begin
  1649. { gprof uses 16 byte granularity }
  1650. if (cs_profile in current_settings.moduleswitches) then
  1651. result:=16
  1652. else
  1653. result:=current_settings.alignment.procalign;
  1654. end;
  1655. procedure gen_load_frame_for_exceptfilter(list : TAsmList);
  1656. var
  1657. para: tparavarsym;
  1658. begin
  1659. para:=tparavarsym(current_procinfo.procdef.paras[0]);
  1660. if not (vo_is_parentfp in para.varoptions) then
  1661. InternalError(201201142);
  1662. if (para.paraloc[calleeside].location^.loc<>LOC_REGISTER) or
  1663. (para.paraloc[calleeside].location^.next<>nil) then
  1664. InternalError(201201143);
  1665. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,para.paraloc[calleeside].location^.register,
  1666. NR_FRAME_POINTER_REG);
  1667. end;
  1668. end.