aoptcpu.pas 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl and Jonas Maebe
  3. This unit contains the peephole optimizer for i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit aoptcpu;
  18. {$i fpcdefs.inc}
  19. { $define DEBUG_AOPTCPU}
  20. Interface
  21. uses
  22. cgbase,
  23. cpubase, aopt, aoptx86,
  24. Aasmbase,aasmtai,aasmdata;
  25. Type
  26. TCpuAsmOptimizer = class(TX86AsmOptimizer)
  27. function PrePeepHoleOptsCpu(var p: tai): boolean; override;
  28. function PeepHoleOptPass1Cpu(var p: tai): boolean; override;
  29. function PeepHoleOptPass2Cpu(var p: tai): boolean; override;
  30. function PostPeepHoleOptsCpu(var p : tai) : boolean; override;
  31. end;
  32. Var
  33. AsmOptimizer : TCpuAsmOptimizer;
  34. Implementation
  35. uses
  36. verbose,globtype,globals,
  37. cpuinfo,
  38. aasmcpu,
  39. aoptutils,
  40. aasmcfi,
  41. procinfo,
  42. cgutils,
  43. { units we should get rid off: }
  44. symsym,symconst;
  45. { Checks if the register is a 32 bit general purpose register }
  46. function isgp32reg(reg: TRegister): boolean;
  47. begin
  48. {$push}{$warnings off}
  49. isgp32reg:=(getregtype(reg)=R_INTREGISTER) and (getsupreg(reg)>=RS_EAX) and (getsupreg(reg)<=RS_EBX);
  50. {$pop}
  51. end;
  52. { returns true if p contains a memory operand with a segment set }
  53. function InsContainsSegRef(p: taicpu): boolean;
  54. var
  55. i: longint;
  56. begin
  57. result:=true;
  58. for i:=0 to p.opercnt-1 do
  59. if (p.oper[i]^.typ=top_ref) and
  60. (p.oper[i]^.ref^.segment<>NR_NO) then
  61. exit;
  62. result:=false;
  63. end;
  64. function TCPUAsmOPtimizer.PrePeepHoleOptsCpu(var p: tai): boolean;
  65. begin
  66. repeat
  67. Result:=False;
  68. case p.typ of
  69. ait_instruction:
  70. begin
  71. if InsContainsSegRef(taicpu(p)) then
  72. begin
  73. p := tai(p.next);
  74. { Nothing's actually changed, so no need to set Result to True,
  75. but try again to see if an instruction immediately follows }
  76. Continue;
  77. end;
  78. case taicpu(p).opcode Of
  79. A_IMUL:
  80. Result:=PrePeepholeOptIMUL(p);
  81. A_SAR,A_SHR:
  82. Result:=PrePeepholeOptSxx(p);
  83. A_XOR:
  84. begin
  85. if (taicpu(p).oper[0]^.typ = top_reg) and
  86. (taicpu(p).oper[1]^.typ = top_reg) and
  87. (taicpu(p).oper[0]^.reg = taicpu(p).oper[1]^.reg) then
  88. { temporarily change this to 'mov reg,0' to make it easier }
  89. { for the CSE. Will be changed back in pass 2 }
  90. begin
  91. taicpu(p).opcode := A_MOV;
  92. taicpu(p).loadConst(0,0);
  93. Result:=true;
  94. end;
  95. end;
  96. else
  97. { Do nothing };
  98. end;
  99. end;
  100. else
  101. { Do nothing };
  102. end;
  103. Break;
  104. until False;
  105. end;
  106. function TCPUAsmOPtimizer.PeepHoleOptPass1Cpu(var p: tai): boolean;
  107. var
  108. hp1 : tai;
  109. begin
  110. result:=False;
  111. case p.Typ Of
  112. ait_instruction:
  113. begin
  114. current_filepos:=taicpu(p).fileinfo;
  115. if InsContainsSegRef(taicpu(p)) then
  116. exit;
  117. case taicpu(p).opcode Of
  118. A_AND:
  119. Result:=OptPass1And(p);
  120. A_CMP:
  121. Result:=OptPass1Cmp(p);
  122. A_FLD:
  123. Result:=OptPass1FLD(p);
  124. A_FSTP,A_FISTP:
  125. Result:=OptPass1FSTP(p);
  126. A_LEA:
  127. Result:=OptPass1LEA(p);
  128. A_MOV:
  129. Result:=OptPass1MOV(p);
  130. A_MOVSX,
  131. A_MOVZX :
  132. Result:=OptPass1Movx(p);
  133. A_PUSH:
  134. begin
  135. if (taicpu(p).opsize = S_W) and
  136. (taicpu(p).oper[0]^.typ = Top_Const) and
  137. GetNextInstruction(p, hp1) and
  138. (tai(hp1).typ = ait_instruction) and
  139. (taicpu(hp1).opcode = A_PUSH) and
  140. (taicpu(hp1).oper[0]^.typ = Top_Const) and
  141. (taicpu(hp1).opsize = S_W) then
  142. begin
  143. taicpu(p).changeopsize(S_L);
  144. taicpu(p).loadConst(0,taicpu(p).oper[0]^.val shl 16 + word(taicpu(hp1).oper[0]^.val));
  145. asml.remove(hp1);
  146. hp1.free;
  147. Result:=true;
  148. end;
  149. end;
  150. A_SHL, A_SAL:
  151. Result:=OptPass1SHLSAL(p);
  152. A_SUB:
  153. Result:=OptPass1Sub(p);
  154. A_MOVAPD,
  155. A_MOVAPS,
  156. A_MOVUPD,
  157. A_MOVUPS,
  158. A_VMOVAPS,
  159. A_VMOVAPD,
  160. A_VMOVUPS,
  161. A_VMOVUPD:
  162. Result:=OptPass1_V_MOVAP(p);
  163. A_VDIVSD,
  164. A_VDIVSS,
  165. A_VSUBSD,
  166. A_VSUBSS,
  167. A_VMULSD,
  168. A_VMULSS,
  169. A_VADDSD,
  170. A_VADDSS,
  171. A_VANDPD,
  172. A_VANDPS,
  173. A_VORPD,
  174. A_VORPS,
  175. A_VXORPD,
  176. A_VXORPS:
  177. Result:=OptPass1VOP(p);
  178. A_MULSD,
  179. A_MULSS,
  180. A_ADDSD,
  181. A_ADDSS:
  182. Result:=OptPass1OP(p);
  183. A_VMOVSD,
  184. A_VMOVSS,
  185. A_MOVSD,
  186. A_MOVSS:
  187. Result:=OptPass1MOVXX(p);
  188. A_SETcc:
  189. Result:=OptPass1SETcc(p);
  190. else
  191. ;
  192. end;
  193. end;
  194. else
  195. ;
  196. end;
  197. end;
  198. function TCPUAsmOptimizer.PeepHoleOptPass2Cpu(var p: tai): boolean;
  199. begin
  200. Result:=false;
  201. case p.Typ Of
  202. Ait_Instruction:
  203. begin
  204. if InsContainsSegRef(taicpu(p)) then
  205. exit;
  206. case taicpu(p).opcode Of
  207. A_Jcc:
  208. Result:=OptPass2Jcc(p);
  209. A_Lea:
  210. Result:=OptPass2Lea(p);
  211. A_FSTP,A_FISTP:
  212. Result:=OptPass1FSTP(p);
  213. A_IMUL:
  214. Result:=OptPass2Imul(p);
  215. A_JMP:
  216. Result:=OptPass2Jmp(p);
  217. A_MOV:
  218. Result:=OptPass2MOV(p);
  219. A_SUB:
  220. Result:=OptPass2SUB(p);
  221. else
  222. ;
  223. end;
  224. end;
  225. else
  226. ;
  227. end;
  228. end;
  229. function TCPUAsmOptimizer.PostPeepHoleOptsCpu(var p : tai) : boolean;
  230. var
  231. hp1: tai;
  232. begin
  233. Result:=false;
  234. case p.Typ Of
  235. Ait_Instruction:
  236. begin
  237. if InsContainsSegRef(taicpu(p)) then
  238. Exit;
  239. case taicpu(p).opcode Of
  240. A_CALL:
  241. Result:=PostPeepHoleOptCall(p);
  242. A_LEA:
  243. Result:=PostPeepholeOptLea(p);
  244. A_CMP:
  245. Result:=PostPeepholeOptCmp(p);
  246. A_MOV:
  247. Result:=PostPeepholeOptMov(p);
  248. A_MOVZX:
  249. { if register vars are on, it's possible there is code like }
  250. { "cmpl $3,%eax; movzbl 8(%ebp),%ebx; je .Lxxx" }
  251. { so we can't safely replace the movzx then with xor/mov, }
  252. { since that would change the flags (JM) }
  253. if not(cs_opt_regvar in current_settings.optimizerswitches) then
  254. begin
  255. if (taicpu(p).oper[1]^.typ = top_reg) then
  256. if (taicpu(p).oper[0]^.typ = top_reg)
  257. then
  258. case taicpu(p).opsize of
  259. S_BL:
  260. begin
  261. if IsGP32Reg(taicpu(p).oper[1]^.reg) and
  262. not(cs_opt_size in current_settings.optimizerswitches) and
  263. (current_settings.optimizecputype = cpu_Pentium) then
  264. {Change "movzbl %reg1, %reg2" to
  265. "xorl %reg2, %reg2; movb %reg1, %reg2" for Pentium and
  266. PentiumMMX}
  267. begin
  268. hp1 := taicpu.op_reg_reg(A_XOR, S_L,
  269. taicpu(p).oper[1]^.reg, taicpu(p).oper[1]^.reg);
  270. InsertLLItem(p.previous, p, hp1);
  271. taicpu(p).opcode := A_MOV;
  272. taicpu(p).changeopsize(S_B);
  273. setsubreg(taicpu(p).oper[1]^.reg,R_SUBL);
  274. Result := True;
  275. end;
  276. end;
  277. else
  278. ;
  279. end
  280. else if (taicpu(p).oper[0]^.typ = top_ref) and
  281. (taicpu(p).oper[0]^.ref^.base <> taicpu(p).oper[1]^.reg) and
  282. (taicpu(p).oper[0]^.ref^.index <> taicpu(p).oper[1]^.reg) and
  283. not(cs_opt_size in current_settings.optimizerswitches) and
  284. IsGP32Reg(taicpu(p).oper[1]^.reg) and
  285. (current_settings.optimizecputype = cpu_Pentium) and
  286. (taicpu(p).opsize = S_BL) then
  287. {changes "movzbl mem, %reg" to "xorl %reg, %reg; movb mem, %reg8" for
  288. Pentium and PentiumMMX}
  289. begin
  290. hp1 := taicpu.Op_reg_reg(A_XOR, S_L, taicpu(p).oper[1]^.reg,
  291. taicpu(p).oper[1]^.reg);
  292. taicpu(p).opcode := A_MOV;
  293. taicpu(p).changeopsize(S_B);
  294. setsubreg(taicpu(p).oper[1]^.reg,R_SUBL);
  295. InsertLLItem(p.previous, p, hp1);
  296. Result := True;
  297. end;
  298. end;
  299. A_TEST, A_OR:
  300. Result:=PostPeepholeOptTestOr(p);
  301. A_MOVSX:
  302. Result:=PostPeepholeOptMOVSX(p);
  303. else
  304. ;
  305. end;
  306. { Optimise any reference-type operands (if Result is True, the
  307. instruction will be checked on the next iteration) }
  308. if not Result then
  309. OptimizeRefs(taicpu(p));
  310. end;
  311. else
  312. ;
  313. end;
  314. end;
  315. begin
  316. casmoptimizer:=TCpuAsmOptimizer;
  317. end.