cgx86.pas 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. This unit implements the common parts of the code generator for the i386 and the x86-64.
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. { This unit implements the common parts of the code generator for the i386 and the x86-64.
  19. }
  20. unit cgx86;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. globtype,
  25. cgbase,cgutils,cgobj,
  26. aasmbase,aasmtai,aasmcpu,
  27. cpubase,cpuinfo,rgobj,rgx86,rgcpu,
  28. symconst,symtype;
  29. type
  30. tcgx86 = class(tcg)
  31. rgfpu : Trgx86fpu;
  32. procedure done_register_allocators;override;
  33. function getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;override;
  34. function getmmxregister(list:Taasmoutput):Tregister;
  35. procedure getcpuregister(list:Taasmoutput;r:Tregister);override;
  36. procedure ungetcpuregister(list:Taasmoutput;r:Tregister);override;
  37. procedure alloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);override;
  38. procedure dealloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);override;
  39. function uses_registers(rt:Tregistertype):boolean;override;
  40. procedure add_reg_instruction(instr:Tai;r:tregister);override;
  41. procedure dec_fpu_stack;
  42. procedure inc_fpu_stack;
  43. procedure a_call_name(list : taasmoutput;const s : string);override;
  44. procedure a_call_reg(list : taasmoutput;reg : tregister);override;
  45. procedure a_op_const_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister); override;
  46. procedure a_op_const_ref(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference); override;
  47. procedure a_op_reg_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  48. procedure a_op_ref_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister); override;
  49. procedure a_op_reg_ref(list : taasmoutput; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference); override;
  50. procedure a_op_const_reg_reg(list: taasmoutput; op: TOpCg;
  51. size: tcgsize; a: aint; src, dst: tregister); override;
  52. procedure a_op_reg_reg_reg(list: taasmoutput; op: TOpCg;
  53. size: tcgsize; src1, src2, dst: tregister); override;
  54. { move instructions }
  55. procedure a_load_const_reg(list : taasmoutput; tosize: tcgsize; a : aint;reg : tregister);override;
  56. procedure a_load_const_ref(list : taasmoutput; tosize: tcgsize; a : aint;const ref : treference);override;
  57. procedure a_load_reg_ref(list : taasmoutput;fromsize,tosize: tcgsize; reg : tregister;const ref : treference);override;
  58. procedure a_load_ref_reg(list : taasmoutput;fromsize,tosize: tcgsize;const ref : treference;reg : tregister);override;
  59. procedure a_load_reg_reg(list : taasmoutput;fromsize,tosize: tcgsize;reg1,reg2 : tregister);override;
  60. procedure a_loadaddr_ref_reg(list : taasmoutput;const ref : treference;r : tregister);override;
  61. { fpu move instructions }
  62. procedure a_loadfpu_reg_reg(list: taasmoutput; size: tcgsize; reg1, reg2: tregister); override;
  63. procedure a_loadfpu_ref_reg(list: taasmoutput; size: tcgsize; const ref: treference; reg: tregister); override;
  64. procedure a_loadfpu_reg_ref(list: taasmoutput; size: tcgsize; reg: tregister; const ref: treference); override;
  65. { vector register move instructions }
  66. procedure a_loadmm_reg_reg(list: taasmoutput; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  67. procedure a_loadmm_ref_reg(list: taasmoutput; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  68. procedure a_loadmm_reg_ref(list: taasmoutput; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  69. procedure a_opmm_ref_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  70. procedure a_opmm_reg_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);override;
  71. { comparison operations }
  72. procedure a_cmp_const_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  73. l : tasmlabel);override;
  74. procedure a_cmp_const_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  75. l : tasmlabel);override;
  76. procedure a_cmp_reg_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  77. procedure a_cmp_ref_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister; l : tasmlabel); override;
  78. procedure a_cmp_reg_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg : tregister; const ref: treference; l : tasmlabel); override;
  79. procedure a_jmp_name(list : taasmoutput;const s : string);override;
  80. procedure a_jmp_always(list : taasmoutput;l: tasmlabel); override;
  81. procedure a_jmp_flags(list : taasmoutput;const f : TResFlags;l: tasmlabel); override;
  82. procedure g_flags2reg(list: taasmoutput; size: TCgSize; const f: tresflags; reg: TRegister); override;
  83. procedure g_flags2ref(list: taasmoutput; size: TCgSize; const f: tresflags; const ref: TReference); override;
  84. procedure g_concatcopy(list : taasmoutput;const source,dest : treference;len : aint);override;
  85. { entry/exit code helpers }
  86. procedure g_releasevaluepara_openarray(list : taasmoutput;const l:tlocation);override;
  87. procedure g_profilecode(list : taasmoutput);override;
  88. procedure g_stackpointer_alloc(list : taasmoutput;localsize : longint);override;
  89. procedure g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);override;
  90. procedure g_overflowcheck(list: taasmoutput; const l:tlocation;def:tdef);override;
  91. protected
  92. procedure a_jmp_cond(list : taasmoutput;cond : TOpCmp;l: tasmlabel);
  93. procedure check_register_size(size:tcgsize;reg:tregister);
  94. procedure opmm_loc_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  95. private
  96. procedure sizes2load(s1,s2 : tcgsize;var op: tasmop; var s3: topsize);
  97. procedure make_simple_ref(list:taasmoutput;var ref: treference);
  98. procedure floatload(list: taasmoutput; t : tcgsize;const ref : treference);
  99. procedure floatstore(list: taasmoutput; t : tcgsize;const ref : treference);
  100. procedure floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  101. procedure floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  102. end;
  103. function use_sse(def : tdef) : boolean;
  104. const
  105. {$ifdef x86_64}
  106. TCGSize2OpSize: Array[tcgsize] of topsize =
  107. (S_NO,S_B,S_W,S_L,S_Q,S_T,S_B,S_W,S_L,S_Q,S_Q,
  108. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  109. S_NO,S_NO,S_NO,S_MD,S_T,
  110. S_NO,S_NO,S_NO,S_NO,S_T);
  111. {$else x86_64}
  112. TCGSize2OpSize: Array[tcgsize] of topsize =
  113. (S_NO,S_B,S_W,S_L,S_L,S_T,S_B,S_W,S_L,S_L,S_L,
  114. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  115. S_NO,S_NO,S_NO,S_MD,S_T,
  116. S_NO,S_NO,S_NO,S_NO,S_T);
  117. {$endif x86_64}
  118. {$ifndef NOTARGETWIN32}
  119. winstackpagesize = 4096;
  120. {$endif NOTARGETWIN32}
  121. implementation
  122. uses
  123. globals,verbose,systems,cutils,
  124. dwarf,
  125. symdef,defutil,paramgr,procinfo;
  126. const
  127. TOpCG2AsmOp: Array[topcg] of TAsmOp = (A_NONE,A_ADD,A_AND,A_DIV,
  128. A_IDIV,A_MUL, A_IMUL, A_NEG,A_NOT,A_OR,
  129. A_SAR,A_SHL,A_SHR,A_SUB,A_XOR);
  130. TOpCmp2AsmCond: Array[topcmp] of TAsmCond = (C_NONE,
  131. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A);
  132. function use_sse(def : tdef) : boolean;
  133. begin
  134. use_sse:=(is_single(def) and (aktfputype in sse_singlescalar)) or
  135. (is_double(def) and (aktfputype in sse_doublescalar));
  136. end;
  137. procedure Tcgx86.done_register_allocators;
  138. begin
  139. rg[R_INTREGISTER].free;
  140. rg[R_MMREGISTER].free;
  141. rg[R_MMXREGISTER].free;
  142. rgfpu.free;
  143. inherited done_register_allocators;
  144. end;
  145. function Tcgx86.getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;
  146. begin
  147. result:=rgfpu.getregisterfpu(list);
  148. end;
  149. function Tcgx86.getmmxregister(list:Taasmoutput):Tregister;
  150. begin
  151. if not assigned(rg[R_MMXREGISTER]) then
  152. internalerror(200312124);
  153. result:=rg[R_MMXREGISTER].getregister(list,R_SUBNONE);
  154. end;
  155. procedure Tcgx86.getcpuregister(list:Taasmoutput;r:Tregister);
  156. begin
  157. if getregtype(r)=R_FPUREGISTER then
  158. internalerror(2003121210)
  159. else
  160. inherited getcpuregister(list,r);
  161. end;
  162. procedure tcgx86.ungetcpuregister(list:Taasmoutput;r:Tregister);
  163. begin
  164. if getregtype(r)=R_FPUREGISTER then
  165. rgfpu.ungetregisterfpu(list,r)
  166. else
  167. inherited ungetcpuregister(list,r);
  168. end;
  169. procedure Tcgx86.alloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);
  170. begin
  171. if rt<>R_FPUREGISTER then
  172. inherited alloccpuregisters(list,rt,r);
  173. end;
  174. procedure Tcgx86.dealloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);
  175. begin
  176. if rt<>R_FPUREGISTER then
  177. inherited dealloccpuregisters(list,rt,r);
  178. end;
  179. function Tcgx86.uses_registers(rt:Tregistertype):boolean;
  180. begin
  181. if rt=R_FPUREGISTER then
  182. result:=false
  183. else
  184. result:=inherited uses_registers(rt);
  185. end;
  186. procedure tcgx86.add_reg_instruction(instr:Tai;r:tregister);
  187. begin
  188. if getregtype(r)<>R_FPUREGISTER then
  189. inherited add_reg_instruction(instr,r);
  190. end;
  191. procedure tcgx86.dec_fpu_stack;
  192. begin
  193. dec(rgfpu.fpuvaroffset);
  194. end;
  195. procedure tcgx86.inc_fpu_stack;
  196. begin
  197. inc(rgfpu.fpuvaroffset);
  198. end;
  199. {****************************************************************************
  200. This is private property, keep out! :)
  201. ****************************************************************************}
  202. procedure tcgx86.sizes2load(s1,s2 : tcgsize; var op: tasmop; var s3: topsize);
  203. begin
  204. case s2 of
  205. OS_8,OS_S8 :
  206. if S1 in [OS_8,OS_S8] then
  207. s3 := S_B
  208. else
  209. internalerror(200109221);
  210. OS_16,OS_S16:
  211. case s1 of
  212. OS_8,OS_S8:
  213. s3 := S_BW;
  214. OS_16,OS_S16:
  215. s3 := S_W;
  216. else
  217. internalerror(200109222);
  218. end;
  219. OS_32,OS_S32:
  220. case s1 of
  221. OS_8,OS_S8:
  222. s3 := S_BL;
  223. OS_16,OS_S16:
  224. s3 := S_WL;
  225. OS_32,OS_S32:
  226. s3 := S_L;
  227. else
  228. internalerror(200109223);
  229. end;
  230. {$ifdef x86_64}
  231. OS_64,OS_S64:
  232. case s1 of
  233. OS_8:
  234. s3 := S_BL;
  235. OS_S8:
  236. s3 := S_BQ;
  237. OS_16:
  238. s3 := S_WL;
  239. OS_S16:
  240. s3 := S_WQ;
  241. OS_32:
  242. s3 := S_L;
  243. OS_S32:
  244. s3 := S_LQ;
  245. OS_64,OS_S64:
  246. s3 := S_Q;
  247. else
  248. internalerror(200304302);
  249. end;
  250. {$endif x86_64}
  251. else
  252. internalerror(200109227);
  253. end;
  254. if s3 in [S_B,S_W,S_L,S_Q] then
  255. op := A_MOV
  256. else if s1 in [OS_8,OS_16,OS_32,OS_64] then
  257. op := A_MOVZX
  258. else
  259. {$ifdef x86_64}
  260. if s3 in [S_LQ] then
  261. op := A_MOVSXD
  262. else
  263. {$endif x86_64}
  264. op := A_MOVSX;
  265. end;
  266. procedure tcgx86.make_simple_ref(list:taasmoutput;var ref: treference);
  267. {$ifdef x86_64}
  268. var
  269. hreg : tregister;
  270. {$endif x86_64}
  271. begin
  272. {$ifdef x86_64}
  273. { Only 32bit is allowed }
  274. if ((ref.offset<low(longint)) or (ref.offset>high(longint))) then
  275. begin
  276. { Load constant value to register }
  277. hreg:=GetAddressRegister(list);
  278. list.concat(taicpu.op_const_reg(A_MOV,S_Q,ref.offset,hreg));
  279. ref.offset:=0;
  280. {if assigned(ref.symbol) then
  281. begin
  282. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_Q,ref.symbol,0,hreg));
  283. ref.symbol:=nil;
  284. end;}
  285. { Add register to reference }
  286. if ref.index=NR_NO then
  287. ref.index:=hreg
  288. else
  289. begin
  290. if ref.scalefactor<>0 then
  291. begin
  292. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  293. ref.base:=hreg;
  294. end
  295. else
  296. begin
  297. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.index,hreg));
  298. ref.index:=hreg;
  299. end;
  300. end;
  301. end;
  302. {$endif x86_64}
  303. end;
  304. procedure tcgx86.floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  305. begin
  306. case t of
  307. OS_F32 :
  308. begin
  309. op:=A_FLD;
  310. s:=S_FS;
  311. end;
  312. OS_F64 :
  313. begin
  314. op:=A_FLD;
  315. s:=S_FL;
  316. end;
  317. OS_F80 :
  318. begin
  319. op:=A_FLD;
  320. s:=S_FX;
  321. end;
  322. OS_C64 :
  323. begin
  324. op:=A_FILD;
  325. s:=S_IQ;
  326. end;
  327. else
  328. internalerror(200204041);
  329. end;
  330. end;
  331. procedure tcgx86.floatload(list: taasmoutput; t : tcgsize;const ref : treference);
  332. var
  333. op : tasmop;
  334. s : topsize;
  335. tmpref : treference;
  336. begin
  337. tmpref:=ref;
  338. make_simple_ref(list,tmpref);
  339. floatloadops(t,op,s);
  340. list.concat(Taicpu.Op_ref(op,s,tmpref));
  341. inc_fpu_stack;
  342. end;
  343. procedure tcgx86.floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  344. begin
  345. case t of
  346. OS_F32 :
  347. begin
  348. op:=A_FSTP;
  349. s:=S_FS;
  350. end;
  351. OS_F64 :
  352. begin
  353. op:=A_FSTP;
  354. s:=S_FL;
  355. end;
  356. OS_F80 :
  357. begin
  358. op:=A_FSTP;
  359. s:=S_FX;
  360. end;
  361. OS_C64 :
  362. begin
  363. op:=A_FISTP;
  364. s:=S_IQ;
  365. end;
  366. else
  367. internalerror(200204042);
  368. end;
  369. end;
  370. procedure tcgx86.floatstore(list: taasmoutput; t : tcgsize;const ref : treference);
  371. var
  372. op : tasmop;
  373. s : topsize;
  374. tmpref : treference;
  375. begin
  376. tmpref:=ref;
  377. make_simple_ref(list,tmpref);
  378. floatstoreops(t,op,s);
  379. list.concat(Taicpu.Op_ref(op,s,tmpref));
  380. dec_fpu_stack;
  381. end;
  382. procedure tcgx86.check_register_size(size:tcgsize;reg:tregister);
  383. begin
  384. if TCGSize2OpSize[size]<>TCGSize2OpSize[reg_cgsize(reg)] then
  385. internalerror(200306031);
  386. end;
  387. {****************************************************************************
  388. Assembler code
  389. ****************************************************************************}
  390. procedure tcgx86.a_jmp_name(list : taasmoutput;const s : string);
  391. begin
  392. list.concat(taicpu.op_sym(A_JMP,S_NO,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  393. end;
  394. procedure tcgx86.a_jmp_always(list : taasmoutput;l: tasmlabel);
  395. begin
  396. a_jmp_cond(list, OC_NONE, l);
  397. end;
  398. procedure tcgx86.a_call_name(list : taasmoutput;const s : string);
  399. begin
  400. list.concat(taicpu.op_sym(A_CALL,S_NO,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  401. end;
  402. procedure tcgx86.a_call_reg(list : taasmoutput;reg : tregister);
  403. begin
  404. list.concat(taicpu.op_reg(A_CALL,S_NO,reg));
  405. end;
  406. {********************** load instructions ********************}
  407. procedure tcgx86.a_load_const_reg(list : taasmoutput; tosize: TCGSize; a : aint; reg : TRegister);
  408. begin
  409. check_register_size(tosize,reg);
  410. { the optimizer will change it to "xor reg,reg" when loading zero, }
  411. { no need to do it here too (JM) }
  412. list.concat(taicpu.op_const_reg(A_MOV,TCGSize2OpSize[tosize],a,reg))
  413. end;
  414. procedure tcgx86.a_load_const_ref(list : taasmoutput; tosize: tcgsize; a : aint;const ref : treference);
  415. var
  416. tmpref : treference;
  417. begin
  418. tmpref:=ref;
  419. make_simple_ref(list,tmpref);
  420. {$ifdef x86_64}
  421. { x86_64 only supports signed 32 bits constants directly }
  422. if (tosize in [OS_S64,OS_64]) and
  423. ((a<low(longint)) or (a>high(longint))) then
  424. begin
  425. a_load_const_ref(list,OS_32,longint(a and $ffffffff),tmpref);
  426. inc(tmpref.offset,4);
  427. a_load_const_ref(list,OS_32,longint(a shr 32),tmpref);
  428. end
  429. else
  430. {$endif x86_64}
  431. list.concat(taicpu.op_const_ref(A_MOV,TCGSize2OpSize[tosize],a,tmpref));
  432. end;
  433. procedure tcgx86.a_load_reg_ref(list : taasmoutput; fromsize,tosize: TCGSize; reg : tregister;const ref : treference);
  434. var
  435. op: tasmop;
  436. s: topsize;
  437. tmpsize : tcgsize;
  438. tmpreg : tregister;
  439. tmpref : treference;
  440. begin
  441. tmpref:=ref;
  442. make_simple_ref(list,tmpref);
  443. check_register_size(fromsize,reg);
  444. sizes2load(fromsize,tosize,op,s);
  445. case s of
  446. {$ifdef x86_64}
  447. S_BQ,S_WQ,S_LQ,
  448. {$endif x86_64}
  449. S_BW,S_BL,S_WL :
  450. begin
  451. tmpreg:=getintregister(list,tosize);
  452. {$ifdef x86_64}
  453. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  454. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  455. 64 bit (FK) }
  456. if s in [S_BL,S_WL,S_L] then
  457. begin
  458. tmpreg:=makeregsize(list,tmpreg,OS_32);
  459. tmpsize:=OS_32;
  460. end
  461. else
  462. {$endif x86_64}
  463. tmpsize:=tosize;
  464. list.concat(taicpu.op_reg_reg(op,s,reg,tmpreg));
  465. a_load_reg_ref(list,tmpsize,tosize,tmpreg,tmpref);
  466. end;
  467. else
  468. list.concat(taicpu.op_reg_ref(op,s,reg,tmpref));
  469. end;
  470. end;
  471. procedure tcgx86.a_load_ref_reg(list : taasmoutput;fromsize,tosize : tcgsize;const ref: treference;reg : tregister);
  472. var
  473. op: tasmop;
  474. s: topsize;
  475. tmpref : treference;
  476. begin
  477. tmpref:=ref;
  478. make_simple_ref(list,tmpref);
  479. check_register_size(tosize,reg);
  480. sizes2load(fromsize,tosize,op,s);
  481. {$ifdef x86_64}
  482. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  483. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  484. 64 bit (FK) }
  485. if s in [S_BL,S_WL,S_L] then
  486. reg:=makeregsize(list,reg,OS_32);
  487. {$endif x86_64}
  488. list.concat(taicpu.op_ref_reg(op,s,tmpref,reg));
  489. end;
  490. procedure tcgx86.a_load_reg_reg(list : taasmoutput;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  491. var
  492. op: tasmop;
  493. s: topsize;
  494. instr:Taicpu;
  495. begin
  496. check_register_size(fromsize,reg1);
  497. check_register_size(tosize,reg2);
  498. if tcgsize2size[fromsize]>tcgsize2size[tosize] then
  499. begin
  500. reg1:=makeregsize(list,reg1,tosize);
  501. s:=tcgsize2opsize[tosize];
  502. op:=A_MOV;
  503. end
  504. else
  505. sizes2load(fromsize,tosize,op,s);
  506. {$ifdef x86_64}
  507. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  508. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  509. 64 bit (FK) }
  510. if s in [S_BL,S_WL,S_L] then
  511. reg2:=makeregsize(list,reg2,OS_32);
  512. {$endif x86_64}
  513. if (reg1<>reg2) then
  514. begin
  515. instr:=taicpu.op_reg_reg(op,s,reg1,reg2);
  516. { Notify the register allocator that we have written a move instruction so
  517. it can try to eliminate it. }
  518. add_move_instruction(instr);
  519. list.concat(instr);
  520. end;
  521. end;
  522. procedure tcgx86.a_loadaddr_ref_reg(list : taasmoutput;const ref : treference;r : tregister);
  523. var
  524. tmpref : treference;
  525. begin
  526. with ref do
  527. if (base=NR_NO) and (index=NR_NO) then
  528. begin
  529. if assigned(ref.symbol) then
  530. list.concat(Taicpu.op_sym_ofs_reg(A_MOV,tcgsize2opsize[OS_ADDR],symbol,offset,r))
  531. else
  532. a_load_const_reg(list,OS_ADDR,offset,r);
  533. end
  534. else if (base=NR_NO) and (index<>NR_NO) and
  535. (offset=0) and (scalefactor=0) and (symbol=nil) then
  536. a_load_reg_reg(list,OS_ADDR,OS_ADDR,index,r)
  537. else if (base<>NR_NO) and (index=NR_NO) and
  538. (offset=0) and (symbol=nil) then
  539. a_load_reg_reg(list,OS_ADDR,OS_ADDR,base,r)
  540. else
  541. begin
  542. tmpref:=ref;
  543. make_simple_ref(list,tmpref);
  544. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[OS_ADDR],tmpref,r));
  545. end;
  546. end;
  547. { all fpu load routines expect that R_ST[0-7] means an fpu regvar and }
  548. { R_ST means "the current value at the top of the fpu stack" (JM) }
  549. procedure tcgx86.a_loadfpu_reg_reg(list: taasmoutput; size: tcgsize; reg1, reg2: tregister);
  550. begin
  551. if (reg1<>NR_ST) then
  552. begin
  553. list.concat(taicpu.op_reg(A_FLD,S_NO,rgfpu.correct_fpuregister(reg1,rgfpu.fpuvaroffset)));
  554. inc_fpu_stack;
  555. end;
  556. if (reg2<>NR_ST) then
  557. begin
  558. list.concat(taicpu.op_reg(A_FSTP,S_NO,rgfpu.correct_fpuregister(reg2,rgfpu.fpuvaroffset)));
  559. dec_fpu_stack;
  560. end;
  561. end;
  562. procedure tcgx86.a_loadfpu_ref_reg(list: taasmoutput; size: tcgsize; const ref: treference; reg: tregister);
  563. begin
  564. floatload(list,size,ref);
  565. if (reg<>NR_ST) then
  566. a_loadfpu_reg_reg(list,size,NR_ST,reg);
  567. end;
  568. procedure tcgx86.a_loadfpu_reg_ref(list: taasmoutput; size: tcgsize; reg: tregister; const ref: treference);
  569. begin
  570. if reg<>NR_ST then
  571. a_loadfpu_reg_reg(list,size,reg,NR_ST);
  572. floatstore(list,size,ref);
  573. end;
  574. function get_scalar_mm_op(fromsize,tosize : tcgsize) : tasmop;
  575. const
  576. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of tasmop = (
  577. (A_MOVSS,A_CVTSS2SD,A_NONE,A_NONE,A_NONE),
  578. (A_CVTSD2SS,A_MOVSD,A_NONE,A_NONE,A_NONE),
  579. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  580. (A_NONE,A_NONE,A_NONE,A_MOVQ,A_NONE),
  581. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE));
  582. begin
  583. result:=convertop[fromsize,tosize];
  584. if result=A_NONE then
  585. internalerror(200312205);
  586. end;
  587. procedure tcgx86.a_loadmm_reg_reg(list: taasmoutput; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle);
  588. var
  589. instr : taicpu;
  590. begin
  591. if shuffle=nil then
  592. begin
  593. if fromsize=tosize then
  594. instr:=taicpu.op_reg_reg(A_MOVAPS,S_NO,reg1,reg2)
  595. else
  596. internalerror(200312202);
  597. end
  598. else if shufflescalar(shuffle) then
  599. instr:=taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg1,reg2)
  600. else
  601. internalerror(200312201);
  602. case get_scalar_mm_op(fromsize,tosize) of
  603. A_MOVSS,
  604. A_MOVSD,
  605. A_MOVQ:
  606. add_move_instruction(instr);
  607. end;
  608. list.concat(instr);
  609. end;
  610. procedure tcgx86.a_loadmm_ref_reg(list: taasmoutput; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  611. var
  612. tmpref : treference;
  613. begin
  614. tmpref:=ref;
  615. make_simple_ref(list,tmpref);
  616. if shuffle=nil then
  617. list.concat(taicpu.op_ref_reg(A_MOVQ,S_NO,tmpref,reg))
  618. else if shufflescalar(shuffle) then
  619. list.concat(taicpu.op_ref_reg(get_scalar_mm_op(fromsize,tosize),S_NO,tmpref,reg))
  620. else
  621. internalerror(200312252);
  622. end;
  623. procedure tcgx86.a_loadmm_reg_ref(list: taasmoutput; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle);
  624. var
  625. hreg : tregister;
  626. tmpref : treference;
  627. begin
  628. tmpref:=ref;
  629. make_simple_ref(list,tmpref);
  630. if shuffle=nil then
  631. list.concat(taicpu.op_reg_ref(A_MOVQ,S_NO,reg,tmpref))
  632. else if shufflescalar(shuffle) then
  633. begin
  634. if tosize<>fromsize then
  635. begin
  636. hreg:=getmmregister(list,tosize);
  637. list.concat(taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg,hreg));
  638. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(tosize,tosize),S_NO,hreg,tmpref));
  639. end
  640. else
  641. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(fromsize,tosize),S_NO,reg,tmpref));
  642. end
  643. else
  644. internalerror(200312252);
  645. end;
  646. procedure tcgx86.a_opmm_ref_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  647. var
  648. l : tlocation;
  649. begin
  650. l.loc:=LOC_REFERENCE;
  651. l.reference:=ref;
  652. l.size:=size;
  653. opmm_loc_reg(list,op,size,l,reg,shuffle);
  654. end;
  655. procedure tcgx86.a_opmm_reg_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);
  656. var
  657. l : tlocation;
  658. begin
  659. l.loc:=LOC_MMREGISTER;
  660. l.register:=src;
  661. l.size:=size;
  662. opmm_loc_reg(list,op,size,l,dst,shuffle);
  663. end;
  664. procedure tcgx86.opmm_loc_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  665. const
  666. opmm2asmop : array[0..1,OS_F32..OS_F64,topcg] of tasmop = (
  667. ( { scalar }
  668. ( { OS_F32 }
  669. A_NOP,A_ADDSS,A_NOP,A_DIVSS,A_NOP,A_NOP,A_MULSS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSS,A_NOP
  670. ),
  671. ( { OS_F64 }
  672. A_NOP,A_ADDSD,A_NOP,A_DIVSD,A_NOP,A_NOP,A_MULSD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSD,A_NOP
  673. )
  674. ),
  675. ( { vectorized/packed }
  676. { because the logical packed single instructions have shorter op codes, we use always
  677. these
  678. }
  679. ( { OS_F32 }
  680. A_NOP,A_ADDPS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_XORPS
  681. ),
  682. ( { OS_F64 }
  683. A_NOP,A_ADDPD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_XORPD
  684. )
  685. )
  686. );
  687. var
  688. resultreg : tregister;
  689. asmop : tasmop;
  690. begin
  691. { this is an internally used procedure so the parameters have
  692. some constrains
  693. }
  694. if loc.size<>size then
  695. internalerror(200312213);
  696. resultreg:=dst;
  697. { deshuffle }
  698. //!!!
  699. if (shuffle<>nil) and not(shufflescalar(shuffle)) then
  700. begin
  701. end
  702. else if (shuffle=nil) then
  703. asmop:=opmm2asmop[1,size,op]
  704. else if shufflescalar(shuffle) then
  705. begin
  706. asmop:=opmm2asmop[0,size,op];
  707. { no scalar operation available? }
  708. if asmop=A_NOP then
  709. begin
  710. { do vectorized and shuffle finally }
  711. //!!!
  712. end;
  713. end
  714. else
  715. internalerror(200312211);
  716. if asmop=A_NOP then
  717. internalerror(200312215);
  718. case loc.loc of
  719. LOC_CREFERENCE,LOC_REFERENCE:
  720. list.concat(taicpu.op_ref_reg(asmop,S_NO,loc.reference,resultreg));
  721. LOC_CMMREGISTER,LOC_MMREGISTER:
  722. list.concat(taicpu.op_reg_reg(asmop,S_NO,loc.register,resultreg));
  723. else
  724. internalerror(200312214);
  725. end;
  726. { shuffle }
  727. if resultreg<>dst then
  728. begin
  729. internalerror(200312212);
  730. end;
  731. end;
  732. procedure tcgx86.a_op_const_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister);
  733. var
  734. opcode : tasmop;
  735. power : longint;
  736. {$ifdef x86_64}
  737. tmpreg : tregister;
  738. {$endif x86_64}
  739. begin
  740. {$ifdef x86_64}
  741. { x86_64 only supports signed 32 bits constants directly }
  742. if (size in [OS_S64,OS_64]) and
  743. ((a<low(longint)) or (a>high(longint))) then
  744. begin
  745. tmpreg:=getintregister(list,size);
  746. a_load_const_reg(list,size,a,tmpreg);
  747. a_op_reg_reg(list,op,size,tmpreg,reg);
  748. exit;
  749. end;
  750. {$endif x86_64}
  751. check_register_size(size,reg);
  752. case op of
  753. OP_DIV, OP_IDIV:
  754. begin
  755. if ispowerof2(int64(a),power) then
  756. begin
  757. case op of
  758. OP_DIV:
  759. opcode := A_SHR;
  760. OP_IDIV:
  761. opcode := A_SAR;
  762. end;
  763. list.concat(taicpu.op_const_reg(opcode,TCgSize2OpSize[size],power,reg));
  764. exit;
  765. end;
  766. { the rest should be handled specifically in the code }
  767. { generator because of the silly register usage restraints }
  768. internalerror(200109224);
  769. end;
  770. OP_MUL,OP_IMUL:
  771. begin
  772. if not(cs_check_overflow in aktlocalswitches) and
  773. ispowerof2(int64(a),power) then
  774. begin
  775. list.concat(taicpu.op_const_reg(A_SHL,TCgSize2OpSize[size],power,reg));
  776. exit;
  777. end;
  778. if op = OP_IMUL then
  779. list.concat(taicpu.op_const_reg(A_IMUL,TCgSize2OpSize[size],a,reg))
  780. else
  781. { OP_MUL should be handled specifically in the code }
  782. { generator because of the silly register usage restraints }
  783. internalerror(200109225);
  784. end;
  785. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  786. if not(cs_check_overflow in aktlocalswitches) and
  787. (a = 1) and
  788. (op in [OP_ADD,OP_SUB]) then
  789. if op = OP_ADD then
  790. list.concat(taicpu.op_reg(A_INC,TCgSize2OpSize[size],reg))
  791. else
  792. list.concat(taicpu.op_reg(A_DEC,TCgSize2OpSize[size],reg))
  793. else if (a = 0) then
  794. if (op <> OP_AND) then
  795. exit
  796. else
  797. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],0,reg))
  798. else if (aword(a) = high(aword)) and
  799. (op in [OP_AND,OP_OR,OP_XOR]) then
  800. begin
  801. case op of
  802. OP_AND:
  803. exit;
  804. OP_OR:
  805. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],aint(high(aword)),reg));
  806. OP_XOR:
  807. list.concat(taicpu.op_reg(A_NOT,TCgSize2OpSize[size],reg));
  808. end
  809. end
  810. else
  811. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a,reg));
  812. OP_SHL,OP_SHR,OP_SAR:
  813. begin
  814. if (a and 31) <> 0 Then
  815. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,reg));
  816. if (a shr 5) <> 0 Then
  817. internalerror(68991);
  818. end
  819. else internalerror(68992);
  820. end;
  821. end;
  822. procedure tcgx86.a_op_const_ref(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference);
  823. var
  824. opcode: tasmop;
  825. power: longint;
  826. {$ifdef x86_64}
  827. tmpreg : tregister;
  828. {$endif x86_64}
  829. tmpref : treference;
  830. begin
  831. tmpref:=ref;
  832. make_simple_ref(list,tmpref);
  833. {$ifdef x86_64}
  834. { x86_64 only supports signed 32 bits constants directly }
  835. if (size in [OS_S64,OS_64]) and
  836. ((a<low(longint)) or (a>high(longint))) then
  837. begin
  838. tmpreg:=getintregister(list,size);
  839. a_load_const_reg(list,size,a,tmpreg);
  840. a_op_reg_ref(list,op,size,tmpreg,tmpref);
  841. exit;
  842. end;
  843. {$endif x86_64}
  844. Case Op of
  845. OP_DIV, OP_IDIV:
  846. Begin
  847. if ispowerof2(int64(a),power) then
  848. begin
  849. case op of
  850. OP_DIV:
  851. opcode := A_SHR;
  852. OP_IDIV:
  853. opcode := A_SAR;
  854. end;
  855. list.concat(taicpu.op_const_ref(opcode,
  856. TCgSize2OpSize[size],power,tmpref));
  857. exit;
  858. end;
  859. { the rest should be handled specifically in the code }
  860. { generator because of the silly register usage restraints }
  861. internalerror(200109231);
  862. End;
  863. OP_MUL,OP_IMUL:
  864. begin
  865. if not(cs_check_overflow in aktlocalswitches) and
  866. ispowerof2(int64(a),power) then
  867. begin
  868. list.concat(taicpu.op_const_ref(A_SHL,TCgSize2OpSize[size],
  869. power,tmpref));
  870. exit;
  871. end;
  872. { can't multiply a memory location directly with a constant }
  873. if op = OP_IMUL then
  874. inherited a_op_const_ref(list,op,size,a,tmpref)
  875. else
  876. { OP_MUL should be handled specifically in the code }
  877. { generator because of the silly register usage restraints }
  878. internalerror(200109232);
  879. end;
  880. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  881. if not(cs_check_overflow in aktlocalswitches) and
  882. (a = 1) and
  883. (op in [OP_ADD,OP_SUB]) then
  884. if op = OP_ADD then
  885. list.concat(taicpu.op_ref(A_INC,TCgSize2OpSize[size],tmpref))
  886. else
  887. list.concat(taicpu.op_ref(A_DEC,TCgSize2OpSize[size],tmpref))
  888. else if (a = 0) then
  889. if (op <> OP_AND) then
  890. exit
  891. else
  892. a_load_const_ref(list,size,0,tmpref)
  893. else if (aword(a) = high(aword)) and
  894. (op in [OP_AND,OP_OR,OP_XOR]) then
  895. begin
  896. case op of
  897. OP_AND:
  898. exit;
  899. OP_OR:
  900. list.concat(taicpu.op_const_ref(A_MOV,TCgSize2OpSize[size],aint(high(aword)),tmpref));
  901. OP_XOR:
  902. list.concat(taicpu.op_ref(A_NOT,TCgSize2OpSize[size],tmpref));
  903. end
  904. end
  905. else
  906. list.concat(taicpu.op_const_ref(TOpCG2AsmOp[op],
  907. TCgSize2OpSize[size],a,tmpref));
  908. OP_SHL,OP_SHR,OP_SAR:
  909. begin
  910. if (a and 31) <> 0 then
  911. list.concat(taicpu.op_const_ref(
  912. TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,tmpref));
  913. if (a shr 5) <> 0 Then
  914. internalerror(68991);
  915. end
  916. else internalerror(68992);
  917. end;
  918. end;
  919. procedure tcgx86.a_op_reg_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  920. var
  921. dstsize: topsize;
  922. instr:Taicpu;
  923. begin
  924. check_register_size(size,src);
  925. check_register_size(size,dst);
  926. dstsize := tcgsize2opsize[size];
  927. case op of
  928. OP_NEG,OP_NOT:
  929. begin
  930. if src<>dst then
  931. a_load_reg_reg(list,size,size,src,dst);
  932. list.concat(taicpu.op_reg(TOpCG2AsmOp[op],dstsize,dst));
  933. end;
  934. OP_MUL,OP_DIV,OP_IDIV:
  935. { special stuff, needs separate handling inside code }
  936. { generator }
  937. internalerror(200109233);
  938. OP_SHR,OP_SHL,OP_SAR:
  939. begin
  940. getcpuregister(list,NR_CL);
  941. a_load_reg_reg(list,OS_8,OS_8,makeregsize(list,src,OS_8),NR_CL);
  942. list.concat(taicpu.op_reg_reg(Topcg2asmop[op],tcgsize2opsize[size],NR_CL,src));
  943. ungetcpuregister(list,NR_CL);
  944. end;
  945. else
  946. begin
  947. if reg2opsize(src) <> dstsize then
  948. internalerror(200109226);
  949. instr:=taicpu.op_reg_reg(TOpCG2AsmOp[op],dstsize,src,dst);
  950. list.concat(instr);
  951. end;
  952. end;
  953. end;
  954. procedure tcgx86.a_op_ref_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister);
  955. var
  956. tmpref : treference;
  957. begin
  958. tmpref:=ref;
  959. make_simple_ref(list,tmpref);
  960. check_register_size(size,reg);
  961. case op of
  962. OP_NEG,OP_NOT,OP_IMUL:
  963. begin
  964. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  965. end;
  966. OP_MUL,OP_DIV,OP_IDIV:
  967. { special stuff, needs separate handling inside code }
  968. { generator }
  969. internalerror(200109239);
  970. else
  971. begin
  972. reg := makeregsize(list,reg,size);
  973. list.concat(taicpu.op_ref_reg(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref,reg));
  974. end;
  975. end;
  976. end;
  977. procedure tcgx86.a_op_reg_ref(list : taasmoutput; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference);
  978. var
  979. tmpref : treference;
  980. begin
  981. tmpref:=ref;
  982. make_simple_ref(list,tmpref);
  983. check_register_size(size,reg);
  984. case op of
  985. OP_NEG,OP_NOT:
  986. begin
  987. if reg<>NR_NO then
  988. internalerror(200109237);
  989. list.concat(taicpu.op_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref));
  990. end;
  991. OP_IMUL:
  992. begin
  993. { this one needs a load/imul/store, which is the default }
  994. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  995. end;
  996. OP_MUL,OP_DIV,OP_IDIV:
  997. { special stuff, needs separate handling inside code }
  998. { generator }
  999. internalerror(200109238);
  1000. else
  1001. begin
  1002. list.concat(taicpu.op_reg_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],reg,tmpref));
  1003. end;
  1004. end;
  1005. end;
  1006. procedure tcgx86.a_op_const_reg_reg(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister);
  1007. var
  1008. tmpref: treference;
  1009. power: longint;
  1010. {$ifdef x86_64}
  1011. tmpreg : tregister;
  1012. {$endif x86_64}
  1013. begin
  1014. {$ifdef x86_64}
  1015. { x86_64 only supports signed 32 bits constants directly }
  1016. if (size in [OS_S64,OS_64]) and
  1017. ((a<low(longint)) or (a>high(longint))) then
  1018. begin
  1019. tmpreg:=getintregister(list,size);
  1020. a_load_const_reg(list,size,a,tmpreg);
  1021. a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
  1022. exit;
  1023. end;
  1024. {$endif x86_64}
  1025. check_register_size(size,src);
  1026. check_register_size(size,dst);
  1027. if tcgsize2size[size]<>tcgsize2size[OS_INT] then
  1028. begin
  1029. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1030. exit;
  1031. end;
  1032. { if we get here, we have to do a 32 bit calculation, guaranteed }
  1033. case op of
  1034. OP_DIV, OP_IDIV, OP_MUL, OP_AND, OP_OR, OP_XOR, OP_SHL, OP_SHR,
  1035. OP_SAR:
  1036. { can't do anything special for these }
  1037. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1038. OP_IMUL:
  1039. begin
  1040. if not(cs_check_overflow in aktlocalswitches) and
  1041. ispowerof2(int64(a),power) then
  1042. { can be done with a shift }
  1043. begin
  1044. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1045. exit;
  1046. end;
  1047. list.concat(taicpu.op_const_reg_reg(A_IMUL,tcgsize2opsize[size],a,src,dst));
  1048. end;
  1049. OP_ADD, OP_SUB:
  1050. if (a = 0) then
  1051. a_load_reg_reg(list,size,size,src,dst)
  1052. else
  1053. begin
  1054. reference_reset(tmpref);
  1055. tmpref.base := src;
  1056. tmpref.offset := longint(a);
  1057. if op = OP_SUB then
  1058. tmpref.offset := -tmpref.offset;
  1059. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[size],tmpref,dst));
  1060. end
  1061. else internalerror(200112302);
  1062. end;
  1063. end;
  1064. procedure tcgx86.a_op_reg_reg_reg(list: taasmoutput; op: TOpCg;size: tcgsize; src1, src2, dst: tregister);
  1065. var
  1066. tmpref: treference;
  1067. begin
  1068. check_register_size(size,src1);
  1069. check_register_size(size,src2);
  1070. check_register_size(size,dst);
  1071. if tcgsize2size[size]<>tcgsize2size[OS_INT] then
  1072. begin
  1073. inherited a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1074. exit;
  1075. end;
  1076. { if we get here, we have to do a 32 bit calculation, guaranteed }
  1077. Case Op of
  1078. OP_DIV, OP_IDIV, OP_MUL, OP_AND, OP_OR, OP_XOR, OP_SHL, OP_SHR,
  1079. OP_SAR,OP_SUB,OP_NOT,OP_NEG:
  1080. { can't do anything special for these }
  1081. inherited a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1082. OP_IMUL:
  1083. list.concat(taicpu.op_reg_reg_reg(A_IMUL,tcgsize2opsize[size],src1,src2,dst));
  1084. OP_ADD:
  1085. begin
  1086. reference_reset(tmpref);
  1087. tmpref.base := src1;
  1088. tmpref.index := src2;
  1089. tmpref.scalefactor := 1;
  1090. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[size],tmpref,dst));
  1091. end
  1092. else internalerror(200112303);
  1093. end;
  1094. end;
  1095. {*************** compare instructructions ****************}
  1096. procedure tcgx86.a_cmp_const_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  1097. l : tasmlabel);
  1098. {$ifdef x86_64}
  1099. var
  1100. tmpreg : tregister;
  1101. {$endif x86_64}
  1102. begin
  1103. {$ifdef x86_64}
  1104. { x86_64 only supports signed 32 bits constants directly }
  1105. if (size in [OS_S64,OS_64]) and
  1106. ((a<low(longint)) or (a>high(longint))) then
  1107. begin
  1108. tmpreg:=getintregister(list,size);
  1109. a_load_const_reg(list,size,a,tmpreg);
  1110. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  1111. exit;
  1112. end;
  1113. {$endif x86_64}
  1114. if (a = 0) then
  1115. list.concat(taicpu.op_reg_reg(A_TEST,tcgsize2opsize[size],reg,reg))
  1116. else
  1117. list.concat(taicpu.op_const_reg(A_CMP,tcgsize2opsize[size],a,reg));
  1118. a_jmp_cond(list,cmp_op,l);
  1119. end;
  1120. procedure tcgx86.a_cmp_const_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  1121. l : tasmlabel);
  1122. var
  1123. {$ifdef x86_64}
  1124. tmpreg : tregister;
  1125. {$endif x86_64}
  1126. tmpref : treference;
  1127. begin
  1128. tmpref:=ref;
  1129. make_simple_ref(list,tmpref);
  1130. {$ifdef x86_64}
  1131. { x86_64 only supports signed 32 bits constants directly }
  1132. if (size in [OS_S64,OS_64]) and
  1133. ((a<low(longint)) or (a>high(longint))) then
  1134. begin
  1135. tmpreg:=getintregister(list,size);
  1136. a_load_const_reg(list,size,a,tmpreg);
  1137. a_cmp_reg_ref_label(list,size,cmp_op,tmpreg,tmpref,l);
  1138. exit;
  1139. end;
  1140. {$endif x86_64}
  1141. list.concat(taicpu.op_const_ref(A_CMP,TCgSize2OpSize[size],a,tmpref));
  1142. a_jmp_cond(list,cmp_op,l);
  1143. end;
  1144. procedure tcgx86.a_cmp_reg_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;
  1145. reg1,reg2 : tregister;l : tasmlabel);
  1146. begin
  1147. check_register_size(size,reg1);
  1148. check_register_size(size,reg2);
  1149. list.concat(taicpu.op_reg_reg(A_CMP,TCgSize2OpSize[size],reg1,reg2));
  1150. a_jmp_cond(list,cmp_op,l);
  1151. end;
  1152. procedure tcgx86.a_cmp_ref_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister;l : tasmlabel);
  1153. var
  1154. tmpref : treference;
  1155. begin
  1156. tmpref:=ref;
  1157. make_simple_ref(list,tmpref);
  1158. check_register_size(size,reg);
  1159. list.concat(taicpu.op_ref_reg(A_CMP,TCgSize2OpSize[size],tmpref,reg));
  1160. a_jmp_cond(list,cmp_op,l);
  1161. end;
  1162. procedure tcgx86.a_cmp_reg_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg : tregister;const ref: treference; l : tasmlabel);
  1163. var
  1164. tmpref : treference;
  1165. begin
  1166. tmpref:=ref;
  1167. make_simple_ref(list,tmpref);
  1168. check_register_size(size,reg);
  1169. list.concat(taicpu.op_reg_ref(A_CMP,TCgSize2OpSize[size],reg,tmpref));
  1170. a_jmp_cond(list,cmp_op,l);
  1171. end;
  1172. procedure tcgx86.a_jmp_cond(list : taasmoutput;cond : TOpCmp;l: tasmlabel);
  1173. var
  1174. ai : taicpu;
  1175. begin
  1176. if cond=OC_None then
  1177. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1178. else
  1179. begin
  1180. ai:=Taicpu.Op_sym(A_Jcc,S_NO,l);
  1181. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1182. end;
  1183. ai.is_jmp:=true;
  1184. list.concat(ai);
  1185. end;
  1186. procedure tcgx86.a_jmp_flags(list : taasmoutput;const f : TResFlags;l: tasmlabel);
  1187. var
  1188. ai : taicpu;
  1189. begin
  1190. ai := Taicpu.op_sym(A_Jcc,S_NO,l);
  1191. ai.SetCondition(flags_to_cond(f));
  1192. ai.is_jmp := true;
  1193. list.concat(ai);
  1194. end;
  1195. procedure tcgx86.g_flags2reg(list: taasmoutput; size: TCgSize; const f: tresflags; reg: TRegister);
  1196. var
  1197. ai : taicpu;
  1198. hreg : tregister;
  1199. begin
  1200. hreg:=makeregsize(list,reg,OS_8);
  1201. ai:=Taicpu.op_reg(A_SETcc,S_B,hreg);
  1202. ai.setcondition(flags_to_cond(f));
  1203. list.concat(ai);
  1204. if (reg<>hreg) then
  1205. a_load_reg_reg(list,OS_8,size,hreg,reg);
  1206. end;
  1207. procedure tcgx86.g_flags2ref(list: taasmoutput; size: TCgSize; const f: tresflags; const ref: TReference);
  1208. var
  1209. ai : taicpu;
  1210. tmpref : treference;
  1211. begin
  1212. tmpref:=ref;
  1213. make_simple_ref(list,tmpref);
  1214. if not(size in [OS_8,OS_S8]) then
  1215. a_load_const_ref(list,size,0,tmpref);
  1216. ai:=Taicpu.op_ref(A_SETcc,S_B,tmpref);
  1217. ai.setcondition(flags_to_cond(f));
  1218. list.concat(ai);
  1219. end;
  1220. { ************* concatcopy ************ }
  1221. procedure Tcgx86.g_concatcopy(list:Taasmoutput;const source,dest:Treference;len:aint);
  1222. const
  1223. {$ifdef cpu64bit}
  1224. REGCX=NR_RCX;
  1225. REGSI=NR_RSI;
  1226. REGDI=NR_RDI;
  1227. {$else cpu64bit}
  1228. REGCX=NR_ECX;
  1229. REGSI=NR_ESI;
  1230. REGDI=NR_EDI;
  1231. {$endif cpu64bit}
  1232. type copymode=(copy_move,copy_mmx,copy_string);
  1233. var srcref,dstref:Treference;
  1234. r,r0,r1,r2,r3:Tregister;
  1235. helpsize:aint;
  1236. copysize:byte;
  1237. cgsize:Tcgsize;
  1238. cm:copymode;
  1239. begin
  1240. cm:=copy_move;
  1241. helpsize:=12;
  1242. if cs_littlesize in aktglobalswitches then
  1243. helpsize:=8;
  1244. if (cs_mmx in aktlocalswitches) and
  1245. not(pi_uses_fpu in current_procinfo.flags) and
  1246. ((len=8) or (len=16) or (len=24) or (len=32)) then
  1247. cm:=copy_mmx;
  1248. if (len>helpsize) then
  1249. cm:=copy_string;
  1250. if (cs_littlesize in aktglobalswitches) and
  1251. not((len<=16) and (cm=copy_mmx)) then
  1252. cm:=copy_string;
  1253. case cm of
  1254. copy_move:
  1255. begin
  1256. dstref:=dest;
  1257. srcref:=source;
  1258. copysize:=sizeof(aint);
  1259. cgsize:=int_cgsize(copysize);
  1260. while len<>0 do
  1261. begin
  1262. if len<2 then
  1263. begin
  1264. copysize:=1;
  1265. cgsize:=OS_8;
  1266. end
  1267. else if len<4 then
  1268. begin
  1269. copysize:=2;
  1270. cgsize:=OS_16;
  1271. end
  1272. else if len<8 then
  1273. begin
  1274. copysize:=4;
  1275. cgsize:=OS_32;
  1276. end;
  1277. dec(len,copysize);
  1278. r:=getintregister(list,cgsize);
  1279. a_load_ref_reg(list,cgsize,cgsize,srcref,r);
  1280. a_load_reg_ref(list,cgsize,cgsize,r,dstref);
  1281. inc(srcref.offset,copysize);
  1282. inc(dstref.offset,copysize);
  1283. end;
  1284. end;
  1285. copy_mmx:
  1286. begin
  1287. dstref:=dest;
  1288. srcref:=source;
  1289. r0:=getmmxregister(list);
  1290. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r0,nil);
  1291. if len>=16 then
  1292. begin
  1293. inc(srcref.offset,8);
  1294. r1:=getmmxregister(list);
  1295. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r1,nil);
  1296. end;
  1297. if len>=24 then
  1298. begin
  1299. inc(srcref.offset,8);
  1300. r2:=getmmxregister(list);
  1301. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r2,nil);
  1302. end;
  1303. if len>=32 then
  1304. begin
  1305. inc(srcref.offset,8);
  1306. r3:=getmmxregister(list);
  1307. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r3,nil);
  1308. end;
  1309. a_loadmm_reg_ref(list,OS_M64,OS_M64,r0,dstref,nil);
  1310. if len>=16 then
  1311. begin
  1312. inc(dstref.offset,8);
  1313. a_loadmm_reg_ref(list,OS_M64,OS_M64,r1,dstref,nil);
  1314. end;
  1315. if len>=24 then
  1316. begin
  1317. inc(dstref.offset,8);
  1318. a_loadmm_reg_ref(list,OS_M64,OS_M64,r2,dstref,nil);
  1319. end;
  1320. if len>=32 then
  1321. begin
  1322. inc(dstref.offset,8);
  1323. a_loadmm_reg_ref(list,OS_M64,OS_M64,r3,dstref,nil);
  1324. end;
  1325. end
  1326. else {copy_string, should be a good fallback in case of unhandled}
  1327. begin
  1328. getcpuregister(list,REGDI);
  1329. a_loadaddr_ref_reg(list,dest,REGDI);
  1330. getcpuregister(list,REGSI);
  1331. a_loadaddr_ref_reg(list,source,REGSI);
  1332. getcpuregister(list,REGCX);
  1333. list.concat(Taicpu.op_none(A_CLD,S_NO));
  1334. if cs_littlesize in aktglobalswitches then
  1335. begin
  1336. a_load_const_reg(list,OS_INT,len,REGCX);
  1337. list.concat(Taicpu.op_none(A_REP,S_NO));
  1338. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1339. end
  1340. else
  1341. begin
  1342. helpsize:=len div sizeof(aint);
  1343. len:=len mod sizeof(aint);
  1344. if helpsize>1 then
  1345. begin
  1346. a_load_const_reg(list,OS_INT,helpsize,REGCX);
  1347. list.concat(Taicpu.op_none(A_REP,S_NO));
  1348. end;
  1349. if helpsize>0 then
  1350. begin
  1351. {$ifdef cpu64bit}
  1352. if sizeof(aint)=8 then
  1353. list.concat(Taicpu.op_none(A_MOVSQ,S_NO))
  1354. else
  1355. {$endif cpu64bit}
  1356. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1357. end;
  1358. if len>=4 then
  1359. begin
  1360. dec(len,4);
  1361. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1362. end;
  1363. if len>=2 then
  1364. begin
  1365. dec(len,2);
  1366. list.concat(Taicpu.op_none(A_MOVSW,S_NO));
  1367. end;
  1368. if len=1 then
  1369. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1370. end;
  1371. ungetcpuregister(list,REGCX);
  1372. ungetcpuregister(list,REGSI);
  1373. ungetcpuregister(list,REGDI);
  1374. end;
  1375. end;
  1376. end;
  1377. {****************************************************************************
  1378. Entry/Exit Code Helpers
  1379. ****************************************************************************}
  1380. procedure tcgx86.g_releasevaluepara_openarray(list : taasmoutput;const l:tlocation);
  1381. begin
  1382. { Nothing to release }
  1383. end;
  1384. procedure tcgx86.g_profilecode(list : taasmoutput);
  1385. var
  1386. pl : tasmlabel;
  1387. mcountprefix : String[4];
  1388. begin
  1389. case target_info.system of
  1390. {$ifndef NOTARGETWIN32}
  1391. system_i386_win32,
  1392. {$endif}
  1393. system_i386_freebsd,
  1394. system_i386_netbsd,
  1395. // system_i386_openbsd,
  1396. system_i386_wdosx :
  1397. begin
  1398. Case target_info.system Of
  1399. system_i386_freebsd : mcountprefix:='.';
  1400. system_i386_netbsd : mcountprefix:='__';
  1401. // system_i386_openbsd : mcountprefix:='.';
  1402. else
  1403. mcountPrefix:='';
  1404. end;
  1405. objectlibrary.getaddrlabel(pl);
  1406. new_section(list,sec_data,lower(current_procinfo.procdef.mangledname),sizeof(aint));
  1407. list.concat(Tai_label.Create(pl));
  1408. list.concat(Tai_const.Create_32bit(0));
  1409. new_section(list,sec_code,lower(current_procinfo.procdef.mangledname),0);
  1410. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1411. list.concat(Taicpu.Op_sym_ofs_reg(A_MOV,S_L,pl,0,NR_EDX));
  1412. a_call_name(list,target_info.Cprefix+mcountprefix+'mcount');
  1413. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  1414. end;
  1415. system_i386_linux:
  1416. a_call_name(list,target_info.Cprefix+'mcount');
  1417. system_i386_go32v2,system_i386_watcom:
  1418. begin
  1419. a_call_name(list,'MCOUNT');
  1420. end;
  1421. system_x86_64_linux:
  1422. begin
  1423. a_call_name(list,'mcount');
  1424. end;
  1425. end;
  1426. end;
  1427. procedure tcgx86.g_stackpointer_alloc(list : taasmoutput;localsize : longint);
  1428. {$ifdef i386}
  1429. {$ifndef NOTARGETWIN32}
  1430. var
  1431. href : treference;
  1432. i : integer;
  1433. again : tasmlabel;
  1434. {$endif NOTARGETWIN32}
  1435. {$endif i386}
  1436. begin
  1437. if localsize>0 then
  1438. begin
  1439. {$ifdef i386}
  1440. {$ifndef NOTARGETWIN32}
  1441. { windows guards only a few pages for stack growing, }
  1442. { so we have to access every page first }
  1443. if (target_info.system=system_i386_win32) and
  1444. (localsize>=winstackpagesize) then
  1445. begin
  1446. if localsize div winstackpagesize<=5 then
  1447. begin
  1448. list.concat(Taicpu.Op_const_reg(A_SUB,S_L,localsize-4,NR_ESP));
  1449. for i:=1 to localsize div winstackpagesize do
  1450. begin
  1451. reference_reset_base(href,NR_ESP,localsize-i*winstackpagesize);
  1452. list.concat(Taicpu.op_const_ref(A_MOV,S_L,0,href));
  1453. end;
  1454. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1455. end
  1456. else
  1457. begin
  1458. objectlibrary.getlabel(again);
  1459. getcpuregister(list,NR_EDI);
  1460. list.concat(Taicpu.op_const_reg(A_MOV,S_L,localsize div winstackpagesize,NR_EDI));
  1461. a_label(list,again);
  1462. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  1463. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1464. list.concat(Taicpu.op_reg(A_DEC,S_L,NR_EDI));
  1465. a_jmp_cond(list,OC_NE,again);
  1466. ungetcpuregister(list,NR_EDI);
  1467. list.concat(Taicpu.op_const_reg(A_SUB,S_L,localsize mod winstackpagesize,NR_ESP));
  1468. end
  1469. end
  1470. else
  1471. {$endif NOTARGETWIN32}
  1472. {$endif i386}
  1473. list.concat(Taicpu.Op_const_reg(A_SUB,tcgsize2opsize[OS_ADDR],localsize,NR_STACK_POINTER_REG));
  1474. end;
  1475. end;
  1476. procedure tcgx86.g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);
  1477. begin
  1478. {$ifdef i386}
  1479. { interrupt support for i386 }
  1480. if (po_interrupt in current_procinfo.procdef.procoptions) then
  1481. begin
  1482. { .... also the segment registers }
  1483. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_GS));
  1484. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_FS));
  1485. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_ES));
  1486. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_DS));
  1487. { save the registers of an interrupt procedure }
  1488. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDI));
  1489. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ESI));
  1490. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1491. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ECX));
  1492. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EBX));
  1493. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EAX));
  1494. end;
  1495. {$endif i386}
  1496. { save old framepointer }
  1497. if not nostackframe then
  1498. begin
  1499. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  1500. CGmessage(cg_d_stackframe_omited)
  1501. else
  1502. begin
  1503. list.concat(tai_regalloc.alloc(NR_FRAME_POINTER_REG,nil));
  1504. include(rg[R_INTREGISTER].preserved_by_proc,RS_FRAME_POINTER_REG);
  1505. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  1506. { Return address and FP are both on stack }
  1507. dwarfcfi.cfa_def_cfa_offset(list,2*sizeof(aint));
  1508. dwarfcfi.cfa_offset(list,NR_FRAME_POINTER_REG,-(2*sizeof(aint)));
  1509. list.concat(Taicpu.op_reg_reg(A_MOV,tcgsize2opsize[OS_ADDR],NR_STACK_POINTER_REG,NR_FRAME_POINTER_REG));
  1510. dwarfcfi.cfa_def_cfa_register(list,NR_FRAME_POINTER_REG);
  1511. end;
  1512. { allocate stackframe space }
  1513. if localsize<>0 then
  1514. begin
  1515. cg.g_stackpointer_alloc(list,localsize);
  1516. end;
  1517. end;
  1518. { allocate PIC register }
  1519. if cs_create_pic in aktmoduleswitches then
  1520. begin
  1521. a_call_name(list,'FPC_GETEIPINEBX');
  1522. list.concat(taicpu.op_sym_ofs_reg(A_ADD,tcgsize2opsize[OS_ADDR],objectlibrary.newasmsymbol('_GLOBAL_OFFSET_TABLE_',AB_EXTERNAL,AT_DATA),0,NR_PIC_OFFSET_REG));
  1523. list.concat(tai_regalloc.alloc(NR_PIC_OFFSET_REG,nil));
  1524. end;
  1525. end;
  1526. { produces if necessary overflowcode }
  1527. procedure tcgx86.g_overflowcheck(list: taasmoutput; const l:tlocation;def:tdef);
  1528. var
  1529. hl : tasmlabel;
  1530. ai : taicpu;
  1531. cond : TAsmCond;
  1532. begin
  1533. if not(cs_check_overflow in aktlocalswitches) then
  1534. exit;
  1535. objectlibrary.getlabel(hl);
  1536. if not ((def.deftype=pointerdef) or
  1537. ((def.deftype=orddef) and
  1538. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,
  1539. bool8bit,bool16bit,bool32bit]))) then
  1540. cond:=C_NO
  1541. else
  1542. cond:=C_NB;
  1543. ai:=Taicpu.Op_Sym(A_Jcc,S_NO,hl);
  1544. ai.SetCondition(cond);
  1545. ai.is_jmp:=true;
  1546. list.concat(ai);
  1547. a_call_name(list,'FPC_OVERFLOW');
  1548. a_label(list,hl);
  1549. end;
  1550. end.
  1551. {
  1552. $Log$
  1553. Revision 1.140 2004-12-12 10:50:35 florian
  1554. * fixed operand size calculation for sse operands
  1555. + all nasm assembler targets to help page output added
  1556. Revision 1.139 2004/11/08 20:23:29 florian
  1557. * fixed open arrays when using register variables
  1558. Revision 1.138 2004/11/02 20:50:54 florian
  1559. + added profiler call for x86_64
  1560. Revision 1.137 2004/11/02 18:23:16 florian
  1561. * fixed -<sse register>
  1562. * information about simple moves for sse is given to the register allocator
  1563. Revision 1.136 2004/11/01 23:30:11 peter
  1564. * support > 32bit accesses for x86_64
  1565. * rewrote array size checking to support 64bit
  1566. Revision 1.135 2004/11/01 15:42:47 florian
  1567. * cvt*2* can't write to memory location, fixed
  1568. Revision 1.134 2004/11/01 10:30:06 peter
  1569. * fixed uninited var in a_load_reg_ref
  1570. Revision 1.133 2004/10/31 21:45:04 peter
  1571. * generic tlocation
  1572. * move tlocation to cgutils
  1573. Revision 1.132 2004/10/25 15:36:47 peter
  1574. * save standard registers moved to tcgobj
  1575. Revision 1.131 2004/10/24 20:10:08 peter
  1576. * -Or fixes
  1577. Revision 1.130 2004/10/24 11:44:28 peter
  1578. * small regvar fixes
  1579. * loadref parameter removed from concatcopy,incrrefcount,etc
  1580. Revision 1.129 2004/10/06 19:27:35 jonas
  1581. * regvar fixes from Peter
  1582. Revision 1.128 2004/10/05 20:41:02 peter
  1583. * more spilling rewrites
  1584. Revision 1.127 2004/10/04 20:46:22 peter
  1585. * spilling code rewritten for x86. It now used the generic
  1586. spilling routines. Special x86 optimization still needs
  1587. to be added.
  1588. * Spilling fixed when both operands needed to be spilled
  1589. * Cleanup of spilling routine, do_spill_readwritten removed
  1590. Revision 1.126 2004/10/03 12:42:22 florian
  1591. * made sqrt, sqr and abs internal for the sparc
  1592. Revision 1.125 2004/09/25 14:23:55 peter
  1593. * ungetregister is now only used for cpuregisters, renamed to
  1594. ungetcpuregister
  1595. * renamed (get|unget)explicitregister(s) to ..cpuregister
  1596. * removed location-release/reference_release
  1597. Revision 1.124 2004/06/20 08:55:32 florian
  1598. * logs truncated
  1599. Revision 1.123 2004/06/16 20:07:11 florian
  1600. * dwarf branch merged
  1601. Revision 1.122 2004/05/22 23:34:28 peter
  1602. tai_regalloc.allocation changed to ratype to notify rgobj of register size changes
  1603. Revision 1.121 2004/04/28 15:19:03 florian
  1604. + syscall directive support for MorphOS added
  1605. Revision 1.120 2004/04/09 14:36:05 peter
  1606. * A_MOVSL renamed to A_MOVSD
  1607. Revision 1.119.2.22 2004/05/28 20:29:50 florian
  1608. * fixed currency trouble on x86-64
  1609. }