cgcpu.pas 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. This unit implements the code generator for the SPARC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,parabase,
  23. cgbase,cgobj,cg64f32,
  24. aasmbase,aasmtai,aasmcpu,
  25. cpubase,cpuinfo,
  26. node,symconst,SymType,
  27. rgcpu;
  28. type
  29. TCgSparc=class(tcg)
  30. protected
  31. function IsSimpleRef(const ref:treference):boolean;
  32. public
  33. procedure init_register_allocators;override;
  34. procedure done_register_allocators;override;
  35. function getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;override;
  36. { sparc special, needed by cg64 }
  37. procedure make_simple_ref(list:taasmoutput;var ref: treference);
  38. procedure handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  39. procedure handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  40. { parameter }
  41. procedure a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  42. procedure a_param_ref(list:TAasmOutput;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);override;
  44. procedure a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  45. procedure a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  46. // procedure a_loadany_param_ref(list : taasmoutput;const paraloc : TCGPara;const ref:treference;shuffle : pmmshuffle);override;
  47. procedure a_loadany_param_reg(list : taasmoutput;const paraloc : TCGPara;const reg:tregister;shuffle : pmmshuffle);override;
  48. procedure a_call_name(list:TAasmOutput;const s:string);override;
  49. procedure a_call_reg(list:TAasmOutput;Reg:TRegister);override;
  50. { General purpose instructions }
  51. procedure a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  52. procedure a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  53. procedure a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  54. procedure a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  55. { move instructions }
  56. procedure a_load_const_reg(list:TAasmOutput;size:tcgsize;a:aint;reg:tregister);override;
  57. procedure a_load_const_ref(list:TAasmOutput;size:tcgsize;a:aint;const ref:TReference);override;
  58. procedure a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  59. procedure a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  60. procedure a_load_reg_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  61. procedure a_loadaddr_ref_reg(list:TAasmOutput;const ref:TReference;r:tregister);override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);override;
  64. procedure a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);override;
  65. procedure a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  68. procedure a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  69. procedure a_jmp_always(List:TAasmOutput;l:TAsmLabel);override;
  70. procedure a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:tasmlabel);{ override;}
  71. procedure a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);override;
  72. procedure g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  73. procedure g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);override;
  74. procedure g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);override;
  75. procedure g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);override;
  76. procedure g_restore_all_registers(list:TAasmOutput;const funcretparaloc:TCGPara);override;
  77. procedure g_restore_standard_registers(list:taasmoutput);override;
  78. procedure g_save_all_registers(list : taasmoutput);override;
  79. procedure g_save_standard_registers(list : taasmoutput);override;
  80. procedure g_concatcopy(list : taasmoutput;const source,dest : treference;len : aint;loadref : boolean);override;
  81. end;
  82. TCg64Sparc=class(tcg64f32)
  83. private
  84. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  85. public
  86. procedure a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);override;
  87. procedure a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);override;
  88. procedure a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);override;
  89. procedure a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);override;
  90. procedure a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);override;
  91. procedure a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64;regsrc,regdst : tregister64);override;
  92. procedure a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);override;
  93. end;
  94. const
  95. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  96. A_NONE,A_ADD,A_AND,A_UDIV,A_SDIV,A_UMUL,A_SMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR
  97. );
  98. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  99. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  100. );
  101. implementation
  102. uses
  103. globals,verbose,systems,cutils,
  104. symdef,paramgr,
  105. tgobj,cpupi,cgutils;
  106. {****************************************************************************
  107. This is private property, keep out! :)
  108. ****************************************************************************}
  109. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  110. begin
  111. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  112. InternalError(2002100804);
  113. result :=not(assigned(ref.symbol))and
  114. (((ref.index = NR_NO) and
  115. (ref.offset >= simm13lo) and
  116. (ref.offset <= simm13hi)) or
  117. ((ref.index <> NR_NO) and
  118. (ref.offset = 0)));
  119. end;
  120. procedure tcgsparc.make_simple_ref(list:taasmoutput;var ref: treference);
  121. var
  122. tmpreg : tregister;
  123. tmpref : treference;
  124. begin
  125. tmpreg:=NR_NO;
  126. { Be sure to have a base register }
  127. if (ref.base=NR_NO) then
  128. begin
  129. ref.base:=ref.index;
  130. ref.index:=NR_NO;
  131. end;
  132. { When need to use SETHI, do it first }
  133. if assigned(ref.symbol) or
  134. (ref.offset<simm13lo) or
  135. (ref.offset>simm13hi) then
  136. begin
  137. tmpreg:=GetIntRegister(list,OS_INT);
  138. reference_reset(tmpref);
  139. tmpref.symbol:=ref.symbol;
  140. tmpref.offset:=ref.offset;
  141. tmpref.refaddr:=addr_hi;
  142. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  143. { Load the low part is left }
  144. {$warning TODO Maybe not needed to load symbol}
  145. tmpref.refaddr:=addr_lo;
  146. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  147. { The offset and symbol are loaded, reset in reference }
  148. ref.offset:=0;
  149. ref.symbol:=nil;
  150. { Only an index register or offset is allowed }
  151. if tmpreg<>NR_NO then
  152. begin
  153. if (ref.index<>NR_NO) then
  154. begin
  155. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  156. ref.index:=tmpreg;
  157. end
  158. else
  159. begin
  160. if ref.base<>NR_NO then
  161. ref.index:=tmpreg
  162. else
  163. ref.base:=tmpreg;
  164. end;
  165. end;
  166. end;
  167. if (ref.base<>NR_NO) then
  168. begin
  169. if (ref.index<>NR_NO) and
  170. ((ref.offset<>0) or assigned(ref.symbol)) then
  171. begin
  172. if tmpreg=NR_NO then
  173. tmpreg:=GetIntRegister(list,OS_INT);
  174. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  175. ref.base:=tmpreg;
  176. ref.index:=NR_NO;
  177. end;
  178. end;
  179. end;
  180. procedure tcgsparc.handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  181. begin
  182. make_simple_ref(list,ref);
  183. if isstore then
  184. list.concat(taicpu.op_reg_ref(op,reg,ref))
  185. else
  186. list.concat(taicpu.op_ref_reg(op,ref,reg));
  187. end;
  188. procedure tcgsparc.handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  189. var
  190. tmpreg : tregister;
  191. begin
  192. if (a<simm13lo) or
  193. (a>simm13hi) then
  194. begin
  195. tmpreg:=GetIntRegister(list,OS_INT);
  196. a_load_const_reg(list,OS_INT,a,tmpreg);
  197. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  198. end
  199. else
  200. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  201. end;
  202. {****************************************************************************
  203. Assembler code
  204. ****************************************************************************}
  205. procedure Tcgsparc.init_register_allocators;
  206. begin
  207. inherited init_register_allocators;
  208. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  209. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  210. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  211. first_int_imreg,[]);
  212. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  213. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  214. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  215. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  216. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  217. first_fpu_imreg,[]);
  218. end;
  219. procedure Tcgsparc.done_register_allocators;
  220. begin
  221. rg[R_INTREGISTER].free;
  222. rg[R_FPUREGISTER].free;
  223. inherited done_register_allocators;
  224. end;
  225. function tcgsparc.getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;
  226. begin
  227. if size=OS_F64 then
  228. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  229. else
  230. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  231. end;
  232. procedure TCgSparc.a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);
  233. var
  234. Ref:TReference;
  235. begin
  236. paraloc.check_simple_location;
  237. case paraloc.location^.loc of
  238. LOC_REGISTER,LOC_CREGISTER:
  239. a_load_const_reg(list,size,a,paraloc.location^.register);
  240. LOC_REFERENCE:
  241. begin
  242. { Code conventions need the parameters being allocated in %o6+92 }
  243. with paraloc.location^.Reference do
  244. begin
  245. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  246. InternalError(2002081104);
  247. reference_reset_base(ref,index,offset);
  248. end;
  249. a_load_const_ref(list,size,a,ref);
  250. end;
  251. else
  252. InternalError(2002122200);
  253. end;
  254. end;
  255. procedure TCgSparc.a_param_ref(list:TAasmOutput;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  256. var
  257. ref: treference;
  258. tmpreg:TRegister;
  259. begin
  260. paraloc.check_simple_location;
  261. with paraloc.location^ do
  262. begin
  263. case loc of
  264. LOC_REGISTER,LOC_CREGISTER :
  265. a_load_ref_reg(list,sz,sz,r,Register);
  266. LOC_REFERENCE:
  267. begin
  268. { Code conventions need the parameters being allocated in %o6+92 }
  269. with Reference do
  270. begin
  271. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  272. InternalError(2002081104);
  273. reference_reset_base(ref,index,offset);
  274. end;
  275. tmpreg:=GetIntRegister(list,OS_INT);
  276. a_load_ref_reg(list,sz,sz,r,tmpreg);
  277. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  278. end;
  279. else
  280. internalerror(2002081103);
  281. end;
  282. end;
  283. end;
  284. procedure TCgSparc.a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);
  285. var
  286. Ref:TReference;
  287. TmpReg:TRegister;
  288. begin
  289. paraloc.check_simple_location;
  290. with paraloc.location^ do
  291. begin
  292. case loc of
  293. LOC_REGISTER,LOC_CREGISTER:
  294. a_loadaddr_ref_reg(list,r,register);
  295. LOC_REFERENCE:
  296. begin
  297. reference_reset(ref);
  298. ref.base := reference.index;
  299. ref.offset := reference.offset;
  300. tmpreg:=GetAddressRegister(list);
  301. a_loadaddr_ref_reg(list,r,tmpreg);
  302. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  303. end;
  304. else
  305. internalerror(2002080701);
  306. end;
  307. end;
  308. end;
  309. procedure tcgsparc.a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  310. var
  311. href,href2 : treference;
  312. hloc : pcgparalocation;
  313. begin
  314. href:=ref;
  315. hloc:=paraloc.location;
  316. while assigned(hloc) do
  317. begin
  318. case hloc^.loc of
  319. LOC_REGISTER :
  320. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  321. LOC_REFERENCE :
  322. begin
  323. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  324. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  325. end;
  326. else
  327. internalerror(200408241);
  328. end;
  329. inc(href.offset,tcgsize2size[hloc^.size]);
  330. hloc:=hloc^.next;
  331. end;
  332. end;
  333. procedure tcgsparc.a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  334. var
  335. href : treference;
  336. begin
  337. tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);
  338. a_loadfpu_reg_ref(list,size,r,href);
  339. a_paramfpu_ref(list,size,href,paraloc);
  340. tg.Ungettemp(list,href);
  341. end;
  342. (*
  343. procedure tcgsparc.a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  344. var
  345. tempparaloc : TCGPara;
  346. begin
  347. { floats are pushed in the int registers }
  348. tempparaloc:=paraloc;
  349. case paraloc.size of
  350. OS_F32,OS_32 :
  351. begin
  352. tempparaloc.size:=OS_32;
  353. a_param_ref(list,OS_32,ref,tempparaloc);
  354. end;
  355. OS_F64,OS_64 :
  356. begin
  357. tempparaloc.size:=OS_64;
  358. cg64.a_param64_ref(list,ref,tempparaloc);
  359. end;
  360. else
  361. internalerror(200307021);
  362. end;
  363. end;
  364. procedure tcgsparc.a_loadany_param_ref(list : taasmoutput;const paraloc : TCGPara;const ref:treference;shuffle : pmmshuffle);
  365. var
  366. href,
  367. tempref : treference;
  368. tempparaloc : TCGPara;
  369. begin
  370. { Load floats like ints }
  371. tempparaloc:=paraloc;
  372. case paraloc.size of
  373. OS_F32 :
  374. tempparaloc.size:=OS_32;
  375. OS_F64 :
  376. tempparaloc.size:=OS_64;
  377. end;
  378. { Word 0 is in register, word 1 is in reference }
  379. if (tempparaloc.loc=LOC_REFERENCE) and (tempparaloc.low_in_reg) then
  380. begin
  381. tempref:=ref;
  382. cg.a_load_reg_ref(list,OS_INT,OS_INT,tempparaloc.register,tempref);
  383. inc(tempref.offset,4);
  384. reference_reset_base(href,tempparaloc.reference.index,tempparaloc.reference.offset);
  385. cg.a_load_ref_ref(list,OS_INT,OS_INT,href,tempref);
  386. end
  387. else
  388. inherited a_loadany_param_ref(list,tempparaloc,ref,shuffle);
  389. end;
  390. *)
  391. procedure tcgsparc.a_loadany_param_reg(list : taasmoutput;const paraloc : TCGPara;const reg:tregister;shuffle : pmmshuffle);
  392. var
  393. href : treference;
  394. begin
  395. paraloc.check_simple_location;
  396. { Float load use a temp reference }
  397. if getregtype(reg)=R_FPUREGISTER then
  398. begin
  399. tg.GetTemp(list,TCGSize2Size[paraloc.size],tt_normal,href);
  400. a_loadany_param_ref(list,paraloc,href,shuffle);
  401. a_loadfpu_ref_reg(list,paraloc.size,href,reg);
  402. tg.Ungettemp(list,href);
  403. end
  404. else
  405. inherited a_loadany_param_reg(list,paraloc,reg,shuffle);
  406. end;
  407. procedure TCgSparc.a_call_name(list:TAasmOutput;const s:string);
  408. begin
  409. list.concat(taicpu.op_sym(A_CALL,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  410. { Delay slot }
  411. list.concat(taicpu.op_none(A_NOP));
  412. end;
  413. procedure TCgSparc.a_call_reg(list:TAasmOutput;Reg:TRegister);
  414. begin
  415. list.concat(taicpu.op_reg(A_CALL,reg));
  416. { Delay slot }
  417. list.concat(taicpu.op_none(A_NOP));
  418. end;
  419. {********************** load instructions ********************}
  420. procedure TCgSparc.a_load_const_reg(list : TAasmOutput;size : TCGSize;a : aint;reg : TRegister);
  421. begin
  422. { we don't use the set instruction here because it could be evalutated to two
  423. instructions which would cause problems with the delay slot (FK) }
  424. if (a=0) then
  425. list.concat(taicpu.op_reg(A_CLR,reg))
  426. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  427. else if (a and aint($1fff))=0 then
  428. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  429. else if (a>=simm13lo) and (a<=simm13hi) then
  430. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  431. else
  432. begin
  433. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  434. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  435. end;
  436. end;
  437. procedure TCgSparc.a_load_const_ref(list : TAasmOutput;size : tcgsize;a : aint;const ref : TReference);
  438. begin
  439. if a=0 then
  440. a_load_reg_ref(list,size,size,NR_G0,ref)
  441. else
  442. inherited a_load_const_ref(list,size,a,ref);
  443. end;
  444. procedure TCgSparc.a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  445. var
  446. op : tasmop;
  447. begin
  448. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  449. fromsize := tosize;
  450. case fromsize of
  451. { signed integer registers }
  452. OS_8,
  453. OS_S8:
  454. Op:=A_STB;
  455. OS_16,
  456. OS_S16:
  457. Op:=A_STH;
  458. OS_32,
  459. OS_S32:
  460. Op:=A_ST;
  461. else
  462. InternalError(2002122100);
  463. end;
  464. handle_load_store(list,true,op,reg,ref);
  465. end;
  466. procedure TCgSparc.a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  467. var
  468. op : tasmop;
  469. begin
  470. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  471. fromsize := tosize;
  472. case fromsize of
  473. OS_S8:
  474. Op:=A_LDSB;{Load Signed Byte}
  475. OS_8:
  476. Op:=A_LDUB;{Load Unsigned Byte}
  477. OS_S16:
  478. Op:=A_LDSH;{Load Signed Halfword}
  479. OS_16:
  480. Op:=A_LDUH;{Load Unsigned Halfword}
  481. OS_S32,
  482. OS_32:
  483. Op:=A_LD;{Load Word}
  484. OS_S64,
  485. OS_64:
  486. Op:=A_LDD;{Load a Long Word}
  487. else
  488. InternalError(2002122101);
  489. end;
  490. handle_load_store(list,false,op,reg,ref);
  491. end;
  492. procedure TCgSparc.a_load_reg_reg(list:TAasmOutput;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  493. var
  494. instr : taicpu;
  495. begin
  496. if (tcgsize2size[tosize]<tcgsize2size[fromsize]) or
  497. (
  498. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and
  499. (tosize <> fromsize) and
  500. not(fromsize in [OS_32,OS_S32])
  501. ) then
  502. begin
  503. case tosize of
  504. OS_8 :
  505. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  506. OS_16 :
  507. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  508. OS_32,
  509. OS_S32 :
  510. begin
  511. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  512. list.Concat(instr);
  513. { Notify the register allocator that we have written a move instruction so
  514. it can try to eliminate it. }
  515. add_move_instruction(instr);
  516. end;
  517. OS_S8 :
  518. begin
  519. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  520. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  521. end;
  522. OS_S16 :
  523. begin
  524. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  525. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  526. end;
  527. else
  528. internalerror(2002090901);
  529. end;
  530. end
  531. else
  532. begin
  533. { same size, only a register mov required }
  534. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  535. list.Concat(instr);
  536. { Notify the register allocator that we have written a move instruction so
  537. it can try to eliminate it. }
  538. add_move_instruction(instr);
  539. end;
  540. end;
  541. procedure TCgSparc.a_loadaddr_ref_reg(list : TAasmOutput;const ref : TReference;r : tregister);
  542. var
  543. tmpref : treference;
  544. hreg : tregister;
  545. begin
  546. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  547. internalerror(200306171);
  548. { At least big offset (need SETHI), maybe base and maybe index }
  549. if assigned(ref.symbol) or
  550. (ref.offset<simm13lo) or
  551. (ref.offset>simm13hi) then
  552. begin
  553. hreg:=GetAddressRegister(list);
  554. reference_reset(tmpref);
  555. tmpref.symbol := ref.symbol;
  556. tmpref.offset := ref.offset;
  557. tmpref.refaddr := addr_hi;
  558. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  559. { Only the low part is left }
  560. tmpref.refaddr:=addr_lo;
  561. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  562. if ref.base<>NR_NO then
  563. begin
  564. if ref.index<>NR_NO then
  565. begin
  566. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.base,hreg));
  567. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,r));
  568. end
  569. else
  570. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.base,r));
  571. end
  572. else
  573. begin
  574. if hreg<>r then
  575. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  576. end;
  577. end
  578. else
  579. { At least small offset, maybe base and maybe index }
  580. if ref.offset<>0 then
  581. begin
  582. if ref.base<>NR_NO then
  583. begin
  584. if ref.index<>NR_NO then
  585. begin
  586. hreg:=GetAddressRegister(list);
  587. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,hreg));
  588. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,r));
  589. end
  590. else
  591. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,r));
  592. end
  593. else
  594. list.concat(taicpu.op_const_reg(A_MOV,ref.offset,r));
  595. end
  596. else
  597. { Both base and index }
  598. if ref.index<>NR_NO then
  599. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,r))
  600. else
  601. { Only base }
  602. if ref.base<>NR_NO then
  603. a_load_reg_reg(list,OS_ADDR,OS_ADDR,ref.base,r)
  604. else
  605. { only offset, can be generated by absolute }
  606. a_load_const_reg(list,OS_ADDR,ref.offset,r);
  607. end;
  608. procedure TCgSparc.a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);
  609. const
  610. FpuMovInstr : Array[OS_F32..OS_F64] of TAsmOp =
  611. (A_FMOVS,A_FMOVD);
  612. var
  613. instr : taicpu;
  614. begin
  615. if reg1<>reg2 then
  616. begin
  617. instr:=taicpu.op_reg_reg(fpumovinstr[size],reg1,reg2);
  618. list.Concat(instr);
  619. { Notify the register allocator that we have written a move instruction so
  620. it can try to eliminate it. }
  621. add_move_instruction(instr);
  622. end;
  623. end;
  624. procedure TCgSparc.a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);
  625. const
  626. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  627. (A_LDF,A_LDDF);
  628. begin
  629. { several functions call this procedure with OS_32 or OS_64 }
  630. { so this makes life easier (FK) }
  631. case size of
  632. OS_32,OS_F32:
  633. size:=OS_F32;
  634. OS_64,OS_F64,OS_C64:
  635. size:=OS_F64;
  636. else
  637. internalerror(200201121);
  638. end;
  639. handle_load_store(list,false,fpuloadinstr[size],reg,ref);
  640. end;
  641. procedure TCgSparc.a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);
  642. const
  643. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  644. (A_STF,A_STDF);
  645. begin
  646. { several functions call this procedure with OS_32 or OS_64 }
  647. { so this makes life easier (FK) }
  648. case size of
  649. OS_32,OS_F32:
  650. size:=OS_F32;
  651. OS_64,OS_F64,OS_C64:
  652. size:=OS_F64;
  653. else
  654. internalerror(200201121);
  655. end;
  656. handle_load_store(list,true,fpuloadinstr[size],reg,ref);
  657. end;
  658. procedure TCgSparc.a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  659. begin
  660. if Op in [OP_NEG,OP_NOT] then
  661. internalerror(200306011);
  662. if (a=0) then
  663. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  664. else
  665. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  666. end;
  667. procedure TCgSparc.a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  668. var
  669. a : aint;
  670. begin
  671. Case Op of
  672. OP_NEG :
  673. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  674. OP_NOT :
  675. begin
  676. case size of
  677. OS_8 :
  678. a:=aint($ffffff00);
  679. OS_16 :
  680. a:=aint($ffff0000);
  681. else
  682. a:=0;
  683. end;
  684. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  685. end;
  686. else
  687. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  688. end;
  689. end;
  690. procedure TCgSparc.a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  691. var
  692. power : longInt;
  693. begin
  694. case op of
  695. OP_IMUL :
  696. begin
  697. if not(cs_check_overflow in aktlocalswitches) and
  698. ispowerof2(a,power) then
  699. begin
  700. { can be done with a shift }
  701. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  702. exit;
  703. end;
  704. end;
  705. OP_SUB,
  706. OP_ADD :
  707. begin
  708. if (a=0) then
  709. begin
  710. a_load_reg_reg(list,size,size,src,dst);
  711. exit;
  712. end;
  713. end;
  714. end;
  715. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  716. end;
  717. procedure TCgSparc.a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  718. begin
  719. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  720. end;
  721. {*************** compare instructructions ****************}
  722. procedure TCgSparc.a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  723. begin
  724. if (a=0) then
  725. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  726. else
  727. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  728. a_jmp_cond(list,cmp_op,l);
  729. end;
  730. procedure TCgSparc.a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  731. begin
  732. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  733. a_jmp_cond(list,cmp_op,l);
  734. end;
  735. procedure TCgSparc.a_jmp_always(List:TAasmOutput;l:TAsmLabel);
  736. begin
  737. List.Concat(TAiCpu.op_sym(A_BA,objectlibrary.newasmsymbol(l.name,AB_EXTERNAL,AT_FUNCTION)));
  738. { Delay slot }
  739. list.Concat(TAiCpu.Op_none(A_NOP));
  740. end;
  741. procedure TCgSparc.a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:TAsmLabel);
  742. var
  743. ai:TAiCpu;
  744. begin
  745. ai:=TAiCpu.Op_sym(A_Bxx,l);
  746. ai.SetCondition(TOpCmp2AsmCond[cond]);
  747. list.Concat(ai);
  748. { Delay slot }
  749. list.Concat(TAiCpu.Op_none(A_NOP));
  750. end;
  751. procedure TCgSparc.a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);
  752. var
  753. ai : taicpu;
  754. op : tasmop;
  755. begin
  756. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  757. op:=A_FBxx
  758. else
  759. op:=A_Bxx;
  760. ai := Taicpu.op_sym(op,l);
  761. ai.SetCondition(flags_to_cond(f));
  762. list.Concat(ai);
  763. { Delay slot }
  764. list.Concat(TAiCpu.Op_none(A_NOP));
  765. end;
  766. procedure TCgSparc.g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);
  767. var
  768. hl : tasmlabel;
  769. begin
  770. objectlibrary.getlabel(hl);
  771. a_load_const_reg(list,size,1,reg);
  772. a_jmp_flags(list,f,hl);
  773. a_load_const_reg(list,size,0,reg);
  774. a_label(list,hl);
  775. end;
  776. procedure TCgSparc.g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);
  777. var
  778. hl : tasmlabel;
  779. begin
  780. if not(cs_check_overflow in aktlocalswitches) then
  781. exit;
  782. objectlibrary.getlabel(hl);
  783. if not((def.deftype=pointerdef)or
  784. ((def.deftype=orddef)and
  785. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  786. begin
  787. //r.enum:=R_CR7;
  788. //list.concat(taicpu.op_reg(A_MCRXR,r));
  789. //a_jmp_cond(list,A_Bxx,C_OV,hl)
  790. a_jmp_always(list,hl)
  791. end
  792. else
  793. a_jmp_cond(list,OC_AE,hl);
  794. a_call_name(list,'FPC_OVERFLOW');
  795. a_label(list,hl);
  796. end;
  797. { *********** entry/exit code and address loading ************ }
  798. procedure TCgSparc.g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);
  799. begin
  800. if nostackframe then
  801. exit;
  802. { Althogh the SPARC architecture require only word alignment, software
  803. convention and the operating system require every stack frame to be double word
  804. aligned }
  805. LocalSize:=align(LocalSize,8);
  806. { Execute the SAVE instruction to get a new register window and create a new
  807. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  808. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  809. after execution of that instruction is the called function stack pointer}
  810. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  811. if LocalSize>4096 then
  812. begin
  813. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  814. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  815. end
  816. else
  817. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  818. end;
  819. procedure TCgSparc.g_restore_all_registers(list:TaasmOutput;const funcretparaloc:TCGPara);
  820. begin
  821. { The sparc port uses the sparc standard calling convetions so this function has no used }
  822. end;
  823. procedure TCgSparc.g_restore_standard_registers(list:taasmoutput);
  824. begin
  825. { The sparc port uses the sparc standard calling convetions so this function has no used }
  826. end;
  827. procedure TCgSparc.g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);
  828. begin
  829. if nostackframe then
  830. begin
  831. { Here we need to use RETL instead of RET so it uses %o7 }
  832. list.concat(Taicpu.op_none(A_RETL));
  833. list.concat(Taicpu.op_none(A_NOP))
  834. end
  835. else
  836. begin
  837. { We use trivial restore in the delay slot of the JMPL instruction, as we
  838. already set result onto %i0 }
  839. list.concat(Taicpu.op_none(A_RET));
  840. list.concat(Taicpu.op_none(A_RESTORE));
  841. end;
  842. end;
  843. procedure TCgSparc.g_save_all_registers(list : taasmoutput);
  844. begin
  845. { The sparc port uses the sparc standard calling convetions so this function has no used }
  846. end;
  847. procedure TCgSparc.g_save_standard_registers(list : taasmoutput);
  848. begin
  849. { The sparc port uses the sparc standard calling convetions so this function has no used }
  850. end;
  851. { ************* concatcopy ************ }
  852. procedure TCgSparc.g_concatcopy(list:taasmoutput;const source,dest:treference;len:aint;loadref:boolean);
  853. var
  854. tmpreg1,
  855. hreg,
  856. countreg: TRegister;
  857. src, dst: TReference;
  858. lab: tasmlabel;
  859. count, count2: aint;
  860. orgsrc, orgdst: boolean;
  861. begin
  862. if len>high(longint) then
  863. internalerror(2002072704);
  864. reference_reset(src);
  865. reference_reset(dst);
  866. { load the address of source into src.base }
  867. if loadref then
  868. begin
  869. src.base:=GetAddressRegister(list);
  870. a_load_ref_reg(list,OS_32,OS_32,source,src.base);
  871. orgsrc := false;
  872. end
  873. else
  874. begin
  875. src.base:=GetAddressRegister(list);
  876. a_loadaddr_ref_reg(list,source,src.base);
  877. orgsrc := false;
  878. end;
  879. { load the address of dest into dst.base }
  880. dst.base:=GetAddressRegister(list);
  881. a_loadaddr_ref_reg(list,dest,dst.base);
  882. orgdst := false;
  883. { generate a loop }
  884. count:=len div 4;
  885. if count>4 then
  886. begin
  887. { the offsets are zero after the a_loadaddress_ref_reg and just }
  888. { have to be set to 8. I put an Inc there so debugging may be }
  889. { easier (should offset be different from zero here, it will be }
  890. { easy to notice in the generated assembler }
  891. countreg:=GetIntRegister(list,OS_INT);
  892. tmpreg1:=GetIntRegister(list,OS_INT);
  893. a_load_const_reg(list,OS_INT,count,countreg);
  894. { explicitely allocate R_O0 since it can be used safely here }
  895. { (for holding date that's being copied) }
  896. objectlibrary.getlabel(lab);
  897. a_label(list, lab);
  898. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  899. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  900. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  901. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  902. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  903. a_jmp_cond(list,OC_NE,lab);
  904. list.concat(taicpu.op_none(A_NOP));
  905. { keep the registers alive }
  906. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  907. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  908. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  909. len := len mod 4;
  910. end;
  911. { unrolled loop }
  912. count:=len div 4;
  913. if count>0 then
  914. begin
  915. tmpreg1:=GetIntRegister(list,OS_INT);
  916. for count2 := 1 to count do
  917. begin
  918. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  919. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  920. inc(src.offset,4);
  921. inc(dst.offset,4);
  922. end;
  923. len := len mod 4;
  924. end;
  925. if (len and 4) <> 0 then
  926. begin
  927. hreg:=GetIntRegister(list,OS_INT);
  928. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  929. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  930. inc(src.offset,4);
  931. inc(dst.offset,4);
  932. end;
  933. { copy the leftovers }
  934. if (len and 2) <> 0 then
  935. begin
  936. hreg:=GetIntRegister(list,OS_INT);
  937. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  938. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  939. inc(src.offset,2);
  940. inc(dst.offset,2);
  941. end;
  942. if (len and 1) <> 0 then
  943. begin
  944. hreg:=GetIntRegister(list,OS_INT);
  945. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  946. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  947. end;
  948. end;
  949. {****************************************************************************
  950. TCG64Sparc
  951. ****************************************************************************}
  952. procedure tcg64sparc.a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);
  953. var
  954. tmpref: treference;
  955. begin
  956. { Override this function to prevent loading the reference twice }
  957. tmpref:=ref;
  958. tcgsparc(cg).make_simple_ref(list,tmpref);
  959. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  960. inc(tmpref.offset,4);
  961. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  962. end;
  963. procedure tcg64sparc.a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);
  964. var
  965. tmpref: treference;
  966. begin
  967. { Override this function to prevent loading the reference twice }
  968. tmpref:=ref;
  969. tcgsparc(cg).make_simple_ref(list,tmpref);
  970. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  971. inc(tmpref.offset,4);
  972. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  973. end;
  974. procedure tcg64sparc.a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);
  975. var
  976. hreg64 : tregister64;
  977. begin
  978. { Override this function to prevent loading the reference twice.
  979. Use here some extra registers, but those are optimized away by the RA }
  980. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  981. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  982. a_load64_ref_reg(list,r,hreg64);
  983. a_param64_reg(list,hreg64,paraloc);
  984. end;
  985. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  986. begin
  987. case op of
  988. OP_ADD :
  989. begin
  990. op1:=A_ADDCC;
  991. op2:=A_ADDX;
  992. end;
  993. OP_SUB :
  994. begin
  995. op1:=A_SUBCC;
  996. op2:=A_SUBX;
  997. end;
  998. OP_XOR :
  999. begin
  1000. op1:=A_XOR;
  1001. op2:=A_XOR;
  1002. end;
  1003. OP_OR :
  1004. begin
  1005. op1:=A_OR;
  1006. op2:=A_OR;
  1007. end;
  1008. OP_AND :
  1009. begin
  1010. op1:=A_AND;
  1011. op2:=A_AND;
  1012. end;
  1013. else
  1014. internalerror(200203241);
  1015. end;
  1016. end;
  1017. procedure TCg64Sparc.a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);
  1018. var
  1019. op1,op2 : TAsmOp;
  1020. begin
  1021. case op of
  1022. OP_NEG :
  1023. begin
  1024. { Use the simple code: y=0-z }
  1025. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1026. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1027. exit;
  1028. end;
  1029. OP_NOT :
  1030. begin
  1031. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1032. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1033. exit;
  1034. end;
  1035. end;
  1036. get_64bit_ops(op,op1,op2);
  1037. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1038. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1039. end;
  1040. procedure TCg64Sparc.a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);
  1041. var
  1042. op1,op2:TAsmOp;
  1043. begin
  1044. case op of
  1045. OP_NEG,
  1046. OP_NOT :
  1047. internalerror(200306017);
  1048. end;
  1049. get_64bit_ops(op,op1,op2);
  1050. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1051. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reghi,aint(hi(value)),regdst.reghi);
  1052. end;
  1053. procedure tcg64sparc.a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64; regsrc,regdst : tregister64);
  1054. var
  1055. op1,op2:TAsmOp;
  1056. begin
  1057. case op of
  1058. OP_NEG,
  1059. OP_NOT :
  1060. internalerror(200306017);
  1061. end;
  1062. get_64bit_ops(op,op1,op2);
  1063. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1064. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1065. end;
  1066. procedure tcg64sparc.a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);
  1067. var
  1068. op1,op2:TAsmOp;
  1069. begin
  1070. case op of
  1071. OP_NEG,
  1072. OP_NOT :
  1073. internalerror(200306017);
  1074. end;
  1075. get_64bit_ops(op,op1,op2);
  1076. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1077. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1078. end;
  1079. begin
  1080. cg:=TCgSparc.Create;
  1081. cg64:=TCg64Sparc.Create;
  1082. end.
  1083. {
  1084. $Log$
  1085. Revision 1.89 2004-09-25 14:23:55 peter
  1086. * ungetregister is now only used for cpuregisters, renamed to
  1087. ungetcpuregister
  1088. * renamed (get|unget)explicitregister(s) to ..cpuregister
  1089. * removed location-release/reference_release
  1090. Revision 1.88 2004/09/21 20:33:00 peter
  1091. * don't remove MOV reg1,reg1 it is needed for the RA
  1092. Revision 1.87 2004/09/21 17:25:13 peter
  1093. * paraloc branch merged
  1094. Revision 1.86.4.5 2004/09/20 20:43:15 peter
  1095. * implement reg_ref/ref_reg for 64bit to prevent loading the
  1096. address symbol twice
  1097. Revision 1.86.4.4 2004/09/17 17:19:26 peter
  1098. * fixed 64 bit unaryminus for sparc
  1099. * fixed 64 bit inlining
  1100. * signness of not operation
  1101. Revision 1.86.4.3 2004/09/12 21:31:03 peter
  1102. * sign extension added
  1103. Revision 1.86.4.2 2004/09/12 13:36:40 peter
  1104. * fixed alignment issues
  1105. Revision 1.86.4.1 2004/08/31 20:43:06 peter
  1106. * paraloc patch
  1107. Revision 1.86 2004/08/25 20:40:04 florian
  1108. * fixed absolute on sparc
  1109. Revision 1.85 2004/08/24 21:02:32 florian
  1110. * fixed longbool(<int64>) on sparc
  1111. Revision 1.84 2004/06/20 08:55:32 florian
  1112. * logs truncated
  1113. Revision 1.83 2004/06/16 20:07:10 florian
  1114. * dwarf branch merged
  1115. Revision 1.82.2.9 2004/06/02 19:05:16 peter
  1116. * use a_load_const_reg to load const
  1117. Revision 1.82.2.8 2004/06/02 16:07:40 peter
  1118. * implement op64_reg_reg_reg
  1119. Revision 1.82.2.7 2004/05/31 22:07:54 peter
  1120. * don't use float in concatcopy
  1121. Revision 1.82.2.6 2004/05/30 17:54:14 florian
  1122. + implemented cmp64bit
  1123. * started to fix spilling
  1124. * fixed int64 sub partially
  1125. }