cpuinfo.pas 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. {
  2. Copyright (c) 1998-2004 by Florian Klaempfl
  3. Basic Processor information
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. Unit cpuinfo;
  18. {$i fpcdefs.inc}
  19. Interface
  20. uses
  21. globtype;
  22. Type
  23. bestreal = extended;
  24. {$ifdef FPC_HAS_TYPE_EXTENDED}
  25. bestrealrec = TExtended80Rec;
  26. {$else}
  27. bestrealrec = TDoubleRec;
  28. {$endif}
  29. ts32real = single;
  30. ts64real = double;
  31. ts80real = extended;
  32. ts128real = type extended;
  33. ts64comp = type extended;
  34. pbestreal=^bestreal;
  35. { possible supported processors for this target }
  36. tcputype =
  37. (cpu_none,
  38. cpu_386,
  39. cpu_486,
  40. cpu_Pentium,
  41. cpu_Pentium2,
  42. cpu_Pentium3,
  43. cpu_Pentium4,
  44. cpu_PentiumM,
  45. cpu_core_i,
  46. cpu_bobcat,
  47. cpu_core_avx,
  48. cpu_jaguar,
  49. cpu_piledriver,
  50. cpu_excavator,
  51. cpu_core_avx2,
  52. cpu_zen,
  53. cpu_zen2,
  54. cpu_skylake_x,
  55. cpu_icelake,
  56. cpu_icelake_client,
  57. cpu_icelake_server,
  58. cpu_zen3
  59. );
  60. tfputype =
  61. (fpu_none,
  62. // fpu_soft,
  63. fpu_x87,
  64. fpu_sse,
  65. fpu_sse2,
  66. fpu_sse3,
  67. fpu_ssse3,
  68. fpu_sse41,
  69. fpu_sse42,
  70. fpu_avx,
  71. fpu_fma,
  72. fpu_avx2,
  73. fpu_avx512f
  74. );
  75. tcontrollertype =
  76. (ct_none
  77. );
  78. tcontrollerdatatype = record
  79. controllertypestr, controllerunitstr: string[20];
  80. cputype: tcputype; fputype: tfputype;
  81. flashbase, flashsize, srambase, sramsize, eeprombase, eepromsize, bootbase, bootsize: dword;
  82. end;
  83. Const
  84. { Is there support for dealing with multiple microcontrollers available }
  85. { for this platform? }
  86. ControllerSupport = false;
  87. { We know that there are fields after sramsize
  88. but we don't care about this warning }
  89. {$PUSH}
  90. {$WARN 3177 OFF}
  91. embedded_controllers : array [tcontrollertype] of tcontrollerdatatype =
  92. (
  93. (controllertypestr:''; controllerunitstr:''; cputype:cpu_none; fputype:fpu_none; flashbase:0; flashsize:0; srambase:0; sramsize:0));
  94. {$POP}
  95. { calling conventions supported by the code generator }
  96. supported_calling_conventions : tproccalloptions = [
  97. pocall_internproc,
  98. pocall_register,
  99. pocall_safecall,
  100. pocall_stdcall,
  101. pocall_cdecl,
  102. pocall_cppdecl,
  103. pocall_far16,
  104. pocall_pascal,
  105. pocall_oldfpccall,
  106. pocall_mwpascal
  107. ];
  108. cputypestr : array[tcputype] of string[16] = ('',
  109. '80386',
  110. '80486',
  111. 'PENTIUM',
  112. 'PENTIUM2',
  113. 'PENTIUM3',
  114. 'PENTIUM4',
  115. 'PENTIUMM',
  116. 'COREI',
  117. 'BOBCAT',
  118. 'COREAVX',
  119. 'JAGUAR',
  120. 'PILEDRIVER',
  121. 'EXCAVATOR',
  122. 'COREAVX2',
  123. 'ZEN',
  124. 'ZEN2',
  125. 'SKYLAKE-X',
  126. 'ICELAKE',
  127. 'ICELAKE-CLIENT',
  128. 'ICELAKE-SERVER',
  129. 'ZEN3'
  130. );
  131. fputypestr : array[tfputype] of string[7] = (
  132. 'NONE',
  133. // 'SOFT',
  134. 'X87',
  135. 'SSE',
  136. 'SSE2',
  137. 'SSE3',
  138. 'SSSE3',
  139. 'SSE41',
  140. 'SSE42',
  141. 'AVX',
  142. 'FMA',
  143. 'AVX2',
  144. 'AVX512F'
  145. );
  146. sse_singlescalar = [fpu_sse..fpu_avx512f];
  147. sse_doublescalar = [fpu_sse2..fpu_avx512f];
  148. fpu_avx_instructionsets = [fpu_avx,fpu_fma,fpu_avx2,fpu_avx512f];
  149. { Supported optimizations, only used for information }
  150. supported_optimizerswitches = genericlevel1optimizerswitches+
  151. genericlevel2optimizerswitches+
  152. genericlevel3optimizerswitches-
  153. { no need to write info about those }
  154. [cs_opt_level1,cs_opt_level2,cs_opt_level3]+
  155. [cs_opt_peephole{$ifndef llvm},cs_opt_regvar{$endif},cs_opt_stackframe,
  156. cs_opt_loopunroll,cs_opt_uncertain,
  157. cs_opt_tailrecursion,cs_opt_nodecse,cs_useebp,
  158. cs_opt_reorder_fields,cs_opt_fastmath];
  159. level1optimizerswitches = genericlevel1optimizerswitches;
  160. level2optimizerswitches = genericlevel2optimizerswitches + level1optimizerswitches +
  161. [{$ifndef llvm}cs_opt_regvar,{$endif}cs_opt_stackframe,cs_opt_tailrecursion,cs_opt_nodecse];
  162. level3optimizerswitches = genericlevel3optimizerswitches + level2optimizerswitches;
  163. level4optimizerswitches = genericlevel4optimizerswitches + level3optimizerswitches + [cs_useebp];
  164. type
  165. tcpuflags =
  166. (CPUX86_HAS_BTX, { Bit-test instructions (BT, BTC, BTR and BTS) are available }
  167. CPUX86_HAS_CMOV, { CMOVcc instructions are available }
  168. CPUX86_HAS_SSEUNIT, { SSE instructions are available }
  169. CPUX86_HAS_SSE2, { SSE2 instructions are available }
  170. CPUX86_HAS_SSE4_1, { SSE 4.1 instructions are available }
  171. CPUX86_HAS_SSE4_2, { SSE 4.2 instructions are available }
  172. CPUX86_HAS_SSSE3, { SSSE3 instructions are available }
  173. CPUX86_HAS_BMI1, { BMI1 instructions are available }
  174. CPUX86_HAS_BMI2, { BMI2 instructions are available }
  175. CPUX86_HAS_CMPXCHG16B, { CMPXCHG16B is available (not on i386, only for less ifdefs in the compiler }
  176. CPUX86_HAS_LAHF_SAHF, { LAHF/SAHF is available }
  177. CPUX86_HAS_POPCNT, { POPCNT is available }
  178. CPUX86_HAS_LZCNT, { LZCNT is available }
  179. CPUX86_HAS_MOVBE, { MOVBE is available }
  180. CPUX86_HAS_BSWAP, { BSWAP is available }
  181. CPUX86_HAS_OSXSAVE { XGETBV is available }
  182. );
  183. tfpuflags =
  184. (FPUX86_HAS_AVXUNIT,
  185. FPUX86_HAS_FMA,
  186. FPUX86_HAS_FMA4,
  187. FPUX86_HAS_AVX2,
  188. FPUX86_HAS_AVX512F,
  189. FPUX86_HAS_AVX512BW,
  190. FPUX86_HAS_AVX512CD,
  191. FPUX86_HAS_AVX512VL,
  192. FPUX86_HAS_AVX512DQ
  193. );
  194. { Instruction optimisation hints }
  195. TCPUOptimizeFlags =
  196. (CPUX86_HINT_FAST_BT_REG_IMM, { BT instructions with register source and immediate indices are at least as fast as logical instructions }
  197. CPUX86_HINT_FAST_BT_REG_REG, { BT instructions with register source and register indices are at least as fast as equivalent logical instructions }
  198. CPUX86_HINT_FAST_BTX_REG_IMM, { BTC/R/S instructions with register source and immediate indices are at least as fast as logical instructions }
  199. CPUX86_HINT_FAST_BTX_REG_REG, { BTC/R/S instructions with register source and register indices are at least as fast as equivalent logical instructions }
  200. CPUX86_HINT_FAST_BT_MEM_IMM, { BT instructions with memory sources and inmediate indices are at least as fast as logical instructions }
  201. CPUX86_HINT_FAST_BT_MEM_REG, { BT instructions with memory sources and register indices and a register index are at least as fast as equivalent logical instructions }
  202. CPUX86_HINT_FAST_BTX_MEM_IMM, { BTC/R/S instructions with memory sources and immediate indices are at least as fast as logical instructions }
  203. CPUX86_HINT_FAST_BTX_MEM_REG, { BTC/R/S instructions with memory sources and register indices are at least as fast as equivalent logical instructions }
  204. CPUX86_HINT_FAST_XCHG, { XCHG %reg,%reg executes in 2 cycles or fewer }
  205. CPUX86_HINT_FAST_PDEP_PEXT, { The BMI2 instructions PDEP and PEXT execute in a single cycle }
  206. CPUX86_HINT_FAST_3COMP_ADDR { A 3-component address (base, index and offset) has the same latency as the 2-component version (most notable with LEA instructions) }
  207. );
  208. const
  209. cpu_capabilities : array[tcputype] of set of tcpuflags = (
  210. { cpu_none } [],
  211. { cpu_386 } [CPUX86_HAS_BTX],
  212. { cpu_486 } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX],
  213. { cpu_Pentium } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX],
  214. { cpu_Pentium2 } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV],
  215. { cpu_Pentium3 } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT],
  216. { cpu_Pentium4 } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2],
  217. { cpu_PentiumM } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2],
  218. { cpu_core_i } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT],
  219. { cpu_bobcat } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_LZCNT],
  220. { cpu_core_avx } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT],
  221. { cpu_jaguar } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_BMI1,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE],
  222. { cpu_piledriver} [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_BMI1,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE],
  223. { cpu_excavator } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_BMI1,CPUX86_HAS_BMI2,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE],
  224. { cpu_core_avx2 } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_BMI1,CPUX86_HAS_BMI2,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE],
  225. { cpu_zen } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_BMI1,CPUX86_HAS_BMI2,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE],
  226. { cpu_zen2 } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_BMI1,CPUX86_HAS_BMI2,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE],
  227. { cpu_skylake_x } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_BMI1,CPUX86_HAS_BMI2,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE],
  228. { cpu_icelake } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_BMI1,CPUX86_HAS_BMI2,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE],
  229. { cpu_icelake_client } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_BMI1,CPUX86_HAS_BMI2,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE],
  230. { cpu_icelake_server } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_BMI1,CPUX86_HAS_BMI2,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE],
  231. { cpu_zen3 } [CPUX86_HAS_BSWAP,CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_BMI1,CPUX86_HAS_BMI2,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE]
  232. );
  233. fpu_capabilities : array[tfputype] of set of tfpuflags = (
  234. { fpu_none } [],
  235. { fpu_x87 } [],
  236. { fpu_sse } [],
  237. { fpu_sse2 } [],
  238. { fpu_sse3 } [],
  239. { fpu_ssse3 } [],
  240. { fpu_sse41 } [],
  241. { fpu_sse42 } [],
  242. { fpu_avx } [FPUX86_HAS_AVXUNIT],
  243. { fpu_fma } [FPUX86_HAS_AVXUNIT,FPUX86_HAS_FMA],
  244. { fpu_avx2 } [FPUX86_HAS_AVXUNIT,FPUX86_HAS_FMA,FPUX86_HAS_AVX2],
  245. { fpu_avx512 } [FPUX86_HAS_AVXUNIT,FPUX86_HAS_FMA,FPUX86_HAS_AVX2,FPUX86_HAS_AVX512F,FPUX86_HAS_AVX512VL,FPUX86_HAS_AVX512DQ]
  246. );
  247. cpu_optimization_hints : array[TCPUType] of set of TCPUOptimizeFlags = (
  248. { cpu_none } [],
  249. { cpu_386 } [CPUX86_HINT_FAST_3COMP_ADDR],
  250. { cpu_486 } [CPUX86_HINT_FAST_3COMP_ADDR],
  251. { cpu_Pentium } [CPUX86_HINT_FAST_3COMP_ADDR],
  252. { cpu_Pentium2 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_3COMP_ADDR],
  253. { cpu_Pentium3 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_3COMP_ADDR],
  254. { cpu_Pentium4 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM],
  255. { cpu_PentiumM } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR],
  256. { cpu_core_i } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR],
  257. { cpu_bobcat } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR],
  258. { cpu_core_avx } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG], { From Sandy Bridge up to Ice Lake, complex LEA instructions are much slower }
  259. { cpu_jaguar } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR],
  260. { cpu_piledriver} [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR],
  261. { cpu_excavator } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR],
  262. { cpu_core_avx2 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT],
  263. { cpu_zen } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR],
  264. { cpu_zen2 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_3COMP_ADDR],
  265. { cpu_skylake_x } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT,CPUX86_HINT_FAST_3COMP_ADDR],
  266. { cpu_icelake } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT,CPUX86_HINT_FAST_3COMP_ADDR],
  267. { cpu_icelake_client } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT,CPUX86_HINT_FAST_3COMP_ADDR],
  268. { cpu_icelake_server } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT,CPUX86_HINT_FAST_3COMP_ADDR],
  269. { cpu_zen3 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG,CPUX86_HINT_FAST_PDEP_PEXT,CPUX86_HINT_FAST_3COMP_ADDR]
  270. );
  271. Implementation
  272. end.