2
0

cgrv.pas 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059
  1. {
  2. Copyright (c) 2006 by Florian Klaempfl
  3. This unit implements the common part of the code generator for the Risc-V
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgrv;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,symtype,symdef,
  22. cgbase,cgobj,
  23. aasmbase,aasmcpu,aasmtai,aasmdata,
  24. cpubase,cpuinfo,cgutils,rgcpu,
  25. parabase;
  26. type
  27. { tcgrv }
  28. tcgrv = class(tcg)
  29. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara); override;
  30. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: tcgsize; src, dst: TRegister); override;
  31. procedure a_call_reg(list : TAsmList;reg: tregister); override;
  32. procedure a_call_name(list : TAsmList;const s : string; weak: boolean); override;
  33. procedure a_load_const_ref(list: TAsmList; size: tcgsize; a: tcgint; const ref: treference); override;
  34. procedure a_load_reg_ref(list: TAsmList; fromsize, tosize: TCGSize; reg: tregister; const ref: treference); override;
  35. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  36. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; register: tregister); override;
  37. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; reg: TRegister); override;
  38. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  39. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); override;
  40. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister); override;
  41. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  42. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister; l : tasmlabel); override;
  43. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  44. procedure a_jmp_name(list : TAsmList;const s : string); override;
  45. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  46. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  47. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  48. procedure g_save_registers(list: TAsmList); override;
  49. procedure g_restore_registers(list: TAsmList); override;
  50. procedure g_profilecode(list: TAsmList); override;
  51. { fpu move instructions }
  52. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  53. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  54. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  55. procedure g_check_for_fpu_exception(list: TAsmList;force,clear : boolean); override;
  56. protected
  57. function fixref(list: TAsmList; var ref: treference): boolean;
  58. procedure maybeadjustresult(list: TAsmList; op: topcg; size: tcgsize; dst: tregister);
  59. end;
  60. const
  61. TOpCmp2AsmCond: Array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_NONE,
  62. C_LT,C_GE,C_None,C_NE,C_NONE,C_LTU,C_GEU,C_NONE);
  63. const
  64. TOpCG2AsmConstOp: Array[topcg] of TAsmOp = (A_NONE,
  65. A_NONE,A_ADDI,A_ANDI,A_NONE,A_NONE,A_NONE,A_NONE,
  66. A_None,A_None,A_ORI,A_SRAI,A_SLLI,A_SRLI,A_NONE,A_XORI,A_None,A_None);
  67. TOpCG2AsmOp: Array[topcg] of TAsmOp = (A_NONE,
  68. A_NONE,A_ADD,A_AND,A_DIVU,A_DIV,A_MUL,A_MUL,
  69. A_None,A_None,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_None,A_None);
  70. {$ifdef extdebug}
  71. function ref2string(const ref : treference) : string;
  72. function cgop2string(const op : TOpCg) : String;
  73. {$endif extdebug}
  74. implementation
  75. uses
  76. {$ifdef extdebug}sysutils,{$endif}
  77. globals,verbose,systems,cutils,
  78. symconst,symsym,symtable,fmodule,
  79. rgobj,tgobj,cpupi,procinfo,paramgr;
  80. {$ifdef extdebug}
  81. function ref2string(const ref : treference) : string;
  82. begin
  83. result := 'base : ' + inttostr(ord(ref.base)) + ' index : ' + inttostr(ord(ref.index)) + ' refaddr : ' + inttostr(ord(ref.refaddr)) + ' offset : ' + inttostr(ref.offset) + ' symbol : ';
  84. if (assigned(ref.symbol)) then
  85. result := result + ref.symbol.name;
  86. end;
  87. function cgop2string(const op : TOpCg) : String;
  88. const
  89. opcg_strings : array[TOpCg] of string[6] = (
  90. 'None', 'Move', 'Add', 'And', 'Div', 'IDiv', 'IMul', 'Mul',
  91. 'Neg', 'Not', 'Or', 'Sar', 'Shl', 'Shr', 'Sub', 'Xor', 'Rol', 'Ror'
  92. );
  93. begin
  94. result := opcg_strings[op];
  95. end;
  96. {$endif extdebug}
  97. procedure tcgrv.a_call_name(list : TAsmList;const s : string; weak: boolean);
  98. var
  99. href: treference;
  100. l: TAsmLabel;
  101. begin
  102. if not(weak) then
  103. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(s,AT_FUNCTION),0,0,[])
  104. else
  105. reference_reset_symbol(href,current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION),0,0,[]);
  106. if cs_create_pic in current_settings.moduleswitches then
  107. begin
  108. href.refaddr:=addr_plt;
  109. list.concat(taicpu.op_ref(A_CALL,href));
  110. end
  111. else
  112. begin
  113. current_asmdata.getjumplabel(l);
  114. a_label(list,l);
  115. href.refaddr:=addr_pcrel_hi20;
  116. list.concat(taicpu.op_reg_ref(A_AUIPC,NR_RETURN_ADDRESS_REG,href));
  117. reference_reset_symbol(href,l,0,0,[]);
  118. href.refaddr:=addr_pcrel_lo12;
  119. list.concat(taicpu.op_reg_reg_ref(A_JALR,NR_RETURN_ADDRESS_REG,NR_RETURN_ADDRESS_REG,href));
  120. end;
  121. { not assigned while generating external wrappers }
  122. if assigned(current_procinfo) then
  123. include(current_procinfo.flags,pi_do_call);
  124. end;
  125. procedure tcgrv.a_load_const_ref(list: TAsmList; size: tcgsize; a: tcgint; const ref: treference);
  126. begin
  127. if a=0 then
  128. a_load_reg_ref(list,size,size,NR_X0,ref)
  129. else
  130. inherited a_load_const_ref(list, size, a, ref);
  131. end;
  132. procedure tcgrv.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara);
  133. var
  134. ref: treference;
  135. tmpreg: tregister;
  136. begin
  137. paraloc.check_simple_location;
  138. paramanager.allocparaloc(list,paraloc.location);
  139. case paraloc.location^.loc of
  140. LOC_REGISTER,LOC_CREGISTER:
  141. a_loadaddr_ref_reg(list,r,paraloc.location^.register);
  142. LOC_REFERENCE:
  143. begin
  144. reference_reset(ref,paraloc.alignment,[]);
  145. ref.base := paraloc.location^.reference.index;
  146. ref.offset := paraloc.location^.reference.offset;
  147. tmpreg := rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  148. a_loadaddr_ref_reg(list,r,tmpreg);
  149. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  150. end;
  151. else
  152. internalerror(2002080701);
  153. end;
  154. end;
  155. procedure tcgrv.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: tcgsize; src, dst: TRegister);
  156. begin
  157. internalerror(2016060401);
  158. end;
  159. procedure tcgrv.a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; reg: TRegister);
  160. begin
  161. a_op_const_reg_reg(list,op,size,a,reg,reg);
  162. end;
  163. procedure tcgrv.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  164. begin
  165. a_op_reg_reg_reg(list,op,size,src,dst,dst);
  166. end;
  167. procedure tcgrv.a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  168. var
  169. tmpreg: TRegister;
  170. begin
  171. optimize_op_const(size,op,a);
  172. if op=OP_NONE then
  173. begin
  174. a_load_reg_reg(list,size,size,src,dst);
  175. exit;
  176. end;
  177. if op=OP_SUB then
  178. begin
  179. op:=OP_ADD;
  180. a:=-a;
  181. end;
  182. {$ifdef RISCV64}
  183. if (op=OP_SHL) and
  184. (size=OS_S32) then
  185. begin
  186. list.concat(taicpu.op_reg_reg_const(A_SLLIW,dst,src,a));
  187. maybeadjustresult(list,op,size,dst);
  188. end
  189. else if (op=OP_SHR) and
  190. (size=OS_S32) then
  191. begin
  192. list.concat(taicpu.op_reg_reg_const(A_SRLIW,dst,src,a));
  193. maybeadjustresult(list,op,size,dst);
  194. end
  195. else if (op=OP_SAR) and
  196. (size=OS_S32) then
  197. begin
  198. list.concat(taicpu.op_reg_reg_const(A_SRAIW,dst,src,a));
  199. maybeadjustresult(list,op,size,dst);
  200. end
  201. else
  202. {$endif RISCV64}
  203. if (TOpCG2AsmConstOp[op]<>A_None) and
  204. is_imm12(a) then
  205. begin
  206. list.concat(taicpu.op_reg_reg_const(TOpCG2AsmConstOp[op],dst,src,a));
  207. maybeadjustresult(list,op,size,dst);
  208. end
  209. else
  210. begin
  211. tmpreg:=getintregister(list,size);
  212. a_load_const_reg(list,size,a,tmpreg);
  213. a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
  214. end;
  215. end;
  216. procedure tcgrv.a_op_reg_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister);
  217. var
  218. name: String;
  219. pd: tprocdef;
  220. paraloc1, paraloc2: tcgpara;
  221. begin
  222. if op=OP_NOT then
  223. begin
  224. list.concat(taicpu.op_reg_reg_const(A_XORI,dst,src1,-1));
  225. maybeadjustresult(list,op,size,dst);
  226. end
  227. else if op=OP_NEG then
  228. begin
  229. list.concat(taicpu.op_reg_reg_reg(A_SUB,dst,NR_X0,src1));
  230. maybeadjustresult(list,op,size,dst);
  231. end
  232. else
  233. case op of
  234. OP_MOVE:
  235. a_load_reg_reg(list,size,size,src1,dst);
  236. else
  237. {$ifdef RISCV64}
  238. if (op=OP_SHL) and
  239. (size=OS_S32) then
  240. begin
  241. list.concat(taicpu.op_reg_reg_reg(A_SLLW,dst,src2,src1));
  242. maybeadjustresult(list,op,size,dst);
  243. end
  244. else if (op=OP_SHR) and
  245. (size=OS_S32) then
  246. begin
  247. list.concat(taicpu.op_reg_reg_reg(A_SRLW,dst,src2,src1));
  248. maybeadjustresult(list,op,size,dst);
  249. end
  250. else if (op=OP_SAR) and
  251. (size=OS_S32) then
  252. begin
  253. list.concat(taicpu.op_reg_reg_reg(A_SRAW,dst,src2,src1));
  254. maybeadjustresult(list,op,size,dst);
  255. end
  256. else
  257. {$endif RISCV64}
  258. if (op in [OP_IMUL,OP_MUL]) and not(CPURV_HAS_MUL in cpu_capabilities[current_settings.cputype]) then
  259. begin
  260. case size of
  261. OS_8:
  262. name:='fpc_mul_byte';
  263. OS_S8:
  264. name:='fpc_mul_shortint';
  265. OS_16:
  266. name:='fpc_mul_word';
  267. OS_S16:
  268. name:='fpc_mul_integer';
  269. OS_32:
  270. name:='fpc_mul_dword';
  271. OS_S32:
  272. name:='fpc_mul_longint';
  273. else
  274. Internalerror(2021030601);
  275. end;
  276. // if check_overflow then
  277. // name:=name+'_checkoverflow';
  278. pd:=search_system_proc(name);
  279. paraloc1.init;
  280. paraloc2.init;
  281. paramanager.getcgtempparaloc(list,pd,1,paraloc1);
  282. paramanager.getcgtempparaloc(list,pd,2,paraloc2);
  283. a_load_reg_cgpara(list,OS_8,src1,paraloc2);
  284. a_load_reg_cgpara(list,OS_8,src2,paraloc1);
  285. paramanager.freecgpara(list,paraloc2);
  286. paramanager.freecgpara(list,paraloc1);
  287. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  288. a_call_name(list,upper(name),false);
  289. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  290. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  291. cg.a_load_reg_reg(list,size,size,NR_FUNCTION_RESULT_REG,dst);
  292. cg.a_reg_dealloc(list,NR_FUNCTION_RESULT_REG);
  293. paraloc2.done;
  294. paraloc1.done;
  295. end
  296. else
  297. begin
  298. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src2,src1));
  299. maybeadjustresult(list,op,size,dst);
  300. end;
  301. end;
  302. end;
  303. procedure tcgrv.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  304. var
  305. href: treference;
  306. b, tmpreg: TRegister;
  307. l: TAsmLabel;
  308. begin
  309. href:=ref;
  310. fixref(list,href);
  311. if (not assigned(href.symbol)) and
  312. (href.offset=0) then
  313. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  314. else if (assigned(href.symbol) or
  315. (not is_imm12(href.offset))) and
  316. (href.base<>NR_NO) then
  317. begin
  318. b:= href.base;
  319. current_asmdata.getjumplabel(l);
  320. a_label(list,l);
  321. href.base:=NR_NO;
  322. href.refaddr:=addr_pcrel_hi20;
  323. list.concat(taicpu.op_reg_ref(A_AUIPC,r,href));
  324. reference_reset_symbol(href,l,0,0,ref.volatility);
  325. href.refaddr:=addr_pcrel_lo12;
  326. list.concat(taicpu.op_reg_reg_ref(A_ADDI,r,r,href));
  327. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,r,b));
  328. end
  329. else if is_imm12(href.offset) and
  330. (href.base<>NR_NO) then
  331. begin
  332. list.concat(taicpu.op_reg_reg_const(A_ADDI,r,href.base,href.offset));
  333. end
  334. else if (href.refaddr=addr_pcrel) then
  335. begin
  336. tmpreg:=getintregister(list,OS_ADDR);
  337. b:=href.base;
  338. href.base:=NR_NO;
  339. current_asmdata.getjumplabel(l);
  340. a_label(list,l);
  341. href.refaddr:=addr_pcrel_hi20;
  342. list.concat(taicpu.op_reg_ref(A_AUIPC,tmpreg,href));
  343. reference_reset_symbol(href,l,0,0,ref.volatility);
  344. href.refaddr:=addr_pcrel_lo12;
  345. list.concat(taicpu.op_reg_reg_ref(A_ADDI,r,tmpreg,href));
  346. if b<>NR_NO then
  347. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,r,b));
  348. end
  349. else
  350. internalerror(2016060504);
  351. end;
  352. procedure tcgrv.a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  353. begin
  354. if a=0 then
  355. a_cmp_reg_reg_label(list,size,cmp_op,NR_X0,reg,l)
  356. else
  357. inherited;
  358. end;
  359. procedure tcgrv.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg1,reg2 : tregister;l : tasmlabel);
  360. var
  361. tmpreg: TRegister;
  362. ai: taicpu;
  363. begin
  364. if TOpCmp2AsmCond[cmp_op]=C_None then
  365. begin
  366. cmp_op:=swap_opcmp(cmp_op);
  367. tmpreg:=reg1;
  368. reg1:=reg2;
  369. reg2:=tmpreg;
  370. end;
  371. ai:=taicpu.op_reg_reg_sym_ofs(A_Bxx,reg2,reg1,l,0);
  372. ai.is_jmp:=true;
  373. ai.condition:=TOpCmp2AsmCond[cmp_op];
  374. list.concat(ai);
  375. end;
  376. procedure tcgrv.a_jmp_name(list : TAsmList;const s : string);
  377. var
  378. ai: taicpu;
  379. href: treference;
  380. tmpreg: TRegister;
  381. l: TAsmLabel;
  382. begin
  383. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(s,AT_FUNCTION),0,0,[]);
  384. tmpreg:=getintregister(list,OS_ADDR);
  385. current_asmdata.getjumplabel(l);
  386. a_label(list,l);
  387. href.refaddr:=addr_pcrel_hi20;
  388. list.concat(taicpu.op_reg_ref(A_AUIPC,tmpreg,href));
  389. reference_reset_symbol(href,l,0,0,[]);
  390. href.refaddr:=addr_pcrel_lo12;
  391. ai:=taicpu.op_reg_reg_ref(A_JALR,NR_X0,tmpreg,href);
  392. ai.is_jmp:=true;
  393. list.concat(ai);
  394. //ai:=taicpu.op_reg_sym(A_JAL,NR_X0,current_asmdata.RefAsmSymbol(s));
  395. //ai.is_jmp:=true;
  396. end;
  397. procedure tcgrv.a_jmp_always(list : TAsmList;l: tasmlabel);
  398. var
  399. ai: taicpu;
  400. {href: treference;
  401. tmpreg: TRegister;}
  402. begin
  403. {reference_reset_symbol(href,l,0,0);
  404. tmpreg:=getintregister(list,OS_ADDR);
  405. current_asmdata.getjumplabel(l);
  406. a_label(list,l);
  407. href.refaddr:=addr_pcrel_hi20;
  408. list.concat(taicpu.op_reg_ref(A_AUIPC,tmpreg,href));
  409. reference_reset_symbol(href,l,0,0);
  410. href.refaddr:=addr_pcrel_lo12;
  411. ai:=taicpu.op_reg_reg_ref(A_JALR,NR_X0,tmpreg,href);
  412. ai.is_jmp:=true;
  413. list.concat(ai);}
  414. ai:=taicpu.op_reg_sym(A_JAL,NR_X0,l);
  415. ai.is_jmp:=true;
  416. list.concat(ai);
  417. end;
  418. procedure tcgrv.g_proc_entry(list: TAsmList; localsize: longint; nostackframe: boolean);
  419. const
  420. {$ifdef cpu64bitalu}
  421. store_int_op = A_SD;
  422. {$else cpu64bitalu}
  423. store_int_op = A_SW;
  424. {$endif cpu64bitalu}
  425. var
  426. regs, fregs: tcpuregisterset;
  427. r: TSuperRegister;
  428. href: treference;
  429. stackcount, stackAdjust: longint;
  430. begin
  431. if not(nostackframe) then
  432. begin
  433. a_reg_alloc(list,NR_STACK_POINTER_REG);
  434. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  435. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  436. { Int registers }
  437. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  438. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  439. regs:=regs+[RS_FRAME_POINTER_REG,RS_RETURN_ADDRESS_REG];
  440. if (pi_do_call in current_procinfo.flags) then
  441. regs:=regs+[RS_RETURN_ADDRESS_REG];
  442. stackcount:=0;
  443. for r:=RS_X0 to RS_X31 do
  444. if r in regs then
  445. inc(stackcount,sizeof(pint));
  446. { Float registers }
  447. fregs:=rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall);
  448. for r:=RS_F0 to RS_F31 do
  449. if r in fregs then
  450. inc(stackcount,8);
  451. inc(localsize,stackcount);
  452. if not is_imm12(-localsize) then
  453. begin
  454. if not (RS_RETURN_ADDRESS_REG in regs) then
  455. begin
  456. include(regs,RS_RETURN_ADDRESS_REG);
  457. inc(localsize,sizeof(pint));
  458. end;
  459. end;
  460. reference_reset_base(href,NR_STACK_POINTER_REG,stackcount,ctempposinvalid,0,[]);
  461. stackAdjust:=0;
  462. if stackcount>0 then
  463. begin
  464. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-stackcount));
  465. stackAdjust:=stackcount;
  466. dec(localsize,stackcount);
  467. end;
  468. for r:=RS_X0 to RS_X31 do
  469. if r in regs then
  470. begin
  471. dec(href.offset,sizeof(pint));
  472. list.concat(taicpu.op_reg_ref(store_int_op,newreg(R_INTREGISTER,r,R_SUBWHOLE),href));
  473. end;
  474. { Float registers }
  475. for r:=RS_F0 to RS_F31 do
  476. if r in fregs then
  477. begin
  478. dec(href.offset,8);
  479. list.concat(taicpu.op_reg_ref(A_FSD,newreg(R_FPUREGISTER,r,R_SUBWHOLE),href));
  480. end;
  481. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  482. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_FRAME_POINTER_REG,NR_STACK_POINTER_REG,stackAdjust));
  483. if localsize>0 then
  484. begin
  485. localsize:=align(localsize,sizeof(pint));
  486. if is_imm12(-localsize) then
  487. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-localsize))
  488. else
  489. begin
  490. a_load_const_reg(list,OS_INT,localsize,NR_RETURN_ADDRESS_REG);
  491. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_RETURN_ADDRESS_REG));
  492. end;
  493. end;
  494. end;
  495. end;
  496. procedure tcgrv.g_proc_exit(list: TAsmList; parasize: longint; nostackframe: boolean);
  497. const
  498. {$ifdef cpu64bitalu}
  499. load_op = A_LD;
  500. {$else cpu64bitalu}
  501. load_op = A_LW;
  502. {$endif cpu64bitalu}
  503. var
  504. r: tsuperregister;
  505. regs, fregs: tcpuregisterset;
  506. stacksize, localsize, precompensation, postcompensation: longint;
  507. href: treference;
  508. begin
  509. if not(nostackframe) then
  510. begin
  511. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  512. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  513. regs:=regs+[RS_FRAME_POINTER_REG,RS_RETURN_ADDRESS_REG];
  514. if (pi_do_call in current_procinfo.flags) then
  515. regs:=regs+[RS_RETURN_ADDRESS_REG];
  516. stacksize:=0;
  517. for r:=RS_X31 downto RS_X0 do
  518. if r in regs then
  519. inc(stacksize,sizeof(pint));
  520. { Float registers }
  521. fregs:=rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall);
  522. for r:=RS_F0 to RS_F31 do
  523. if r in fregs then
  524. inc(stacksize,8);
  525. localsize:=current_procinfo.calc_stackframe_size+stacksize;
  526. if localsize>0 then
  527. begin
  528. localsize:=align(localsize,sizeof(pint));
  529. if not is_imm12(-localsize) then
  530. begin
  531. if not (RS_RETURN_ADDRESS_REG in regs) then
  532. begin
  533. include(regs,RS_RETURN_ADDRESS_REG);
  534. inc(localsize,sizeof(pint));
  535. inc(stacksize,sizeof(pint));
  536. end;
  537. end;
  538. end;
  539. if not is_imm12(localsize) then
  540. begin
  541. precompensation:=localsize-2032;
  542. postcompensation:=localsize-precompensation;
  543. end
  544. else
  545. begin
  546. precompensation:=0;
  547. postcompensation:=localsize;
  548. end;
  549. reference_reset_base(href,NR_STACK_POINTER_REG,postcompensation-stacksize,ctempposinvalid,0,[]);
  550. if precompensation>0 then
  551. begin
  552. if is_imm12(precompensation) then
  553. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,precompensation))
  554. else
  555. begin
  556. { use X12 as temporary register as it is not callee-saved }
  557. a_load_const_reg(list,OS_INT,precompensation,NR_X12);
  558. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_X12));
  559. end;
  560. end;
  561. { Float registers }
  562. for r:=RS_F31 downto RS_F0 do
  563. if r in fregs then
  564. begin
  565. list.concat(taicpu.op_reg_ref(A_FLD,newreg(R_FPUREGISTER,r,R_SUBWHOLE),href));
  566. inc(href.offset,8);
  567. end;
  568. for r:=RS_X31 downto RS_X0 do
  569. if r in regs then
  570. begin
  571. list.concat(taicpu.op_reg_ref(load_op,newreg(R_INTREGISTER,r,R_SUBWHOLE),href));
  572. inc(href.offset,sizeof(pint));
  573. end;
  574. if postcompensation>0 then
  575. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,postcompensation));
  576. end;
  577. if (target_info.system in (systems_freertos+systems_embedded)) and (po_interrupt in current_procinfo.procdef.procoptions) then
  578. begin
  579. list.concat(Taicpu.Op_none(A_MRET));
  580. end
  581. else
  582. list.concat(taicpu.op_reg_reg(A_JALR,NR_X0,NR_RETURN_ADDRESS_REG));
  583. end;
  584. procedure tcgrv.g_save_registers(list: TAsmList);
  585. begin
  586. end;
  587. procedure tcgrv.g_restore_registers(list: TAsmList);
  588. begin
  589. end;
  590. procedure tcgrv.g_profilecode(list: TAsmList);
  591. begin
  592. if target_info.system in [system_riscv32_linux,system_riscv64_linux] then
  593. begin
  594. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_X10,NR_RETURN_ADDRESS_REG,0));
  595. a_call_name(list,'_mcount',false);
  596. end
  597. else
  598. internalerror(2018092201);
  599. end;
  600. procedure tcgrv.a_call_reg(list : TAsmList;reg: tregister);
  601. begin
  602. list.concat(taicpu.op_reg_reg(A_JALR,NR_RETURN_ADDRESS_REG,reg));
  603. include(current_procinfo.flags,pi_do_call);
  604. end;
  605. procedure tcgrv.a_load_reg_ref(list: TAsmList; fromsize, tosize: TCGSize;
  606. reg: tregister; const ref: treference);
  607. const
  608. StoreInstr: array[OS_8..OS_INT] of TAsmOp =
  609. (A_SB,A_SH,A_SW
  610. {$ifdef cpu64bitalu}
  611. ,
  612. A_SD
  613. {$endif cpu64bitalu}
  614. );
  615. var
  616. ref2: TReference;
  617. tmpreg: tregister;
  618. op: TAsmOp;
  619. begin
  620. if not (fromsize in [OS_8..OS_INT,OS_S8..OS_SINT]) then
  621. internalerror(2002090904);
  622. if not (tosize in [OS_8..OS_INT,OS_S8..OS_SINT]) then
  623. internalerror(2002090905);
  624. tosize:=tcgsize2unsigned[tosize];
  625. ref2 := ref;
  626. fixref(list, ref2);
  627. op := storeinstr[tcgsize2unsigned[tosize]];
  628. list.concat(taicpu.op_reg_ref(op, reg,ref2));
  629. end;
  630. procedure tcgrv.a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  631. var
  632. href: treference;
  633. op: TAsmOp;
  634. tmpreg: TRegister;
  635. begin
  636. href:=ref;
  637. fixref(list,href);
  638. if href.refaddr=addr_pcrel then
  639. begin
  640. tmpreg:=getintregister(list,OS_ADDR);
  641. a_loadaddr_ref_reg(list,href,tmpreg);
  642. reference_reset_base(href,tmpreg,0,ctempposinvalid,0,ref.volatility);
  643. end;
  644. case fromsize of
  645. OS_8: op:=A_LBU;
  646. OS_16: op:=A_LHU;
  647. OS_S8: op:=A_LB;
  648. OS_S16: op:=A_LH;
  649. {$ifdef RISCV64}
  650. OS_32: op:=A_LWU;
  651. OS_S32: op:=A_LW;
  652. OS_64,
  653. OS_S64: op:=A_LD;
  654. {$else}
  655. OS_64,OS_S64, { This only happens if tosize is smaller than fromsize }
  656. { We can therefore only consider the low 32-bit of the 64bit value }
  657. OS_32,
  658. OS_S32: op:=A_LW;
  659. {$endif}
  660. else
  661. internalerror(2016060502);
  662. end;
  663. list.concat(taicpu.op_reg_ref(op,reg,href));
  664. if (fromsize<>tosize) and (not (tosize in [OS_SINT,OS_INT])) then
  665. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  666. end;
  667. procedure tcgrv.a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; register: tregister);
  668. begin
  669. if a=0 then
  670. a_load_reg_reg(list,size,size,NR_X0,register)
  671. else
  672. begin
  673. if is_imm12(a) then
  674. list.concat(taicpu.op_reg_reg_const(A_ADDI,register,NR_X0,a))
  675. else if is_lui_imm(a) then
  676. list.concat(taicpu.op_reg_const(A_LUI,register,(a shr 12) and $FFFFF))
  677. else
  678. begin
  679. if (a and $800)<>0 then
  680. list.concat(taicpu.op_reg_const(A_LUI,register,((a shr 12)+1) and $FFFFF))
  681. else
  682. list.concat(taicpu.op_reg_const(A_LUI,register,(a shr 12) and $FFFFF));
  683. list.concat(taicpu.op_reg_reg_const(A_ADDI,register,register,SarSmallint(smallint(a shl 4),4)));
  684. end;
  685. end;
  686. end;
  687. procedure tcgrv.a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  688. var
  689. op: TAsmOp;
  690. ai: taicpu;
  691. const
  692. convOp: array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  693. ((A_None,A_FCVT_D_S),
  694. (A_FCVT_S_D,A_None));
  695. begin
  696. if fromsize<>tosize then
  697. begin
  698. list.concat(taicpu.op_reg_reg(convOp[fromsize,tosize],reg2,reg1));
  699. maybe_check_for_fpu_exception(list);
  700. end
  701. else
  702. begin
  703. if tosize=OS_F32 then
  704. op:=A_FSGNJ_S
  705. else
  706. op:=A_FSGNJ_D;
  707. ai:=taicpu.op_reg_reg_reg(op,reg2,reg1,reg1);
  708. list.concat(ai);
  709. rg[R_FPUREGISTER].add_move_instruction(ai);
  710. end;
  711. end;
  712. procedure tcgrv.a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  713. var
  714. href: treference;
  715. op: TAsmOp;
  716. tmpreg: TRegister;
  717. l: TAsmLabel;
  718. begin
  719. href:=ref;
  720. fixref(list,href);
  721. if href.refaddr=addr_pcrel then
  722. begin
  723. tmpreg:=getintregister(list,OS_ADDR);
  724. a_loadaddr_ref_reg(list,href,tmpreg);
  725. reference_reset_base(href,tmpreg,0,ctempposinvalid,0,ref.volatility);
  726. end;
  727. if fromsize=OS_F32 then
  728. op:=A_FLW
  729. else
  730. op:=A_FLD;
  731. list.concat(taicpu.op_reg_ref(op,reg,href));
  732. if fromsize<>tosize then
  733. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  734. end;
  735. procedure tcgrv.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  736. var
  737. href: treference;
  738. op: TAsmOp;
  739. tmpreg: TRegister;
  740. begin
  741. href:=ref;
  742. fixref(list,href);
  743. if href.refaddr=addr_pcrel then
  744. begin
  745. tmpreg:=getintregister(list,OS_ADDR);
  746. a_loadaddr_ref_reg(list,href,tmpreg);
  747. reference_reset_base(href,tmpreg,0,ctempposinvalid,0,ref.volatility);
  748. end;
  749. if fromsize<>tosize then
  750. begin
  751. tmpreg:=getfpuregister(list,tosize);
  752. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  753. reg:=tmpreg;
  754. end;
  755. if tosize=OS_F32 then
  756. op:=A_FSW
  757. else
  758. op:=A_FSD;
  759. list.concat(taicpu.op_reg_ref(op,reg,href));
  760. end;
  761. function tcgrv.fixref(list: TAsmList; var ref: treference): boolean;
  762. var
  763. tmpreg: TRegister;
  764. href: treference;
  765. l: TAsmLabel;
  766. begin
  767. result:=true;
  768. if ref.refaddr=addr_pcrel then
  769. exit;
  770. if assigned(ref.symbol) then
  771. begin
  772. if cs_create_pic in current_settings.moduleswitches then
  773. begin
  774. reference_reset_symbol(href,ref.symbol,0,0,[]);
  775. ref.symbol:=nil;
  776. tmpreg:=getintregister(list,OS_INT);
  777. current_asmdata.getaddrlabel(l);
  778. a_label(list,l);
  779. href.refaddr:=addr_got_pcrel_hi;
  780. list.concat(taicpu.op_reg_ref(A_AUIPC,tmpreg,href));
  781. reference_reset_symbol(href,l,0,0,[]);
  782. href.refaddr:=addr_pcrel_lo12;
  783. href.base:=tmpreg;
  784. {$ifdef RISCV64}
  785. list.concat(taicpu.op_reg_ref(A_LD,tmpreg,href));
  786. {$else}
  787. list.concat(taicpu.op_reg_ref(A_LW,tmpreg,href));
  788. {$endif}
  789. end
  790. else
  791. begin
  792. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment,ref.volatility);
  793. ref.symbol:=nil;
  794. ref.offset:=0;
  795. tmpreg:=getintregister(list,OS_INT);
  796. current_asmdata.getaddrlabel(l);
  797. a_label(list,l);
  798. href.refaddr:=addr_pcrel_hi20;
  799. list.concat(taicpu.op_reg_ref(A_AUIPC,tmpreg,href));
  800. reference_reset_symbol(href,l,0,0,ref.volatility);
  801. href.refaddr:=addr_pcrel_lo12;
  802. list.concat(taicpu.op_reg_reg_ref(A_ADDI,tmpreg,tmpreg,href));
  803. end;
  804. if (ref.index<>NR_NO) and
  805. (ref.base<>NR_NO) then
  806. begin
  807. a_op_reg_reg(list,OP_ADD,OS_INT,ref.base,tmpreg);
  808. ref.base:=tmpreg;
  809. end
  810. else if (ref.index=NR_NO) and
  811. (ref.base<>NR_NO) then
  812. ref.index:=tmpreg
  813. else
  814. ref.base:=tmpreg;
  815. end
  816. else if (ref.index=NR_NO) and
  817. (ref.base=NR_NO) then
  818. begin
  819. tmpreg:=getintregister(list,OS_INT);
  820. a_load_const_reg(list, OS_ADDR,ref.offset,tmpreg);
  821. reference_reset_base(ref,tmpreg,0,ctempposinvalid,ref.alignment,ref.volatility);
  822. end;
  823. if (ref.index<>NR_NO) and
  824. (ref.base=NR_NO) then
  825. begin
  826. ref.base:=ref.index;
  827. ref.index:=NR_NO;
  828. end;
  829. if not is_imm12(ref.offset) then
  830. begin
  831. tmpreg:=getintregister(list,OS_INT);
  832. a_load_const_reg(list,OS_INT,ref.offset,tmpreg);
  833. ref.offset:=0;
  834. if (ref.index<>NR_NO) and
  835. (ref.base<>NR_NO) then
  836. begin
  837. a_op_reg_reg(list,OP_ADD,OS_INT,ref.index,tmpreg);
  838. ref.index:=tmpreg;
  839. end
  840. else
  841. ref.index:=tmpreg;
  842. end;
  843. if (ref.index<>NR_NO) and
  844. (ref.base<>NR_NO) then
  845. begin
  846. tmpreg:=getaddressregister(list);
  847. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
  848. ref.base:=tmpreg;
  849. ref.index:=NR_NO;
  850. end;
  851. end;
  852. procedure tcgrv.maybeadjustresult(list: TAsmList; op: topcg; size: tcgsize; dst: tregister);
  853. const
  854. overflowops = [OP_MUL,OP_IMUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  855. begin
  856. if (op in overflowops) and
  857. (size in [OS_8,OS_S8,OS_16,OS_S16{$ifdef RISCV64},OS_32,OS_S32{$endif RISCV64}]) then
  858. a_load_reg_reg(list,OS_INT,size,dst,dst)
  859. end;
  860. procedure tcgrv.g_check_for_fpu_exception(list: TAsmList;force,clear : boolean);
  861. var
  862. r : TRegister;
  863. ai: taicpu;
  864. l: TAsmLabel;
  865. begin
  866. if needs_check_for_fpu_exceptions then
  867. begin
  868. r:=getintregister(list,OS_INT);
  869. list.concat(taicpu.op_reg(A_FRFLAGS,r));
  870. current_asmdata.getjumplabel(l);
  871. ai:=taicpu.op_reg_reg_sym_ofs(A_Bxx,r,NR_X0,l,0);
  872. ai.is_jmp:=true;
  873. ai.condition:=C_EQ;
  874. list.concat(ai);
  875. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  876. cg.a_call_name(current_asmdata.CurrAsmList,'FPC_THROWFPUEXCEPTION',false);
  877. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  878. a_label(list,l);
  879. end;
  880. end;
  881. end.