at90pwm216.pp 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627
  1. unit AT90PWM216;
  2. interface
  3. var
  4. // PORTB
  5. PORTB : byte absolute $00+$25; // Port B Data Register
  6. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  7. PINB : byte absolute $00+$23; // Port B Input Pins
  8. // PORTD
  9. PORTD : byte absolute $00+$2B; // Port D Data Register
  10. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  11. PIND : byte absolute $00+$29; // Port D Input Pins
  12. // BOOT_LOAD
  13. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  14. // EUSART
  15. EUDR : byte absolute $00+$CE; // EUSART I/O Data Register
  16. EUCSRA : byte absolute $00+$C8; // EUSART Control and Status Register A
  17. EUCSRB : byte absolute $00+$C9; // EUSART Control Register B
  18. EUCSRC : byte absolute $00+$CA; // EUSART Status Register C
  19. MUBRRH : byte absolute $00+$CD; // Manchester Receiver Baud Rate Register High Byte
  20. MUBRRL : byte absolute $00+$CC; // Manchester Receiver Baud Rate Register Low Byte
  21. // ANALOG_COMPARATOR
  22. AC0CON : byte absolute $00+$AD; // Analog Comparator 0 Control Register
  23. AC1CON : byte absolute $00+$AE; // Analog Comparator 1 Control Register
  24. AC2CON : byte absolute $00+$AF; // Analog Comparator 2 Control Register
  25. ACSR : byte absolute $00+$50; // Analog Comparator Status Register
  26. // DA_CONVERTER
  27. DACH : byte absolute $00+$AC; // DAC Data Register High Byte
  28. DACL : byte absolute $00+$AB; // DAC Data Register Low Byte
  29. DACON : byte absolute $00+$AA; // DAC Control Register
  30. // CPU
  31. SREG : byte absolute $00+$5F; // Status Register
  32. SP : word absolute $00+$5D; // Stack Pointer
  33. SPL : byte absolute $00+$5D; // Stack Pointer
  34. SPH : byte absolute $00+$5D+1; // Stack Pointer
  35. MCUCR : byte absolute $00+$55; // MCU Control Register
  36. MCUSR : byte absolute $00+$54; // MCU Status Register
  37. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  38. CLKPR : byte absolute $00+$61; //
  39. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  40. GPIOR3 : byte absolute $00+$3B; // General Purpose IO Register 3
  41. GPIOR2 : byte absolute $00+$3A; // General Purpose IO Register 2
  42. GPIOR1 : byte absolute $00+$39; // General Purpose IO Register 1
  43. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  44. PLLCSR : byte absolute $00+$49; // PLL Control And Status Register
  45. PRR : byte absolute $00+$64; // Power Reduction Register
  46. // PORTE
  47. PORTE : byte absolute $00+$2E; // Port E Data Register
  48. DDRE : byte absolute $00+$2D; // Port E Data Direction Register
  49. PINE : byte absolute $00+$2C; // Port E Input Pins
  50. // TIMER_COUNTER_0
  51. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  52. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  53. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  54. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  55. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  56. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  57. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  58. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  59. // TIMER_COUNTER_1
  60. TIMSK1 : byte absolute $00+$6F; // Timer/Counter Interrupt Mask Register
  61. TIFR1 : byte absolute $00+$36; // Timer/Counter Interrupt Flag register
  62. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  63. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  64. TCCR1C : byte absolute $00+$82; // Timer/Counter1 Control Register C
  65. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  66. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  67. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  68. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register Bytes
  69. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register Bytes
  70. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register Bytes
  71. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register Bytes
  72. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register Bytes
  73. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register Bytes
  74. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  75. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  76. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  77. // AD_CONVERTER
  78. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  79. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  80. ADC : word absolute $00+$78; // ADC Data Register Bytes
  81. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  82. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  83. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  84. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 0
  85. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 0
  86. AMP0CSR : byte absolute $00+$76; //
  87. AMP1CSR : byte absolute $00+$77; //
  88. // USART
  89. UDR : byte absolute $00+$C6; // USART I/O Data Register
  90. UCSRA : byte absolute $00+$C0; // USART Control and Status register A
  91. UCSRB : byte absolute $00+$C1; // USART Control an Status register B
  92. UCSRC : byte absolute $00+$C2; // USART Control an Status register C
  93. UBRRH : byte absolute $00+$C5; // USART Baud Rate Register High Byte
  94. UBRRL : byte absolute $00+$C4; // USART Baud Rate Register Low Byte
  95. // SPI
  96. SPCR : byte absolute $00+$4C; // SPI Control Register
  97. SPSR : byte absolute $00+$4D; // SPI Status Register
  98. SPDR : byte absolute $00+$4E; // SPI Data Register
  99. // WATCHDOG
  100. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  101. // EXTERNAL_INTERRUPT
  102. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  103. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  104. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  105. // EEPROM
  106. EEAR : word absolute $00+$41; // EEPROM Read/Write Access Bytes
  107. EEARL : byte absolute $00+$41; // EEPROM Read/Write Access Bytes
  108. EEARH : byte absolute $00+$41+1; // EEPROM Read/Write Access Bytes
  109. EEDR : byte absolute $00+$40; // EEPROM Data Register
  110. EECR : byte absolute $00+$3F; // EEPROM Control Register
  111. // PSC0
  112. PICR0 : word absolute $00+$DE; // PSC 0 Input Capture Register
  113. PICR0L : byte absolute $00+$DE; // PSC 0 Input Capture Register
  114. PICR0H : byte absolute $00+$DE+1; // PSC 0 Input Capture Register
  115. PFRC0B : byte absolute $00+$DD; // PSC 0 Input B Control
  116. PFRC0A : byte absolute $00+$DC; // PSC 0 Input A Control
  117. PCTL0 : byte absolute $00+$DB; // PSC 0 Control Register
  118. PCNF0 : byte absolute $00+$DA; // PSC 0 Configuration Register
  119. OCR0RB : word absolute $00+$D8; // Output Compare RB Register
  120. OCR0RBL : byte absolute $00+$D8; // Output Compare RB Register
  121. OCR0RBH : byte absolute $00+$D8+1; // Output Compare RB Register
  122. OCR0SB : word absolute $00+$D6; // Output Compare SB Register
  123. OCR0SBL : byte absolute $00+$D6; // Output Compare SB Register
  124. OCR0SBH : byte absolute $00+$D6+1; // Output Compare SB Register
  125. OCR0RA : word absolute $00+$D4; // Output Compare RA Register
  126. OCR0RAL : byte absolute $00+$D4; // Output Compare RA Register
  127. OCR0RAH : byte absolute $00+$D4+1; // Output Compare RA Register
  128. OCR0SA : word absolute $00+$D2; // Output Compare SA Register
  129. OCR0SAL : byte absolute $00+$D2; // Output Compare SA Register
  130. OCR0SAH : byte absolute $00+$D2+1; // Output Compare SA Register
  131. PSOC0 : byte absolute $00+$D0; // PSC0 Synchro and Output Configuration
  132. PIM0 : byte absolute $00+$A1; // PSC0 Interrupt Mask Register
  133. PIFR0 : byte absolute $00+$A0; // PSC0 Interrupt Flag Register
  134. // PSC2
  135. PICR2 : word absolute $00+$FE; // PSC 2 Input Capture Register
  136. PICR2L : byte absolute $00+$FE; // PSC 2 Input Capture Register
  137. PICR2H : byte absolute $00+$FE+1; // PSC 2 Input Capture Register
  138. PFRC2B : byte absolute $00+$FD; // PSC 2 Input B Control
  139. PFRC2A : byte absolute $00+$FC; // PSC 2 Input B Control
  140. PCTL2 : byte absolute $00+$FB; // PSC 2 Control Register
  141. PCNF2 : byte absolute $00+$FA; // PSC 2 Configuration Register
  142. OCR2RB : word absolute $00+$F8; // Output Compare RB Register
  143. OCR2RBL : byte absolute $00+$F8; // Output Compare RB Register
  144. OCR2RBH : byte absolute $00+$F8+1; // Output Compare RB Register
  145. OCR2SB : word absolute $00+$F6; // Output Compare SB Register
  146. OCR2SBL : byte absolute $00+$F6; // Output Compare SB Register
  147. OCR2SBH : byte absolute $00+$F6+1; // Output Compare SB Register
  148. OCR2RA : word absolute $00+$F4; // Output Compare RA Register
  149. OCR2RAL : byte absolute $00+$F4; // Output Compare RA Register
  150. OCR2RAH : byte absolute $00+$F4+1; // Output Compare RA Register
  151. OCR2SA : word absolute $00+$F2; // Output Compare SA Register
  152. OCR2SAL : byte absolute $00+$F2; // Output Compare SA Register
  153. OCR2SAH : byte absolute $00+$F2+1; // Output Compare SA Register
  154. POM2 : byte absolute $00+$F1; // PSC 2 Output Matrix
  155. PSOC2 : byte absolute $00+$F0; // PSC2 Synchro and Output Configuration
  156. PIM2 : byte absolute $00+$A5; // PSC2 Interrupt Mask Register
  157. PIFR2 : byte absolute $00+$A4; // PSC2 Interrupt Flag Register
  158. const
  159. // SPMCSR
  160. SPMIE = 7; // SPM Interrupt Enable
  161. RWWSB = 6; // Read While Write Section Busy
  162. RWWSRE = 4; // Read While Write section read enable
  163. BLBSET = 3; // Boot Lock Bit Set
  164. PGWRT = 2; // Page Write
  165. PGERS = 1; // Page Erase
  166. SPMEN = 0; // Store Program Memory Enable
  167. // EUCSRA
  168. UTxS = 4; // EUSART Control and Status Register A Bits
  169. URxS = 0; // EUSART Control and Status Register A Bits
  170. // EUCSRB
  171. EUSART = 4; // EUSART Enable Bit
  172. EUSBS = 3; // EUSBS Enable Bit
  173. EMCH = 1; // Manchester Mode Bit
  174. BODR = 0; // Order Bit
  175. // EUCSRC
  176. FEM = 3; // Frame Error Manchester Bit
  177. F1617 = 2; // F1617 Bit
  178. STP = 0; // Stop Bits
  179. // MUBRRH
  180. MUBRR = 0; // Manchester Receiver Baud Rate Register Bits
  181. // MUBRRL
  182. // AC0CON
  183. AC0EN = 7; // Analog Comparator 0 Enable Bit
  184. AC0IE = 6; // Analog Comparator 0 Interrupt Enable Bit
  185. AC0IS = 4; // Analog Comparator 0 Interrupt Select Bit
  186. AC0M = 0; // Analog Comparator 0 Multiplexer Register
  187. // AC1CON
  188. AC1EN = 7; // Analog Comparator 1 Enable Bit
  189. AC1IE = 6; // Analog Comparator 1 Interrupt Enable Bit
  190. AC1IS = 4; // Analog Comparator 1 Interrupt Select Bit
  191. AC1ICE = 3; // Analog Comparator 1 Interrupt Capture Enable Bit
  192. AC1M = 0; // Analog Comparator 1 Multiplexer Register
  193. // AC2CON
  194. AC2EN = 7; // Analog Comparator 2 Enable Bit
  195. AC2IE = 6; // Analog Comparator 2 Interrupt Enable Bit
  196. AC2IS = 4; // Analog Comparator 2 Interrupt Select Bit
  197. AC2M = 0; // Analog Comparator 2 Multiplexer Register
  198. // ACSR
  199. ACCKDIV = 7; // Analog Comparator Clock Divider
  200. AC2IF = 6; // Analog Comparator 2 Interrupt Flag Bit
  201. AC1IF = 5; // Analog Comparator 1 Interrupt Flag Bit
  202. AC0IF = 4; // Analog Comparator 0 Interrupt Flag Bit
  203. AC2O = 2; // Analog Comparator 2 Output Bit
  204. AC1O = 1; // Analog Comparator 1 Output Bit
  205. AC0O = 0; // Analog Comparator 0 Output Bit
  206. // DACH
  207. // DACL
  208. // DACON
  209. DAATE = 7; // DAC Auto Trigger Enable Bit
  210. DATS = 4; // DAC Trigger Selection Bits
  211. DALA = 2; // DAC Left Adjust
  212. DAEN = 0; // DAC Enable Bit
  213. // SREG
  214. I = 7; // Global Interrupt Enable
  215. T = 6; // Bit Copy Storage
  216. H = 5; // Half Carry Flag
  217. S = 4; // Sign Bit
  218. V = 3; // Two's Complement Overflow Flag
  219. N = 2; // Negative Flag
  220. Z = 1; // Zero Flag
  221. C = 0; // Carry Flag
  222. // MCUCR
  223. SPIPS = 7; // SPI Pin Select
  224. PUD = 4; // Pull-up disable
  225. IVSEL = 1; // Interrupt Vector Select
  226. IVCE = 0; // Interrupt Vector Change Enable
  227. // MCUSR
  228. WDRF = 3; // Watchdog Reset Flag
  229. BORF = 2; // Brown-out Reset Flag
  230. EXTRF = 1; // External Reset Flag
  231. PORF = 0; // Power-on reset flag
  232. // CLKPR
  233. CLKPCE = 7; //
  234. CLKPS = 0; //
  235. // SMCR
  236. SM = 1; // Sleep Mode Select bits
  237. SE = 0; // Sleep Enable
  238. // GPIOR3
  239. GPIOR = 0; // General Purpose IO Register 3 bis
  240. // GPIOR2
  241. // GPIOR1
  242. // GPIOR0
  243. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  244. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  245. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  246. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  247. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  248. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  249. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  250. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  251. // PLLCSR
  252. PLLF = 2; // PLL Factor
  253. PLLE = 1; // PLL Enable
  254. PLOCK = 0; // PLL Lock Detector
  255. // PRR
  256. PRPSC = 5; // Power Reduction PSC2
  257. PRTIM1 = 4; // Power Reduction Timer/Counter1
  258. PRTIM0 = 3; // Power Reduction Timer/Counter0
  259. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  260. PRUSART0 = 1; // Power Reduction USART
  261. PRADC = 0; // Power Reduction ADC
  262. // TIMSK0
  263. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  264. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  265. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  266. // TIFR0
  267. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  268. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  269. TOV0 = 0; // Timer/Counter0 Overflow Flag
  270. // TCCR0A
  271. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  272. COM0B = 4; // Compare Output Mode, Fast PWm
  273. WGM0 = 0; // Waveform Generation Mode
  274. // TCCR0B
  275. FOC0A = 7; // Force Output Compare A
  276. FOC0B = 6; // Force Output Compare B
  277. WGM02 = 3; //
  278. CS0 = 0; // Clock Select
  279. // GTCCR
  280. TSM = 7; // Timer/Counter Synchronization Mode
  281. ICPSEL1 = 6; // Timer1 Input Capture Selection Bit
  282. PSR10 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  283. // TIMSK1
  284. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  285. OCIE1B = 2; // Timer/Counter1 Output CompareB Match Interrupt Enable
  286. OCIE1A = 1; // Timer/Counter1 Output CompareA Match Interrupt Enable
  287. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  288. // TIFR1
  289. ICF1 = 5; // Input Capture Flag 1
  290. OCF1B = 2; // Output Compare Flag 1B
  291. OCF1A = 1; // Output Compare Flag 1A
  292. TOV1 = 0; // Timer/Counter1 Overflow Flag
  293. // TCCR1A
  294. COM1A = 6; // Compare Output Mode 1A, bits
  295. COM1B = 4; // Compare Output Mode 1B, bits
  296. WGM1 = 0; // Waveform Generation Mode
  297. // TCCR1B
  298. ICNC1 = 7; // Input Capture 1 Noise Canceler
  299. ICES1 = 6; // Input Capture 1 Edge Select
  300. CS1 = 0; // Prescaler source of Timer/Counter 1
  301. // TCCR1C
  302. FOC1A = 7; //
  303. FOC1B = 6; //
  304. // GTCCR
  305. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  306. // ADMUX
  307. REFS = 6; // Reference Selection Bits
  308. ADLAR = 5; // Left Adjust Result
  309. MUX = 0; // Analog Channel and Gain Selection Bits
  310. // ADCSRA
  311. ADEN = 7; // ADC Enable
  312. ADSC = 6; // ADC Start Conversion
  313. ADATE = 5; // ADC Auto Trigger Enable
  314. ADIF = 4; // ADC Interrupt Flag
  315. ADIE = 3; // ADC Interrupt Enable
  316. ADPS = 0; // ADC Prescaler Select Bits
  317. // DIDR1
  318. ACMP0D = 5; //
  319. AMP0PD = 4; //
  320. AMP0ND = 3; //
  321. ADC10D = 2; //
  322. ADC9D = 1; //
  323. ADC8D = 0; //
  324. // AMP0CSR
  325. AMP0EN = 7; //
  326. AMP0IS = 6; //
  327. AMP0G = 4; //
  328. AMP0TS = 0; //
  329. // AMP1CSR
  330. AMP1EN = 7; //
  331. AMP1IS = 6; //
  332. AMP1G = 4; //
  333. AMP1TS = 0; //
  334. // UCSRA
  335. RXC = 7; // USART Receive Complete
  336. TXC = 6; // USART Transmitt Complete
  337. UDRE = 5; // USART Data Register Empty
  338. FE = 4; // Framing Error
  339. DOR = 3; // Data Overrun
  340. UPE = 2; // USART Parity Error
  341. U2X = 1; // Double USART Transmission Bit
  342. MPCM = 0; // Multi-processor Communication Mode
  343. // UCSRB
  344. RXCIE = 7; // RX Complete Interrupt Enable
  345. TXCIE = 6; // TX Complete Interrupt Enable
  346. UDRIE = 5; // USART Data Register Empty Interrupt Enable
  347. RXEN = 4; // Receiver Enable
  348. TXEN = 3; // Transmitter Enable
  349. UCSZ2 = 2; // Character Size
  350. RXB8 = 1; // Receive Data Bit 8
  351. TXB8 = 0; // Transmit Data Bit 8
  352. // UCSRC
  353. UMSEL0 = 6; // USART Mode Select
  354. UPM = 4; // Parity Mode Bits
  355. USBS = 3; // Stop Bit Select
  356. UCSZ = 1; // Character Size Bits
  357. UCPOL = 0; // Clock Polarity
  358. // UBRRH
  359. UBRR = 0; // USART Baud Rate Register Bits
  360. // UBRRL
  361. // SPCR
  362. SPIE = 7; // SPI Interrupt Enable
  363. SPE = 6; // SPI Enable
  364. DORD = 5; // Data Order
  365. MSTR = 4; // Master/Slave Select
  366. CPOL = 3; // Clock polarity
  367. CPHA = 2; // Clock Phase
  368. SPR = 0; // SPI Clock Rate Selects
  369. // SPSR
  370. SPIF = 7; // SPI Interrupt Flag
  371. WCOL = 6; // Write Collision Flag
  372. SPI2X = 0; // Double SPI Speed Bit
  373. // WDTCSR
  374. WDIF = 7; // Watchdog Timeout Interrupt Flag
  375. WDIE = 6; // Watchdog Timeout Interrupt Enable
  376. WDP = 0; // Watchdog Timer Prescaler Bits
  377. WDCE = 4; // Watchdog Change Enable
  378. WDE = 3; // Watch Dog Enable
  379. // EICRA
  380. ISC2 = 4; // External Interrupt Sense Control Bit
  381. ISC1 = 2; // External Interrupt Sense Control Bit
  382. ISC0 = 0; // External Interrupt Sense Control Bit
  383. // EIMSK
  384. INT = 0; // External Interrupt Request 2 Enable
  385. // EIFR
  386. INTF = 0; // External Interrupt Flags
  387. // EECR
  388. EERIE = 3; // EEPROM Ready Interrupt Enable
  389. EEMWE = 2; // EEPROM Master Write Enable
  390. EEWE = 1; // EEPROM Write Enable
  391. EERE = 0; // EEPROM Read Enable
  392. // PFRC0B
  393. PCAE0B = 7; // PSC 0 Capture Enable Input Part B
  394. PISEL0B = 6; // PSC 0 Input Select for Part B
  395. PELEV0B = 5; // PSC 0 Edge Level Selector on Input Part B
  396. PFLTE0B = 4; // PSC 0 Filter Enable on Input Part B
  397. PRFM0B = 0; // PSC 0 Retrigger and Fault Mode for Part B
  398. // PFRC0A
  399. PCAE0A = 7; // PSC 0 Capture Enable Input Part A
  400. PISEL0A = 6; // PSC 0 Input Select for Part A
  401. PELEV0A = 5; // PSC 0 Edge Level Selector on Input Part A
  402. PFLTE0A = 4; // PSC 0 Filter Enable on Input Part A
  403. PRFM0A = 0; // PSC 0 Retrigger and Fault Mode for Part A
  404. // PCTL0
  405. PPRE0 = 6; // PSC 0 Prescaler Selects
  406. PBFM0 = 5; // PSC 0 Balance Flank Width Modulation
  407. PAOC0B = 4; // PSC 0 Asynchronous Output Control B
  408. PAOC0A = 3; // PSC 0 Asynchronous Output Control A
  409. PARUN0 = 2; // PSC0 Auto Run
  410. PCCYC0 = 1; // PSC0 Complete Cycle
  411. PRUN0 = 0; // PSC 0 Run
  412. // PCNF0
  413. PFIFTY0 = 7; // PSC 0 Fifty
  414. PALOCK0 = 6; // PSC 0 Autolock
  415. PLOCK0 = 5; // PSC 0 Lock
  416. PMODE0 = 3; // PSC 0 Mode
  417. POP0 = 2; // PSC 0 Output Polarity
  418. PCLKSEL0 = 1; // PSC 0 Input Clock Select
  419. // PSOC0
  420. PSYNC0 = 4; // Synchronization Out for ADC Selection
  421. POEN0B = 2; // PSCOUT01 Output Enable
  422. POEN0A = 0; // PSCOUT00 Output Enable
  423. // PIM0
  424. PSEIE0 = 5; // PSC 0 Synchro Error Interrupt Enable
  425. PEVE0B = 4; // External Event B Interrupt Enable
  426. PEVE0A = 3; // External Event A Interrupt Enable
  427. PEOPE0 = 0; // End of Cycle Interrupt Enable
  428. // PIFR0
  429. POAC0B = 7; // PSC 0 Output A Activity
  430. POAC0A = 6; // PSC 0 Output A Activity
  431. PSEI0 = 5; // PSC 0 Synchro Error Interrupt
  432. PEV0B = 4; // External Event B Interrupt
  433. PEV0A = 3; // External Event A Interrupt
  434. PRN0 = 1; // Ramp Number
  435. PEOP0 = 0; // End of PSC0 Interrupt
  436. // PFRC2B
  437. PCAE2B = 7; // PSC 2 Capture Enable Input Part B
  438. PISEL2B = 6; // PSC 2 Input Select for Part B
  439. PELEV2B = 5; // PSC 2 Edge Level Selector on Input Part B
  440. PFLTE2B = 4; // PSC 2 Filter Enable on Input Part B
  441. PRFM2B = 0; // PSC 2 Retrigger and Fault Mode for Part B
  442. // PFRC2A
  443. PCAE2A = 7; // PSC 2 Capture Enable Input Part A
  444. PISEL2A = 6; // PSC 2 Input Select for Part A
  445. PELEV2A = 5; // PSC 2 Edge Level Selector on Input Part A
  446. PFLTE2A = 4; // PSC 2 Filter Enable on Input Part A
  447. PRFM2A = 0; // PSC 2 Retrigger and Fault Mode for Part A
  448. // PCTL2
  449. PPRE2 = 6; // PSC 2 Prescaler Selects
  450. PBFM2 = 5; // Balance Flank Width Modulation
  451. PAOC2B = 4; // PSC 2 Asynchronous Output Control B
  452. PAOC2A = 3; // PSC 2 Asynchronous Output Control A
  453. PARUN2 = 2; // PSC2 Auto Run
  454. PCCYC2 = 1; // PSC2 Complete Cycle
  455. PRUN2 = 0; // PSC 2 Run
  456. // PCNF2
  457. PFIFTY2 = 7; // PSC 2 Fifty
  458. PALOCK2 = 6; // PSC 2 Autolock
  459. PLOCK2 = 5; // PSC 2 Lock
  460. PMODE2 = 3; // PSC 2 Mode
  461. POP2 = 2; // PSC 2 Output Polarity
  462. PCLKSEL2 = 1; // PSC 2 Input Clock Select
  463. POME2 = 0; // PSC 2 Output Matrix Enable
  464. // POM2
  465. POMV2B = 4; // Output Matrix Output B Ramps
  466. POMV2A = 0; // Output Matrix Output A Ramps
  467. // PSOC2
  468. POS2 = 6; // PSC 2 Output 23 Select
  469. PSYNC2_ = 4; // Synchronization Out for ADC Selection
  470. POEN2D = 3; // PSCOUT23 Output Enable
  471. POEN2B = 2; // PSCOUT21 Output Enable
  472. POEN2C = 1; // PSCOUT22 Output Enable
  473. POEN2A = 0; // PSCOUT20 Output Enable
  474. // PIM2
  475. PSEIE2 = 5; // PSC 2 Synchro Error Interrupt Enable
  476. PEVE2B = 4; // External Event B Interrupt Enable
  477. PEVE2A = 3; // External Event A Interrupt Enable
  478. PEOPE2 = 0; // End of Cycle Interrupt Enable
  479. // PIFR2
  480. POAC2B = 7; // PSC 2 Output A Activity
  481. POAC2A = 6; // PSC 2 Output A Activity
  482. PSEI2 = 5; // PSC 2 Synchro Error Interrupt
  483. PEV2B = 4; // External Event B Interrupt
  484. PEV2A = 3; // External Event A Interrupt
  485. PRN2 = 1; // Ramp Number
  486. PEOP2 = 0; // End of PSC2 Interrupt
  487. implementation
  488. {$i avrcommon.inc}
  489. procedure PSC2_CAPT_ISR; external name 'PSC2_CAPT_ISR'; // Interrupt 1 PSC2 Capture Event
  490. procedure PSC2_EC_ISR; external name 'PSC2_EC_ISR'; // Interrupt 2 PSC2 End Cycle
  491. procedure PSC1_CAPT_ISR; external name 'PSC1_CAPT_ISR'; // Interrupt 3 PSC1 Capture Event
  492. procedure PSC1_EC_ISR; external name 'PSC1_EC_ISR'; // Interrupt 4 PSC1 End Cycle
  493. procedure PSC0_CAPT_ISR; external name 'PSC0_CAPT_ISR'; // Interrupt 5 PSC0 Capture Event
  494. procedure PSC0_EC_ISR; external name 'PSC0_EC_ISR'; // Interrupt 6 PSC0 End Cycle
  495. procedure ANALOG_COMP_0_ISR; external name 'ANALOG_COMP_0_ISR'; // Interrupt 7 Analog Comparator 0
  496. procedure ANALOG_COMP_1_ISR; external name 'ANALOG_COMP_1_ISR'; // Interrupt 8 Analog Comparator 1
  497. procedure ANALOG_COMP_2_ISR; external name 'ANALOG_COMP_2_ISR'; // Interrupt 9 Analog Comparator 2
  498. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 10 External Interrupt Request 0
  499. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 11 Timer/Counter1 Capture Event
  500. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 12 Timer/Counter1 Compare Match A
  501. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 13 Timer/Counter Compare Match B
  502. procedure RESERVED15_ISR; external name 'RESERVED15_ISR'; // Interrupt 14
  503. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 15 Timer/Counter1 Overflow
  504. procedure TIMER0_COMP_A_ISR; external name 'TIMER0_COMP_A_ISR'; // Interrupt 16 Timer/Counter0 Compare Match A
  505. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 17 Timer/Counter0 Overflow
  506. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 18 ADC Conversion Complete
  507. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 19 External Interrupt Request 1
  508. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 20 SPI Serial Transfer Complete
  509. procedure USART__RX_ISR; external name 'USART__RX_ISR'; // Interrupt 21 USART, Rx Complete
  510. procedure USART__UDRE_ISR; external name 'USART__UDRE_ISR'; // Interrupt 22 USART Data Register Empty
  511. procedure USART__TX_ISR; external name 'USART__TX_ISR'; // Interrupt 23 USART, Tx Complete
  512. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 24 External Interrupt Request 2
  513. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 25 Watchdog Timeout Interrupt
  514. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 26 EEPROM Ready
  515. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 27 Timer Counter 0 Compare Match B
  516. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 28 External Interrupt Request 3
  517. procedure RESERVED30_ISR; external name 'RESERVED30_ISR'; // Interrupt 29
  518. procedure RESERVED31_ISR; external name 'RESERVED31_ISR'; // Interrupt 30
  519. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 31 Store Program Memory Read
  520. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  521. asm
  522. jmp __dtors_end
  523. jmp PSC2_CAPT_ISR
  524. jmp PSC2_EC_ISR
  525. jmp PSC1_CAPT_ISR
  526. jmp PSC1_EC_ISR
  527. jmp PSC0_CAPT_ISR
  528. jmp PSC0_EC_ISR
  529. jmp ANALOG_COMP_0_ISR
  530. jmp ANALOG_COMP_1_ISR
  531. jmp ANALOG_COMP_2_ISR
  532. jmp INT0_ISR
  533. jmp TIMER1_CAPT_ISR
  534. jmp TIMER1_COMPA_ISR
  535. jmp TIMER1_COMPB_ISR
  536. jmp RESERVED15_ISR
  537. jmp TIMER1_OVF_ISR
  538. jmp TIMER0_COMP_A_ISR
  539. jmp TIMER0_OVF_ISR
  540. jmp ADC_ISR
  541. jmp INT1_ISR
  542. jmp SPI__STC_ISR
  543. jmp USART__RX_ISR
  544. jmp USART__UDRE_ISR
  545. jmp USART__TX_ISR
  546. jmp INT2_ISR
  547. jmp WDT_ISR
  548. jmp EE_READY_ISR
  549. jmp TIMER0_COMPB_ISR
  550. jmp INT3_ISR
  551. jmp RESERVED30_ISR
  552. jmp RESERVED31_ISR
  553. jmp SPM_READY_ISR
  554. .weak PSC2_CAPT_ISR
  555. .weak PSC2_EC_ISR
  556. .weak PSC1_CAPT_ISR
  557. .weak PSC1_EC_ISR
  558. .weak PSC0_CAPT_ISR
  559. .weak PSC0_EC_ISR
  560. .weak ANALOG_COMP_0_ISR
  561. .weak ANALOG_COMP_1_ISR
  562. .weak ANALOG_COMP_2_ISR
  563. .weak INT0_ISR
  564. .weak TIMER1_CAPT_ISR
  565. .weak TIMER1_COMPA_ISR
  566. .weak TIMER1_COMPB_ISR
  567. .weak RESERVED15_ISR
  568. .weak TIMER1_OVF_ISR
  569. .weak TIMER0_COMP_A_ISR
  570. .weak TIMER0_OVF_ISR
  571. .weak ADC_ISR
  572. .weak INT1_ISR
  573. .weak SPI__STC_ISR
  574. .weak USART__RX_ISR
  575. .weak USART__UDRE_ISR
  576. .weak USART__TX_ISR
  577. .weak INT2_ISR
  578. .weak WDT_ISR
  579. .weak EE_READY_ISR
  580. .weak TIMER0_COMPB_ISR
  581. .weak INT3_ISR
  582. .weak RESERVED30_ISR
  583. .weak RESERVED31_ISR
  584. .weak SPM_READY_ISR
  585. .set PSC2_CAPT_ISR, Default_IRQ_handler
  586. .set PSC2_EC_ISR, Default_IRQ_handler
  587. .set PSC1_CAPT_ISR, Default_IRQ_handler
  588. .set PSC1_EC_ISR, Default_IRQ_handler
  589. .set PSC0_CAPT_ISR, Default_IRQ_handler
  590. .set PSC0_EC_ISR, Default_IRQ_handler
  591. .set ANALOG_COMP_0_ISR, Default_IRQ_handler
  592. .set ANALOG_COMP_1_ISR, Default_IRQ_handler
  593. .set ANALOG_COMP_2_ISR, Default_IRQ_handler
  594. .set INT0_ISR, Default_IRQ_handler
  595. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  596. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  597. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  598. .set RESERVED15_ISR, Default_IRQ_handler
  599. .set TIMER1_OVF_ISR, Default_IRQ_handler
  600. .set TIMER0_COMP_A_ISR, Default_IRQ_handler
  601. .set TIMER0_OVF_ISR, Default_IRQ_handler
  602. .set ADC_ISR, Default_IRQ_handler
  603. .set INT1_ISR, Default_IRQ_handler
  604. .set SPI__STC_ISR, Default_IRQ_handler
  605. .set USART__RX_ISR, Default_IRQ_handler
  606. .set USART__UDRE_ISR, Default_IRQ_handler
  607. .set USART__TX_ISR, Default_IRQ_handler
  608. .set INT2_ISR, Default_IRQ_handler
  609. .set WDT_ISR, Default_IRQ_handler
  610. .set EE_READY_ISR, Default_IRQ_handler
  611. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  612. .set INT3_ISR, Default_IRQ_handler
  613. .set RESERVED30_ISR, Default_IRQ_handler
  614. .set RESERVED31_ISR, Default_IRQ_handler
  615. .set SPM_READY_ISR, Default_IRQ_handler
  616. end;
  617. end.