at90usb647.pp 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829
  1. unit AT90USB647;
  2. interface
  3. var
  4. // WATCHDOG
  5. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  6. // PORTA
  7. PORTA : byte absolute $00+$22; // Port A Data Register
  8. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  9. PINA : byte absolute $00+$20; // Port A Input Pins
  10. // PORTB
  11. PORTB : byte absolute $00+$25; // Port B Data Register
  12. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  13. PINB : byte absolute $00+$23; // Port B Input Pins
  14. // PORTC
  15. PORTC : byte absolute $00+$28; // Port C Data Register
  16. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  17. PINC : byte absolute $00+$26; // Port C Input Pins
  18. // PORTD
  19. PORTD : byte absolute $00+$2B; // Port D Data Register
  20. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  21. PIND : byte absolute $00+$29; // Port D Input Pins
  22. // PORTE
  23. PORTE : byte absolute $00+$2E; // Data Register, Port E
  24. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  25. PINE : byte absolute $00+$2C; // Input Pins, Port E
  26. // PORTF
  27. PORTF : byte absolute $00+$31; // Data Register, Port F
  28. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  29. PINF : byte absolute $00+$2F; // Input Pins, Port F
  30. // CPU
  31. SREG : byte absolute $00+$5F; // Status Register
  32. SP : word absolute $00+$5D; // Stack Pointer
  33. SPL : byte absolute $00+$5D; // Stack Pointer
  34. SPH : byte absolute $00+$5D+1; // Stack Pointer
  35. MCUCR : byte absolute $00+$55; // MCU Control Register
  36. MCUSR : byte absolute $00+$54; // MCU Status Register
  37. XMCRA : byte absolute $00+$74; // External Memory Control Register A
  38. XMCRB : byte absolute $00+$75; // External Memory Control Register B
  39. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  40. CLKPR : byte absolute $00+$61; //
  41. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  42. EIND : byte absolute $00+$5C; // Extended Indirect Register
  43. RAMPZ : byte absolute $00+$5B; // RAM Page Z Select Register
  44. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  45. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  46. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  47. PRR1 : byte absolute $00+$65; // Power Reduction Register1
  48. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  49. // TWI
  50. TWAMR : byte absolute $00+$BD; // TWI (Slave) Address Mask Register
  51. TWBR : byte absolute $00+$B8; // TWI Bit Rate register
  52. TWCR : byte absolute $00+$BC; // TWI Control Register
  53. TWSR : byte absolute $00+$B9; // TWI Status Register
  54. TWDR : byte absolute $00+$BB; // TWI Data register
  55. TWAR : byte absolute $00+$BA; // TWI (Slave) Address register
  56. // SPI
  57. SPCR : byte absolute $00+$4C; // SPI Control Register
  58. SPSR : byte absolute $00+$4D; // SPI Status Register
  59. SPDR : byte absolute $00+$4E; // SPI Data Register
  60. // USART1
  61. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  62. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  63. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  64. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  65. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register Bytes
  66. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register Bytes
  67. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register Bytes
  68. // USB_DEVICE
  69. UEINT : byte absolute $00+$F4; //
  70. UEBCHX : byte absolute $00+$F3; //
  71. UEBCLX : byte absolute $00+$F2; //
  72. UEDATX : byte absolute $00+$F1; //
  73. UEIENX : byte absolute $00+$F0; //
  74. UESTA1X : byte absolute $00+$EF; //
  75. UESTA0X : byte absolute $00+$EE; //
  76. UECFG1X : byte absolute $00+$ED; //
  77. UECFG0X : byte absolute $00+$EC; //
  78. UECONX : byte absolute $00+$EB; //
  79. UERST : byte absolute $00+$EA; //
  80. UENUM : byte absolute $00+$E9; //
  81. UEINTX : byte absolute $00+$E8; //
  82. UDMFN : byte absolute $00+$E6; //
  83. UDFNUM : word absolute $00+$E4; //
  84. UDFNUML : byte absolute $00+$E4; //
  85. UDFNUMH : byte absolute $00+$E4+1; //
  86. UDADDR : byte absolute $00+$E3; //
  87. UDIEN : byte absolute $00+$E2; //
  88. UDINT : byte absolute $00+$E1; //
  89. UDCON : byte absolute $00+$E0; //
  90. // USB_GLOBAL
  91. OTGINT : byte absolute $00+$DF; //
  92. OTGIEN : byte absolute $00+$DE; //
  93. OTGCON : byte absolute $00+$DD; //
  94. OTGTCON : byte absolute $00+$F9; //
  95. USBINT : byte absolute $00+$DA; //
  96. USBSTA : byte absolute $00+$D9; //
  97. USBCON : byte absolute $00+$D8; // USB General Control Register
  98. UHWCON : byte absolute $00+$D7; // USB Hardware Configuration Register
  99. // USB_HOST
  100. UPERRX : byte absolute $00+$F5; //
  101. UPINT : byte absolute $00+$F8; //
  102. UPBCHX : byte absolute $00+$F7; //
  103. UPBCLX : byte absolute $00+$F6; //
  104. UPDATX : byte absolute $00+$AF; //
  105. UPIENX : byte absolute $00+$AE; //
  106. UPCFG2X : byte absolute $00+$AD; //
  107. UPSTAX : byte absolute $00+$AC; //
  108. UPCFG1X : byte absolute $00+$AB; //
  109. UPCFG0X : byte absolute $00+$AA; //
  110. UPCONX : byte absolute $00+$A9; //
  111. UPRST : byte absolute $00+$A8; //
  112. UPNUM : byte absolute $00+$A7; //
  113. UPINTX : byte absolute $00+$A6; //
  114. UPINRQX : byte absolute $00+$A5; //
  115. UHFLEN : byte absolute $00+$A4; //
  116. UHFNUM : word absolute $00+$A2; //
  117. UHFNUML : byte absolute $00+$A2; //
  118. UHFNUMH : byte absolute $00+$A2+1; //
  119. UHADDR : byte absolute $00+$A1; //
  120. UHIEN : byte absolute $00+$A0; //
  121. UHINT : byte absolute $00+$9F; //
  122. UHCON : byte absolute $00+$9E; //
  123. // BOOT_LOAD
  124. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  125. // EEPROM
  126. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  127. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  128. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  129. EEDR : byte absolute $00+$40; // EEPROM Data Register
  130. EECR : byte absolute $00+$3F; // EEPROM Control Register
  131. // TIMER_COUNTER_0
  132. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  133. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  134. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  135. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  136. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  137. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  138. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  139. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  140. // TIMER_COUNTER_2
  141. TIMSK2 : byte absolute $00+$70; // Timer/Counter Interrupt Mask register
  142. TIFR2 : byte absolute $00+$37; // Timer/Counter Interrupt Flag Register
  143. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register A
  144. TCCR2B : byte absolute $00+$B1; // Timer/Counter2 Control Register B
  145. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  146. OCR2B : byte absolute $00+$B4; // Timer/Counter2 Output Compare Register B
  147. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register A
  148. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  149. // TIMER_COUNTER_3
  150. TCCR3A : byte absolute $00+$90; // Timer/Counter3 Control Register A
  151. TCCR3B : byte absolute $00+$91; // Timer/Counter3 Control Register B
  152. TCCR3C : byte absolute $00+$92; // Timer/Counter 3 Control Register C
  153. TCNT3 : word absolute $00+$94; // Timer/Counter3 Bytes
  154. TCNT3L : byte absolute $00+$94; // Timer/Counter3 Bytes
  155. TCNT3H : byte absolute $00+$94+1; // Timer/Counter3 Bytes
  156. OCR3A : word absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  157. OCR3AL : byte absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  158. OCR3AH : byte absolute $00+$98+1; // Timer/Counter3 Output Compare Register A Bytes
  159. OCR3B : word absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  160. OCR3BL : byte absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  161. OCR3BH : byte absolute $00+$9A+1; // Timer/Counter3 Output Compare Register B Bytes
  162. OCR3C : word absolute $00+$9C; // Timer/Counter3 Output Compare Register B Bytes
  163. OCR3CL : byte absolute $00+$9C; // Timer/Counter3 Output Compare Register B Bytes
  164. OCR3CH : byte absolute $00+$9C+1; // Timer/Counter3 Output Compare Register B Bytes
  165. ICR3 : word absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  166. ICR3L : byte absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  167. ICR3H : byte absolute $00+$96+1; // Timer/Counter3 Input Capture Register Bytes
  168. TIMSK3 : byte absolute $00+$71; // Timer/Counter3 Interrupt Mask Register
  169. TIFR3 : byte absolute $00+$38; // Timer/Counter3 Interrupt Flag register
  170. // TIMER_COUNTER_1
  171. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  172. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  173. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  174. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  175. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  176. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  177. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  178. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  179. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  180. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  181. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  182. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  183. OCR1C : word absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  184. OCR1CL : byte absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  185. OCR1CH : byte absolute $00+$8C+1; // Timer/Counter1 Output Compare Register C Bytes
  186. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  187. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  188. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  189. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  190. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  191. // JTAG
  192. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  193. // EXTERNAL_INTERRUPT
  194. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  195. EICRB : byte absolute $00+$6A; // External Interrupt Control Register B
  196. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  197. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  198. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  199. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  200. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  201. // AD_CONVERTER
  202. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  203. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  204. ADC : word absolute $00+$78; // ADC Data Register Bytes
  205. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  206. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  207. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  208. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 1
  209. // ANALOG_COMPARATOR
  210. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  211. DIDR1 : byte absolute $00+$7F; //
  212. // PLL
  213. PLLCSR : byte absolute $00+$49; // PLL Status and Control register
  214. const
  215. // WDTCSR
  216. WDIF = 7; // Watchdog Timeout Interrupt Flag
  217. WDIE = 6; // Watchdog Timeout Interrupt Enable
  218. WDP = 0; // Watchdog Timer Prescaler Bits
  219. WDCE = 4; // Watchdog Change Enable
  220. WDE = 3; // Watch Dog Enable
  221. // SREG
  222. I = 7; // Global Interrupt Enable
  223. T = 6; // Bit Copy Storage
  224. H = 5; // Half Carry Flag
  225. S = 4; // Sign Bit
  226. V = 3; // Two's Complement Overflow Flag
  227. N = 2; // Negative Flag
  228. Z = 1; // Zero Flag
  229. C = 0; // Carry Flag
  230. // MCUCR
  231. JTD = 7; // JTAG Interface Disable
  232. PUD = 4; // Pull-up disable
  233. IVSEL = 1; // Interrupt Vector Select
  234. IVCE = 0; // Interrupt Vector Change Enable
  235. // MCUSR
  236. JTRF = 4; // JTAG Reset Flag
  237. WDRF = 3; // Watchdog Reset Flag
  238. BORF = 2; // Brown-out Reset Flag
  239. EXTRF = 1; // External Reset Flag
  240. PORF = 0; // Power-on reset flag
  241. // XMCRA
  242. SRE = 7; // External SRAM Enable
  243. SRL = 4; // Wait state page limit
  244. SRW1 = 2; // Wait state select bit upper page
  245. SRW0 = 0; // Wait state select bit lower page
  246. // XMCRB
  247. XMBK = 7; // External Memory Bus Keeper Enable
  248. XMM = 0; // External Memory High Mask
  249. // CLKPR
  250. CLKPCE = 7; //
  251. CLKPS = 0; //
  252. // SMCR
  253. SM = 1; // Sleep Mode Select bits
  254. SE = 0; // Sleep Enable
  255. // GPIOR2
  256. GPIOR = 0; // General Purpose IO Register 2 bis
  257. // GPIOR1
  258. // GPIOR0
  259. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  260. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  261. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  262. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  263. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  264. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  265. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  266. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  267. // PRR1
  268. PRUSB = 7; // Power Reduction USB
  269. PRTIM3 = 3; // Power Reduction Timer/Counter3
  270. PRUSART1 = 0; // Power Reduction USART1
  271. // PRR0
  272. PRTWI = 7; // Power Reduction TWI
  273. PRTIM2 = 6; // Power Reduction Timer/Counter2
  274. PRTIM0 = 5; // Power Reduction Timer/Counter0
  275. PRTIM1 = 3; // Power Reduction Timer/Counter1
  276. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  277. PRADC = 0; // Power Reduction ADC
  278. // TWAMR
  279. TWAM = 1; //
  280. // TWCR
  281. TWINT = 7; // TWI Interrupt Flag
  282. TWEA = 6; // TWI Enable Acknowledge Bit
  283. TWSTA = 5; // TWI Start Condition Bit
  284. TWSTO = 4; // TWI Stop Condition Bit
  285. TWWC = 3; // TWI Write Collition Flag
  286. TWEN = 2; // TWI Enable Bit
  287. TWIE = 0; // TWI Interrupt Enable
  288. // TWSR
  289. TWS = 3; // TWI Status
  290. TWPS = 0; // TWI Prescaler
  291. // TWAR
  292. TWA = 1; // TWI (Slave) Address register Bits
  293. TWGCE = 0; // TWI General Call Recognition Enable Bit
  294. // SPCR
  295. SPIE = 7; // SPI Interrupt Enable
  296. SPE = 6; // SPI Enable
  297. DORD = 5; // Data Order
  298. MSTR = 4; // Master/Slave Select
  299. CPOL = 3; // Clock polarity
  300. CPHA = 2; // Clock Phase
  301. SPR = 0; // SPI Clock Rate Selects
  302. // SPSR
  303. SPIF = 7; // SPI Interrupt Flag
  304. WCOL = 6; // Write Collision Flag
  305. SPI2X = 0; // Double SPI Speed Bit
  306. // UCSR1A
  307. RXC1 = 7; // USART Receive Complete
  308. TXC1 = 6; // USART Transmitt Complete
  309. UDRE1 = 5; // USART Data Register Empty
  310. FE1 = 4; // Framing Error
  311. DOR1 = 3; // Data overRun
  312. UPE1 = 2; // Parity Error
  313. U2X1 = 1; // Double the USART transmission speed
  314. MPCM1 = 0; // Multi-processor Communication Mode
  315. // UCSR1B
  316. RXCIE1 = 7; // RX Complete Interrupt Enable
  317. TXCIE1 = 6; // TX Complete Interrupt Enable
  318. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  319. RXEN1 = 4; // Receiver Enable
  320. TXEN1 = 3; // Transmitter Enable
  321. UCSZ12 = 2; // Character Size
  322. RXB81 = 1; // Receive Data Bit 8
  323. TXB81 = 0; // Transmit Data Bit 8
  324. // UCSR1C
  325. UMSEL1 = 6; // USART Mode Select
  326. UPM1 = 4; // Parity Mode Bits
  327. USBS1 = 3; // Stop Bit Select
  328. UCSZ1 = 1; // Character Size
  329. UCPOL1 = 0; // Clock Polarity
  330. // UEIENX
  331. FLERRE = 7; //
  332. NAKINE = 6; //
  333. NAKOUTE = 4; //
  334. RXSTPE = 3; //
  335. RXOUTE = 2; //
  336. STALLEDE = 1; //
  337. TXINE = 0; //
  338. // UESTA1X
  339. CTRLDIR = 2; //
  340. CURRBK = 0; //
  341. // UESTA0X
  342. CFGOK = 7; //
  343. OVERFI = 6; //
  344. UNDERFI = 5; //
  345. DTSEQ = 2; //
  346. NBUSYBK = 0; //
  347. // UECFG1X
  348. EPSIZE = 4; //
  349. EPBK = 2; //
  350. ALLOC = 1; //
  351. // UECFG0X
  352. EPTYPE = 6; //
  353. EPDIR = 0; //
  354. // UECONX
  355. STALLRQ = 5; //
  356. STALLRQC = 4; //
  357. RSTDT = 3; //
  358. EPEN = 0; //
  359. // UERST
  360. EPRST = 0; //
  361. // UEINTX
  362. FIFOCON = 7; //
  363. NAKINI = 6; //
  364. RWAL = 5; //
  365. NAKOUTI = 4; //
  366. RXSTPI = 3; //
  367. RXOUTI = 2; //
  368. STALLEDI = 1; //
  369. TXINI = 0; //
  370. // UDMFN
  371. FNCERR = 4; //
  372. // UDADDR
  373. ADDEN = 7; //
  374. UADD = 0; //
  375. // UDIEN
  376. UPRSME = 6; //
  377. EORSME = 5; //
  378. WAKEUPE = 4; //
  379. EORSTE = 3; //
  380. SOFE = 2; //
  381. SUSPE = 0; //
  382. // UDINT
  383. UPRSMI = 6; //
  384. EORSMI = 5; //
  385. WAKEUPI = 4; //
  386. EORSTI = 3; //
  387. SOFI = 2; //
  388. SUSPI = 0; //
  389. // UDCON
  390. LSM = 2; //
  391. RMWKUP = 1; //
  392. DETACH = 0; //
  393. // OTGINT
  394. STOI = 5; //
  395. HNPERRI = 4; //
  396. ROLEEXI = 3; //
  397. BCERRI = 2; //
  398. VBERRI = 1; //
  399. SRPI = 0; //
  400. // OTGIEN
  401. STOE = 5; //
  402. HNPERRE = 4; //
  403. ROLEEXE = 3; //
  404. BCERRE = 2; //
  405. VBERRE = 1; //
  406. SRPE = 0; //
  407. // OTGCON
  408. HNPREQ = 5; //
  409. SRPREQ = 4; //
  410. SRPSEL = 3; //
  411. VBUSHWC = 2; //
  412. VBUSREQ = 1; //
  413. VBUSRQC = 0; //
  414. // OTGTCON
  415. OTGTCON_7 = 7; //
  416. PAGE = 5; //
  417. VALUE_2 = 0; //
  418. // USBINT
  419. IDTI = 1; //
  420. VBUSTI = 0; //
  421. // USBSTA
  422. SPEED = 3; //
  423. ID = 1; //
  424. VBUS = 0; //
  425. // USBCON
  426. USBE = 7; //
  427. HOST = 6; //
  428. FRZCLK = 5; //
  429. OTGPADE = 4; //
  430. IDTE = 1; //
  431. VBUSTE = 0; //
  432. // UHWCON
  433. UIMOD = 7; //
  434. UIDE = 6; //
  435. UVCONE = 4; //
  436. UVREGE = 0; //
  437. // UPERRX
  438. COUNTER = 5; //
  439. CRC16 = 4; //
  440. TIMEOUT = 3; //
  441. PID = 2; //
  442. DATAPID = 1; //
  443. DATATGL = 0; //
  444. // UPIENX
  445. NAKEDE = 6; //
  446. PERRE = 4; //
  447. TXSTPE = 3; //
  448. TXOUTE = 2; //
  449. RXSTALLE = 1; //
  450. RXINE = 0; //
  451. // UPSTAX
  452. NBUSYK = 0; //
  453. // UPCFG1X
  454. PSIZE = 4; //
  455. PBK = 2; //
  456. // UPCFG0X
  457. PTYPE = 6; //
  458. PTOKEN = 4; //
  459. PEPNUM = 0; //
  460. // UPCONX
  461. PFREEZE = 6; //
  462. INMODE = 5; //
  463. PEN = 0; //
  464. // UPRST
  465. PRST = 0; //
  466. // UPINTX
  467. NAKEDI = 6; //
  468. PERRI = 4; //
  469. TXSTPI = 3; //
  470. TXOUTI = 2; //
  471. RXSTALLI = 1; //
  472. RXINI = 0; //
  473. // UHIEN
  474. HWUPE = 6; //
  475. HSOFE = 5; //
  476. RXRSME = 4; //
  477. RSMEDE = 3; //
  478. RSTE = 2; //
  479. DDISCE = 1; //
  480. DCONNE = 0; //
  481. // UHINT
  482. UHUPI = 6; //
  483. HSOFI = 5; //
  484. RXRSMI = 4; //
  485. RSMEDI = 3; //
  486. RSTI = 2; //
  487. DDISCI = 1; //
  488. DCONNI = 0; //
  489. // UHCON
  490. RESUME = 2; //
  491. RESET = 1; //
  492. SOFEN = 0; //
  493. // SPMCSR
  494. SPMIE = 7; // SPM Interrupt Enable
  495. RWWSB = 6; // Read While Write Section Busy
  496. SIGRD = 5; // Signature Row Read
  497. RWWSRE = 4; // Read While Write section read enable
  498. BLBSET = 3; // Boot Lock Bit Set
  499. PGWRT = 2; // Page Write
  500. PGERS = 1; // Page Erase
  501. SPMEN = 0; // Store Program Memory Enable
  502. // EECR
  503. EEPM = 4; // EEPROM Programming Mode Bits
  504. EERIE = 3; // EEPROM Ready Interrupt Enable
  505. EEMPE = 2; // EEPROM Master Write Enable
  506. EEPE = 1; // EEPROM Write Enable
  507. EERE = 0; // EEPROM Read Enable
  508. // TCCR0B
  509. FOC0A = 7; // Force Output Compare A
  510. FOC0B = 6; // Force Output Compare B
  511. WGM02 = 3; //
  512. CS0 = 0; // Clock Select
  513. // TCCR0A
  514. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  515. COM0B = 4; // Compare Output Mode, Fast PWm
  516. WGM0 = 0; // Waveform Generation Mode
  517. // TIMSK0
  518. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  519. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  520. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  521. // TIFR0
  522. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  523. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  524. TOV0 = 0; // Timer/Counter0 Overflow Flag
  525. // GTCCR
  526. TSM = 7; // Timer/Counter Synchronization Mode
  527. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  528. // TIMSK2
  529. OCIE2B = 2; // Timer/Counter2 Output Compare Match B Interrupt Enable
  530. OCIE2A = 1; // Timer/Counter2 Output Compare Match A Interrupt Enable
  531. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  532. // TIFR2
  533. OCF2B = 2; // Output Compare Flag 2B
  534. OCF2A = 1; // Output Compare Flag 2A
  535. TOV2 = 0; // Timer/Counter2 Overflow Flag
  536. // TCCR2A
  537. COM2A = 6; // Compare Output Mode bits
  538. COM2B = 4; // Compare Output Mode bits
  539. WGM2 = 0; // Waveform Genration Mode
  540. // TCCR2B
  541. FOC2A = 7; // Force Output Compare A
  542. FOC2B = 6; // Force Output Compare B
  543. WGM22 = 3; // Waveform Generation Mode
  544. CS2 = 0; // Clock Select bits
  545. // ASSR
  546. EXCLK = 6; // Enable External Clock Input
  547. AS2 = 5; // Asynchronous Timer/Counter2
  548. TCN2UB = 4; // Timer/Counter2 Update Busy
  549. OCR2AUB = 3; // Output Compare Register2 Update Busy
  550. OCR2BUB = 2; // Output Compare Register 2 Update Busy
  551. TCR2AUB = 1; // Timer/Counter Control Register2 Update Busy
  552. TCR2BUB = 0; // Timer/Counter Control Register2 Update Busy
  553. // GTCCR
  554. PSRASY = 1; // Prescaler Reset Timer/Counter2
  555. // TCCR3A
  556. COM3A = 6; // Compare Output Mode 1A, bits
  557. COM3B = 4; // Compare Output Mode 3B, bits
  558. COM3C = 2; // Compare Output Mode 3C, bits
  559. WGM3 = 0; // Waveform Generation Mode
  560. // TCCR3B
  561. ICNC3 = 7; // Input Capture 3 Noise Canceler
  562. ICES3 = 6; // Input Capture 3 Edge Select
  563. CS3 = 0; // Prescaler source of Timer/Counter 3
  564. // TCCR3C
  565. FOC3A = 7; // Force Output Compare 3A
  566. FOC3B = 6; // Force Output Compare 3B
  567. FOC3C = 5; // Force Output Compare 3C
  568. // TIMSK3
  569. ICIE3 = 5; // Timer/Counter3 Input Capture Interrupt Enable
  570. OCIE3C = 3; // Timer/Counter3 Output Compare C Match Interrupt Enable
  571. OCIE3B = 2; // Timer/Counter3 Output Compare B Match Interrupt Enable
  572. OCIE3A = 1; // Timer/Counter3 Output Compare A Match Interrupt Enable
  573. TOIE3 = 0; // Timer/Counter3 Overflow Interrupt Enable
  574. // TIFR3
  575. ICF3 = 5; // Input Capture Flag 3
  576. OCF3C = 3; // Output Compare Flag 3C
  577. OCF3B = 2; // Output Compare Flag 3B
  578. OCF3A = 1; // Output Compare Flag 3A
  579. TOV3 = 0; // Timer/Counter3 Overflow Flag
  580. // TCCR1A
  581. COM1A = 6; // Compare Output Mode 1A, bits
  582. COM1B = 4; // Compare Output Mode 1B, bits
  583. COM1C = 2; // Compare Output Mode 1C, bits
  584. WGM1 = 0; // Waveform Generation Mode
  585. // TCCR1B
  586. ICNC1 = 7; // Input Capture 1 Noise Canceler
  587. ICES1 = 6; // Input Capture 1 Edge Select
  588. CS1 = 0; // Prescaler source of Timer/Counter 1
  589. // TCCR1C
  590. FOC1A = 7; // Force Output Compare 1A
  591. FOC1B = 6; // Force Output Compare 1B
  592. FOC1C = 5; // Force Output Compare 1C
  593. // TIMSK1
  594. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  595. OCIE1C = 3; // Timer/Counter1 Output Compare C Match Interrupt Enable
  596. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  597. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  598. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  599. // TIFR1
  600. ICF1 = 5; // Input Capture Flag 1
  601. OCF1C = 3; // Output Compare Flag 1C
  602. OCF1B = 2; // Output Compare Flag 1B
  603. OCF1A = 1; // Output Compare Flag 1A
  604. TOV1 = 0; // Timer/Counter1 Overflow Flag
  605. // MCUCR
  606. // MCUSR
  607. // EICRA
  608. ISC3 = 6; // External Interrupt Sense Control Bit
  609. ISC2 = 4; // External Interrupt Sense Control Bit
  610. ISC1 = 2; // External Interrupt Sense Control Bit
  611. ISC0 = 0; // External Interrupt Sense Control Bit
  612. // EICRB
  613. ISC7 = 6; // External Interrupt 7-4 Sense Control Bit
  614. ISC6 = 4; // External Interrupt 7-4 Sense Control Bit
  615. ISC5 = 2; // External Interrupt 7-4 Sense Control Bit
  616. ISC4 = 0; // External Interrupt 7-4 Sense Control Bit
  617. // EIMSK
  618. INT = 0; // External Interrupt Request 7 Enable
  619. // EIFR
  620. INTF = 0; // External Interrupt Flags
  621. // PCIFR
  622. PCIF0 = 0; // Pin Change Interrupt Flag 0
  623. // PCICR
  624. PCIE0 = 0; // Pin Change Interrupt Enable 0
  625. // ADMUX
  626. REFS = 6; // Reference Selection Bits
  627. ADLAR = 5; // Left Adjust Result
  628. MUX = 0; // Analog Channel and Gain Selection Bits
  629. // ADCSRA
  630. ADEN = 7; // ADC Enable
  631. ADSC = 6; // ADC Start Conversion
  632. ADATE = 5; // ADC Auto Trigger Enable
  633. ADIF = 4; // ADC Interrupt Flag
  634. ADIE = 3; // ADC Interrupt Enable
  635. ADPS = 0; // ADC Prescaler Select Bits
  636. // ADCSRB
  637. ADHSM = 7; // ADC High Speed Mode
  638. ADTS = 0; // ADC Auto Trigger Sources
  639. // DIDR0
  640. ADC7D = 7; // ADC7 Digital input Disable
  641. ADC6D = 6; // ADC6 Digital input Disable
  642. ADC5D = 5; // ADC5 Digital input Disable
  643. ADC4D = 4; // ADC4 Digital input Disable
  644. ADC3D = 3; // ADC3 Digital input Disable
  645. ADC2D = 2; // ADC2 Digital input Disable
  646. ADC1D = 1; // ADC1 Digital input Disable
  647. ADC0D = 0; // ADC0 Digital input Disable
  648. // ADCSRB
  649. ACME = 6; // Analog Comparator Multiplexer Enable
  650. // ACSR
  651. ACD = 7; // Analog Comparator Disable
  652. ACBG = 6; // Analog Comparator Bandgap Select
  653. ACO = 5; // Analog Compare Output
  654. ACI = 4; // Analog Comparator Interrupt Flag
  655. ACIE = 3; // Analog Comparator Interrupt Enable
  656. ACIC = 2; // Analog Comparator Input Capture Enable
  657. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  658. // DIDR1
  659. AIN1D = 1; // AIN1 Digital Input Disable
  660. AIN0D = 0; // AIN0 Digital Input Disable
  661. // PLLCSR
  662. PLLP = 2; // PLL prescaler Bits
  663. PLLE = 1; // PLL Enable Bit
  664. PLOCK = 0; // PLL Lock Status Bit
  665. implementation
  666. {$i avrcommon.inc}
  667. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  668. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  669. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  670. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 4 External Interrupt Request 3
  671. procedure INT4_ISR; external name 'INT4_ISR'; // Interrupt 5 External Interrupt Request 4
  672. procedure INT5_ISR; external name 'INT5_ISR'; // Interrupt 6 External Interrupt Request 5
  673. procedure INT6_ISR; external name 'INT6_ISR'; // Interrupt 7 External Interrupt Request 6
  674. procedure INT7_ISR; external name 'INT7_ISR'; // Interrupt 8 External Interrupt Request 7
  675. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 9 Pin Change Interrupt Request 0
  676. procedure USB_GEN_ISR; external name 'USB_GEN_ISR'; // Interrupt 10 USB General Interrupt Request
  677. procedure USB_COM_ISR; external name 'USB_COM_ISR'; // Interrupt 11 USB Endpoint/Pipe Interrupt Communication Request
  678. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 12 Watchdog Time-out Interrupt
  679. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 13 Timer/Counter2 Compare Match A
  680. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 14 Timer/Counter2 Compare Match B
  681. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 15 Timer/Counter2 Overflow
  682. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 16 Timer/Counter1 Capture Event
  683. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 17 Timer/Counter1 Compare Match A
  684. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 18 Timer/Counter1 Compare Match B
  685. procedure TIMER1_COMPC_ISR; external name 'TIMER1_COMPC_ISR'; // Interrupt 19 Timer/Counter1 Compare Match C
  686. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 20 Timer/Counter1 Overflow
  687. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 21 Timer/Counter0 Compare Match A
  688. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 22 Timer/Counter0 Compare Match B
  689. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 23 Timer/Counter0 Overflow
  690. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 24 SPI Serial Transfer Complete
  691. procedure USART1__RX_ISR; external name 'USART1__RX_ISR'; // Interrupt 25 USART1, Rx Complete
  692. procedure USART1__UDRE_ISR; external name 'USART1__UDRE_ISR'; // Interrupt 26 USART1 Data register Empty
  693. procedure USART1__TX_ISR; external name 'USART1__TX_ISR'; // Interrupt 27 USART1, Tx Complete
  694. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 28 Analog Comparator
  695. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 29 ADC Conversion Complete
  696. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 30 EEPROM Ready
  697. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 31 Timer/Counter3 Capture Event
  698. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 32 Timer/Counter3 Compare Match A
  699. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 33 Timer/Counter3 Compare Match B
  700. procedure TIMER3_COMPC_ISR; external name 'TIMER3_COMPC_ISR'; // Interrupt 34 Timer/Counter3 Compare Match C
  701. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 35 Timer/Counter3 Overflow
  702. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 36 2-wire Serial Interface
  703. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 37 Store Program Memory Read
  704. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  705. asm
  706. jmp __dtors_end
  707. jmp INT0_ISR
  708. jmp INT1_ISR
  709. jmp INT2_ISR
  710. jmp INT3_ISR
  711. jmp INT4_ISR
  712. jmp INT5_ISR
  713. jmp INT6_ISR
  714. jmp INT7_ISR
  715. jmp PCINT0_ISR
  716. jmp USB_GEN_ISR
  717. jmp USB_COM_ISR
  718. jmp WDT_ISR
  719. jmp TIMER2_COMPA_ISR
  720. jmp TIMER2_COMPB_ISR
  721. jmp TIMER2_OVF_ISR
  722. jmp TIMER1_CAPT_ISR
  723. jmp TIMER1_COMPA_ISR
  724. jmp TIMER1_COMPB_ISR
  725. jmp TIMER1_COMPC_ISR
  726. jmp TIMER1_OVF_ISR
  727. jmp TIMER0_COMPA_ISR
  728. jmp TIMER0_COMPB_ISR
  729. jmp TIMER0_OVF_ISR
  730. jmp SPI__STC_ISR
  731. jmp USART1__RX_ISR
  732. jmp USART1__UDRE_ISR
  733. jmp USART1__TX_ISR
  734. jmp ANALOG_COMP_ISR
  735. jmp ADC_ISR
  736. jmp EE_READY_ISR
  737. jmp TIMER3_CAPT_ISR
  738. jmp TIMER3_COMPA_ISR
  739. jmp TIMER3_COMPB_ISR
  740. jmp TIMER3_COMPC_ISR
  741. jmp TIMER3_OVF_ISR
  742. jmp TWI_ISR
  743. jmp SPM_READY_ISR
  744. .weak INT0_ISR
  745. .weak INT1_ISR
  746. .weak INT2_ISR
  747. .weak INT3_ISR
  748. .weak INT4_ISR
  749. .weak INT5_ISR
  750. .weak INT6_ISR
  751. .weak INT7_ISR
  752. .weak PCINT0_ISR
  753. .weak USB_GEN_ISR
  754. .weak USB_COM_ISR
  755. .weak WDT_ISR
  756. .weak TIMER2_COMPA_ISR
  757. .weak TIMER2_COMPB_ISR
  758. .weak TIMER2_OVF_ISR
  759. .weak TIMER1_CAPT_ISR
  760. .weak TIMER1_COMPA_ISR
  761. .weak TIMER1_COMPB_ISR
  762. .weak TIMER1_COMPC_ISR
  763. .weak TIMER1_OVF_ISR
  764. .weak TIMER0_COMPA_ISR
  765. .weak TIMER0_COMPB_ISR
  766. .weak TIMER0_OVF_ISR
  767. .weak SPI__STC_ISR
  768. .weak USART1__RX_ISR
  769. .weak USART1__UDRE_ISR
  770. .weak USART1__TX_ISR
  771. .weak ANALOG_COMP_ISR
  772. .weak ADC_ISR
  773. .weak EE_READY_ISR
  774. .weak TIMER3_CAPT_ISR
  775. .weak TIMER3_COMPA_ISR
  776. .weak TIMER3_COMPB_ISR
  777. .weak TIMER3_COMPC_ISR
  778. .weak TIMER3_OVF_ISR
  779. .weak TWI_ISR
  780. .weak SPM_READY_ISR
  781. .set INT0_ISR, Default_IRQ_handler
  782. .set INT1_ISR, Default_IRQ_handler
  783. .set INT2_ISR, Default_IRQ_handler
  784. .set INT3_ISR, Default_IRQ_handler
  785. .set INT4_ISR, Default_IRQ_handler
  786. .set INT5_ISR, Default_IRQ_handler
  787. .set INT6_ISR, Default_IRQ_handler
  788. .set INT7_ISR, Default_IRQ_handler
  789. .set PCINT0_ISR, Default_IRQ_handler
  790. .set USB_GEN_ISR, Default_IRQ_handler
  791. .set USB_COM_ISR, Default_IRQ_handler
  792. .set WDT_ISR, Default_IRQ_handler
  793. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  794. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  795. .set TIMER2_OVF_ISR, Default_IRQ_handler
  796. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  797. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  798. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  799. .set TIMER1_COMPC_ISR, Default_IRQ_handler
  800. .set TIMER1_OVF_ISR, Default_IRQ_handler
  801. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  802. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  803. .set TIMER0_OVF_ISR, Default_IRQ_handler
  804. .set SPI__STC_ISR, Default_IRQ_handler
  805. .set USART1__RX_ISR, Default_IRQ_handler
  806. .set USART1__UDRE_ISR, Default_IRQ_handler
  807. .set USART1__TX_ISR, Default_IRQ_handler
  808. .set ANALOG_COMP_ISR, Default_IRQ_handler
  809. .set ADC_ISR, Default_IRQ_handler
  810. .set EE_READY_ISR, Default_IRQ_handler
  811. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  812. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  813. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  814. .set TIMER3_COMPC_ISR, Default_IRQ_handler
  815. .set TIMER3_OVF_ISR, Default_IRQ_handler
  816. .set TWI_ISR, Default_IRQ_handler
  817. .set SPM_READY_ISR, Default_IRQ_handler
  818. end;
  819. end.