atmega128.pp 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. unit ATmega128;
  2. interface
  3. var
  4. // ANALOG_COMPARATOR
  5. SFIOR : byte absolute $00+$40; // Special Function IO Register
  6. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  7. // SPI
  8. SPDR : byte absolute $00+$2F; // SPI Data Register
  9. SPSR : byte absolute $00+$2E; // SPI Status Register
  10. SPCR : byte absolute $00+$2D; // SPI Control Register
  11. // TWI
  12. TWBR : byte absolute $00+$70; // TWI Bit Rate register
  13. TWCR : byte absolute $00+$74; // TWI Control Register
  14. TWSR : byte absolute $00+$71; // TWI Status Register
  15. TWDR : byte absolute $00+$73; // TWI Data register
  16. TWAR : byte absolute $00+$72; // TWI (Slave) Address register
  17. // USART0
  18. UDR0 : byte absolute $00+$2C; // USART I/O Data Register
  19. UCSR0A : byte absolute $00+$2B; // USART Control and Status Register A
  20. UCSR0B : byte absolute $00+$2A; // USART Control and Status Register B
  21. UCSR0C : byte absolute $00+$95; // USART Control and Status Register C
  22. UBRR0H : byte absolute $00+$90; // USART Baud Rate Register Hight Byte
  23. UBRR0L : byte absolute $00+$29; // USART Baud Rate Register Low Byte
  24. // USART1
  25. UDR1 : byte absolute $00+$9C; // USART I/O Data Register
  26. UCSR1A : byte absolute $00+$9B; // USART Control and Status Register A
  27. UCSR1B : byte absolute $00+$9A; // USART Control and Status Register B
  28. UCSR1C : byte absolute $00+$9D; // USART Control and Status Register C
  29. UBRR1H : byte absolute $00+$98; // USART Baud Rate Register Hight Byte
  30. UBRR1L : byte absolute $00+$99; // USART Baud Rate Register Low Byte
  31. // CPU
  32. SREG : byte absolute $00+$5F; // Status Register
  33. SP : word absolute $00+$5D; // Stack Pointer
  34. SPL : byte absolute $00+$5D; // Stack Pointer
  35. SPH : byte absolute $00+$5D+1; // Stack Pointer
  36. MCUCR : byte absolute $00+$55; // MCU Control Register
  37. MCUCSR : byte absolute $00+$54; // MCU Control And Status Register
  38. XMCRA : byte absolute $00+$6D; // External Memory Control Register A
  39. XMCRB : byte absolute $00+$6C; // External Memory Control Register B
  40. OSCCAL : byte absolute $00+$6F; // Oscillator Calibration Value
  41. XDIV : byte absolute $00+$5C; // XTAL Divide Control Register
  42. RAMPZ : byte absolute $00+$5B; // RAM Page Z Select Register
  43. // BOOT_LOAD
  44. SPMCSR : byte absolute $00+$68; // Store Program Memory Control Register
  45. // JTAG
  46. OCDR : byte absolute $00+$42; // On-Chip Debug Related Register in I/O Memory
  47. // MISC
  48. // EXTERNAL_INTERRUPT
  49. EICRA : byte absolute $00+$6A; // External Interrupt Control Register A
  50. EICRB : byte absolute $00+$5A; // External Interrupt Control Register B
  51. EIMSK : byte absolute $00+$59; // External Interrupt Mask Register
  52. EIFR : byte absolute $00+$58; // External Interrupt Flag Register
  53. // EEPROM
  54. EEAR : word absolute $00+$3E; // EEPROM Read/Write Access Bytes
  55. EEARL : byte absolute $00+$3E; // EEPROM Read/Write Access Bytes
  56. EEARH : byte absolute $00+$3E+1; // EEPROM Read/Write Access Bytes
  57. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  58. EECR : byte absolute $00+$3C; // EEPROM Control Register
  59. // PORTA
  60. PORTA : byte absolute $00+$3B; // Port A Data Register
  61. DDRA : byte absolute $00+$3A; // Port A Data Direction Register
  62. PINA : byte absolute $00+$39; // Port A Input Pins
  63. // PORTB
  64. PORTB : byte absolute $00+$38; // Port B Data Register
  65. DDRB : byte absolute $00+$37; // Port B Data Direction Register
  66. PINB : byte absolute $00+$36; // Port B Input Pins
  67. // PORTC
  68. PORTC : byte absolute $00+$35; // Port C Data Register
  69. DDRC : byte absolute $00+$34; // Port C Data Direction Register
  70. PINC : byte absolute $00+$33; // Port C Input Pins
  71. // PORTD
  72. PORTD : byte absolute $00+$32; // Port D Data Register
  73. DDRD : byte absolute $00+$31; // Port D Data Direction Register
  74. PIND : byte absolute $00+$30; // Port D Input Pins
  75. // PORTE
  76. PORTE : byte absolute $00+$23; // Data Register, Port E
  77. DDRE : byte absolute $00+$22; // Data Direction Register, Port E
  78. PINE : byte absolute $00+$21; // Input Pins, Port E
  79. // PORTF
  80. PORTF : byte absolute $00+$62; // Data Register, Port F
  81. DDRF : byte absolute $00+$61; // Data Direction Register, Port F
  82. PINF : byte absolute $00+$20; // Input Pins, Port F
  83. // PORTG
  84. PORTG : byte absolute $00+$65; // Data Register, Port G
  85. DDRG : byte absolute $00+$64; // Data Direction Register, Port G
  86. PING : byte absolute $00+$63; // Input Pins, Port G
  87. // TIMER_COUNTER_0
  88. TCCR0 : byte absolute $00+$53; // Timer/Counter Control Register
  89. TCNT0 : byte absolute $00+$52; // Timer/Counter Register
  90. OCR0 : byte absolute $00+$51; // Output Compare Register
  91. ASSR : byte absolute $00+$50; // Asynchronus Status Register
  92. TIMSK : byte absolute $00+$57; // Timer/Counter Interrupt Mask Register
  93. TIFR : byte absolute $00+$56; // Timer/Counter Interrupt Flag register
  94. // TIMER_COUNTER_1
  95. ETIMSK : byte absolute $00+$7D; // Extended Timer/Counter Interrupt Mask Register
  96. ETIFR : byte absolute $00+$7C; // Extended Timer/Counter Interrupt Flag register
  97. TCCR1A : byte absolute $00+$4F; // Timer/Counter1 Control Register A
  98. TCCR1B : byte absolute $00+$4E; // Timer/Counter1 Control Register B
  99. TCCR1C : byte absolute $00+$7A; // Timer/Counter1 Control Register C
  100. TCNT1 : word absolute $00+$4C; // Timer/Counter1 Bytes
  101. TCNT1L : byte absolute $00+$4C; // Timer/Counter1 Bytes
  102. TCNT1H : byte absolute $00+$4C+1; // Timer/Counter1 Bytes
  103. OCR1A : word absolute $00+$4A; // Timer/Counter1 Output Compare Register Bytes
  104. OCR1AL : byte absolute $00+$4A; // Timer/Counter1 Output Compare Register Bytes
  105. OCR1AH : byte absolute $00+$4A+1; // Timer/Counter1 Output Compare Register Bytes
  106. OCR1B : word absolute $00+$48; // Timer/Counter1 Output Compare Register Bytes
  107. OCR1BL : byte absolute $00+$48; // Timer/Counter1 Output Compare Register Bytes
  108. OCR1BH : byte absolute $00+$48+1; // Timer/Counter1 Output Compare Register Bytes
  109. OCR1C : word absolute $00+$78; // Timer/Counter1 Output Compare Register Bytes
  110. OCR1CL : byte absolute $00+$78; // Timer/Counter1 Output Compare Register Bytes
  111. OCR1CH : byte absolute $00+$78+1; // Timer/Counter1 Output Compare Register Bytes
  112. ICR1 : word absolute $00+$46; // Timer/Counter1 Input Capture Register Bytes
  113. ICR1L : byte absolute $00+$46; // Timer/Counter1 Input Capture Register Bytes
  114. ICR1H : byte absolute $00+$46+1; // Timer/Counter1 Input Capture Register Bytes
  115. // TIMER_COUNTER_2
  116. TCCR2 : byte absolute $00+$45; // Timer/Counter Control Register
  117. TCNT2 : byte absolute $00+$44; // Timer/Counter Register
  118. OCR2 : byte absolute $00+$43; // Output Compare Register
  119. // TIMER_COUNTER_3
  120. TCCR3A : byte absolute $00+$8B; // Timer/Counter3 Control Register A
  121. TCCR3B : byte absolute $00+$8A; // Timer/Counter3 Control Register B
  122. TCCR3C : byte absolute $00+$8C; // Timer/Counter3 Control Register C
  123. TCNT3 : word absolute $00+$88; // Timer/Counter3 Bytes
  124. TCNT3L : byte absolute $00+$88; // Timer/Counter3 Bytes
  125. TCNT3H : byte absolute $00+$88+1; // Timer/Counter3 Bytes
  126. OCR3A : word absolute $00+$86; // Timer/Counter3 Output Compare Register A Bytes
  127. OCR3AL : byte absolute $00+$86; // Timer/Counter3 Output Compare Register A Bytes
  128. OCR3AH : byte absolute $00+$86+1; // Timer/Counter3 Output Compare Register A Bytes
  129. OCR3B : word absolute $00+$84; // Timer/Counter3 Output Compare Register B Bytes
  130. OCR3BL : byte absolute $00+$84; // Timer/Counter3 Output Compare Register B Bytes
  131. OCR3BH : byte absolute $00+$84+1; // Timer/Counter3 Output Compare Register B Bytes
  132. OCR3C : word absolute $00+$82; // Timer/Counter3 Output compare Register C Bytes
  133. OCR3CL : byte absolute $00+$82; // Timer/Counter3 Output compare Register C Bytes
  134. OCR3CH : byte absolute $00+$82+1; // Timer/Counter3 Output compare Register C Bytes
  135. ICR3 : word absolute $00+$80; // Timer/Counter3 Input Capture Register Bytes
  136. ICR3L : byte absolute $00+$80; // Timer/Counter3 Input Capture Register Bytes
  137. ICR3H : byte absolute $00+$80+1; // Timer/Counter3 Input Capture Register Bytes
  138. // WATCHDOG
  139. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  140. // AD_CONVERTER
  141. ADMUX : byte absolute $00+$27; // The ADC multiplexer Selection Register
  142. ADCSRA : byte absolute $00+$26; // The ADC Control and Status register
  143. ADC : word absolute $00+$24; // ADC Data Register Bytes
  144. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  145. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  146. const
  147. // SFIOR
  148. ACME = 3; // Analog Comparator Multiplexer Enable
  149. // ACSR
  150. ACD = 7; // Analog Comparator Disable
  151. ACBG = 6; // Analog Comparator Bandgap Select
  152. ACO = 5; // Analog Compare Output
  153. ACI = 4; // Analog Comparator Interrupt Flag
  154. ACIE = 3; // Analog Comparator Interrupt Enable
  155. ACIC = 2; // Analog Comparator Input Capture Enable
  156. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  157. // SPSR
  158. SPIF = 7; // SPI Interrupt Flag
  159. WCOL = 6; // Write Collision Flag
  160. SPI2X = 0; // Double SPI Speed Bit
  161. // SPCR
  162. SPIE = 7; // SPI Interrupt Enable
  163. SPE = 6; // SPI Enable
  164. DORD = 5; // Data Order
  165. MSTR = 4; // Master/Slave Select
  166. CPOL = 3; // Clock polarity
  167. CPHA = 2; // Clock Phase
  168. SPR = 0; // SPI Clock Rate Selects
  169. // TWCR
  170. TWINT = 7; // TWI Interrupt Flag
  171. TWEA = 6; // TWI Enable Acknowledge Bit
  172. TWSTA = 5; // TWI Start Condition Bit
  173. TWSTO = 4; // TWI Stop Condition Bit
  174. TWWC = 3; // TWI Write Collition Flag
  175. TWEN = 2; // TWI Enable Bit
  176. TWIE = 0; // TWI Interrupt Enable
  177. // TWSR
  178. TWS = 3; // TWI Status
  179. TWPS = 0; // TWI Prescaler
  180. // TWAR
  181. TWA = 1; // TWI (Slave) Address register Bits
  182. TWGCE = 0; // TWI General Call Recognition Enable Bit
  183. // UCSR0A
  184. RXC0 = 7; // USART Receive Complete
  185. TXC0 = 6; // USART Transmitt Complete
  186. UDRE0 = 5; // USART Data Register Empty
  187. FE0 = 4; // Framing Error
  188. DOR0 = 3; // Data overRun
  189. UPE0 = 2; // Parity Error
  190. U2X0 = 1; // Double the USART transmission speed
  191. MPCM0 = 0; // Multi-processor Communication Mode
  192. // UCSR0B
  193. RXCIE0 = 7; // RX Complete Interrupt Enable
  194. TXCIE0 = 6; // TX Complete Interrupt Enable
  195. UDRIE0 = 5; // USART Data register Empty Interrupt Enable
  196. RXEN0 = 4; // Receiver Enable
  197. TXEN0 = 3; // Transmitter Enable
  198. UCSZ02 = 2; // Character Size
  199. RXB80 = 1; // Receive Data Bit 8
  200. TXB80 = 0; // Transmit Data Bit 8
  201. // UCSR0C
  202. UMSEL0 = 6; // USART Mode Select
  203. UPM0 = 4; // Parity Mode Bits
  204. USBS0 = 3; // Stop Bit Select
  205. UCSZ0 = 1; // Character Size
  206. UCPOL0 = 0; // Clock Polarity
  207. // UCSR1A
  208. RXC1 = 7; // USART Receive Complete
  209. TXC1 = 6; // USART Transmitt Complete
  210. UDRE1 = 5; // USART Data Register Empty
  211. FE1 = 4; // Framing Error
  212. DOR1 = 3; // Data overRun
  213. UPE1 = 2; // Parity Error
  214. U2X1 = 1; // Double the USART transmission speed
  215. MPCM1 = 0; // Multi-processor Communication Mode
  216. // UCSR1B
  217. RXCIE1 = 7; // RX Complete Interrupt Enable
  218. TXCIE1 = 6; // TX Complete Interrupt Enable
  219. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  220. RXEN1 = 4; // Receiver Enable
  221. TXEN1 = 3; // Transmitter Enable
  222. UCSZ12 = 2; // Character Size
  223. RXB81 = 1; // Receive Data Bit 8
  224. TXB81 = 0; // Transmit Data Bit 8
  225. // UCSR1C
  226. UMSEL1 = 6; // USART Mode Select
  227. UPM1 = 4; // Parity Mode Bits
  228. USBS1 = 3; // Stop Bit Select
  229. UCSZ1 = 1; // Character Size
  230. UCPOL1 = 0; // Clock Polarity
  231. // SREG
  232. I = 7; // Global Interrupt Enable
  233. T = 6; // Bit Copy Storage
  234. H = 5; // Half Carry Flag
  235. S = 4; // Sign Bit
  236. V = 3; // Two's Complement Overflow Flag
  237. N = 2; // Negative Flag
  238. Z = 1; // Zero Flag
  239. C = 0; // Carry Flag
  240. // MCUCR
  241. SRE = 7; // External SRAM Enable
  242. SRW10 = 6; // External SRAM Wait State Select
  243. SE = 5; // Sleep Enable
  244. SM = 3; // Sleep Mode Select
  245. SM2 = 2; // Sleep Mode Select
  246. IVSEL = 1; // Interrupt Vector Select
  247. IVCE = 0; // Interrupt Vector Change Enable
  248. // MCUCSR
  249. JTD = 7; // JTAG Interface Disable
  250. JTRF = 4; // JTAG Reset Flag
  251. WDRF = 3; // Watchdog Reset Flag
  252. BORF = 2; // Brown-out Reset Flag
  253. EXTRF = 1; // External Reset Flag
  254. PORF = 0; // Power-on reset flag
  255. // XMCRA
  256. SRL = 4; // Wait state page limit
  257. SRW0 = 2; // Wait state select bit lower page
  258. SRW11 = 1; // Wait state select bit upper page
  259. // XMCRB
  260. XMBK = 7; // External Memory Bus Keeper Enable
  261. XMM = 0; // External Memory High Mask
  262. // RAMPZ
  263. RAMPZ0 = 0; // RAM Page Z Select Register Bit 0
  264. // SPMCSR
  265. SPMIE = 7; // SPM Interrupt Enable
  266. RWWSB = 6; // Read While Write Section Busy
  267. RWWSRE = 4; // Read While Write section read enable
  268. BLBSET = 3; // Boot Lock Bit Set
  269. PGWRT = 2; // Page Write
  270. PGERS = 1; // Page Erase
  271. SPMEN = 0; // Store Program Memory Enable
  272. // OCDR
  273. // MCUCSR
  274. // SFIOR
  275. TSM = 7; // Timer/Counter Synchronization Mode
  276. PUD = 2; // Pull Up Disable
  277. PSR0 = 1; // Prescaler Reset Timer/Counter0
  278. PSR321 = 0; // Prescaler Reset Timer/Counter3, Timer/Counter2, and Timer/Counter1
  279. // EICRA
  280. ISC3 = 6; // External Interrupt Sense Control Bit
  281. ISC2 = 4; // External Interrupt Sense Control Bit
  282. ISC1 = 2; // External Interrupt Sense Control Bit
  283. ISC0 = 0; // External Interrupt Sense Control Bit
  284. // EICRB
  285. ISC7 = 6; // External Interrupt 7-4 Sense Control Bit
  286. ISC6 = 4; // External Interrupt 7-4 Sense Control Bit
  287. ISC5 = 2; // External Interrupt 7-4 Sense Control Bit
  288. ISC4 = 0; // External Interrupt 7-4 Sense Control Bit
  289. // EIMSK
  290. INT = 0; // External Interrupt Request 7 Enable
  291. // EIFR
  292. INTF = 0; // External Interrupt Flags
  293. // EECR
  294. EERIE = 3; // EEPROM Ready Interrupt Enable
  295. EEMWE = 2; // EEPROM Master Write Enable
  296. EEWE = 1; // EEPROM Write Enable
  297. EERE = 0; // EEPROM Read Enable
  298. // TCCR0
  299. FOC0 = 7; // Force Output Compare
  300. WGM00 = 6; // Waveform Generation Mode 0
  301. COM0 = 4; // Compare Match Output Modes
  302. WGM01 = 3; // Waveform Generation Mode 1
  303. CS0 = 0; // Clock Selects
  304. // ASSR
  305. AS0 = 3; // Asynchronus Timer/Counter 0
  306. TCN0UB = 2; // Timer/Counter0 Update Busy
  307. OCR0UB = 1; // Output Compare register 0 Busy
  308. TCR0UB = 0; // Timer/Counter Control Register 0 Update Busy
  309. // TIMSK
  310. OCIE0 = 1; // Timer/Counter0 Output Compare Match Interrupt register
  311. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  312. // TIFR
  313. OCF0 = 1; // Output Compare Flag 0
  314. TOV0 = 0; // Timer/Counter0 Overflow Flag
  315. // SFIOR
  316. // TIMSK
  317. TICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  318. OCIE1A = 4; // Timer/Counter1 Output CompareA Match Interrupt Enable
  319. OCIE1B = 3; // Timer/Counter1 Output CompareB Match Interrupt Enable
  320. TOIE1 = 2; // Timer/Counter1 Overflow Interrupt Enable
  321. // ETIMSK
  322. OCIE1C = 0; // Timer/Counter 1, Output Compare Match C Interrupt Enable
  323. // TIFR
  324. ICF1 = 5; // Input Capture Flag 1
  325. OCF1A = 4; // Output Compare Flag 1A
  326. OCF1B = 3; // Output Compare Flag 1B
  327. TOV1 = 2; // Timer/Counter1 Overflow Flag
  328. // ETIFR
  329. OCF1C = 0; // Timer/Counter 1, Output Compare C Match Flag
  330. // SFIOR
  331. // TCCR1A
  332. COM1A = 6; // Compare Output Mode 1A, bits
  333. COM1B = 4; // Compare Output Mode 1B, bits
  334. COM1C = 2; // Compare Output Mode 1C, bits
  335. WGM1 = 0; // Waveform Generation Mode Bits
  336. // TCCR1B
  337. ICNC1 = 7; // Input Capture 1 Noise Canceler
  338. ICES1 = 6; // Input Capture 1 Edge Select
  339. CS1 = 0; // Clock Select1 bits
  340. // TCCR1C
  341. FOC1A = 7; // Force Output Compare for channel A
  342. FOC1B = 6; // Force Output Compare for channel B
  343. FOC1C = 5; // Force Output Compare for channel C
  344. // TCCR2
  345. FOC2 = 7; // Force Output Compare
  346. WGM20 = 6; // Wafeform Generation Mode
  347. COM2 = 4; // Compare Match Output Mode
  348. WGM21 = 3; // Waveform Generation Mode
  349. CS2 = 0; // Clock Select
  350. // TIFR
  351. OCF2 = 7; // Output Compare Flag 2
  352. TOV2 = 6; // Timer/Counter2 Overflow Flag
  353. // TIMSK
  354. OCIE2 = 7; //
  355. TOIE2 = 6; //
  356. // ETIMSK
  357. TICIE3 = 5; // Timer/Counter3 Input Capture Interrupt Enable
  358. OCIE3A = 4; // Timer/Counter3 Output CompareA Match Interrupt Enable
  359. OCIE3B = 3; // Timer/Counter3 Output CompareB Match Interrupt Enable
  360. TOIE3 = 2; // Timer/Counter3 Overflow Interrupt Enable
  361. OCIE3C = 1; // Timer/Counter3, Output Compare Match Interrupt Enable
  362. // ETIFR
  363. ICF3 = 5; // Input Capture Flag 1
  364. OCF3A = 4; // Output Compare Flag 1A
  365. OCF3B = 3; // Output Compare Flag 1B
  366. TOV3 = 2; // Timer/Counter3 Overflow Flag
  367. OCF3C = 1; // Timer/Counter3 Output Compare C Match Flag
  368. // SFIOR
  369. // TCCR3A
  370. COM3A = 6; // Compare Output Mode 3A, bits
  371. COM3B = 4; // Compare Output Mode 3B, bits
  372. COM3C = 2; // Compare Output Mode 3C, bits
  373. WGM3 = 0; // Waveform Generation Mode Bits
  374. // TCCR3B
  375. ICNC3 = 7; // Input Capture 3 Noise Canceler
  376. ICES3 = 6; // Input Capture 3 Edge Select
  377. CS3 = 0; // Clock Select3 bits
  378. // TCCR3C
  379. FOC3A = 7; // Force Output Compare for channel A
  380. FOC3B = 6; // Force Output Compare for channel B
  381. FOC3C = 5; // Force Output Compare for channel C
  382. // WDTCR
  383. WDCE = 4; // Watchdog Change Enable
  384. WDE = 3; // Watch Dog Enable
  385. WDP = 0; // Watch Dog Timer Prescaler bits
  386. // ADMUX
  387. REFS = 6; // Reference Selection Bits
  388. ADLAR = 5; // Left Adjust Result
  389. MUX = 0; // Analog Channel and Gain Selection Bits
  390. // ADCSRA
  391. ADEN = 7; // ADC Enable
  392. ADSC = 6; // ADC Start Conversion
  393. ADFR = 5; // ADC Free Running Select
  394. ADIF = 4; // ADC Interrupt Flag
  395. ADIE = 3; // ADC Interrupt Enable
  396. ADPS = 0; // ADC Prescaler Select Bits
  397. implementation
  398. {$i avrcommon.inc}
  399. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  400. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  401. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  402. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 4 External Interrupt Request 3
  403. procedure INT4_ISR; external name 'INT4_ISR'; // Interrupt 5 External Interrupt Request 4
  404. procedure INT5_ISR; external name 'INT5_ISR'; // Interrupt 6 External Interrupt Request 5
  405. procedure INT6_ISR; external name 'INT6_ISR'; // Interrupt 7 External Interrupt Request 6
  406. procedure INT7_ISR; external name 'INT7_ISR'; // Interrupt 8 External Interrupt Request 7
  407. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 9 Timer/Counter2 Compare Match
  408. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 10 Timer/Counter2 Overflow
  409. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 11 Timer/Counter1 Capture Event
  410. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 12 Timer/Counter1 Compare Match A
  411. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 13 Timer/Counter Compare Match B
  412. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 14 Timer/Counter1 Overflow
  413. procedure TIMER0_COMP_ISR; external name 'TIMER0_COMP_ISR'; // Interrupt 15 Timer/Counter0 Compare Match
  414. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 16 Timer/Counter0 Overflow
  415. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 17 SPI Serial Transfer Complete
  416. procedure USART0__RX_ISR; external name 'USART0__RX_ISR'; // Interrupt 18 USART0, Rx Complete
  417. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 19 USART0 Data Register Empty
  418. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 20 USART0, Tx Complete
  419. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 21 ADC Conversion Complete
  420. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 22 EEPROM Ready
  421. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 23 Analog Comparator
  422. procedure TIMER1_COMPC_ISR; external name 'TIMER1_COMPC_ISR'; // Interrupt 24 Timer/Counter1 Compare Match C
  423. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 25 Timer/Counter3 Capture Event
  424. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 26 Timer/Counter3 Compare Match A
  425. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 27 Timer/Counter3 Compare Match B
  426. procedure TIMER3_COMPC_ISR; external name 'TIMER3_COMPC_ISR'; // Interrupt 28 Timer/Counter3 Compare Match C
  427. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 29 Timer/Counter3 Overflow
  428. procedure USART1__RX_ISR; external name 'USART1__RX_ISR'; // Interrupt 30 USART1, Rx Complete
  429. procedure USART1__UDRE_ISR; external name 'USART1__UDRE_ISR'; // Interrupt 31 USART1, Data Register Empty
  430. procedure USART1__TX_ISR; external name 'USART1__TX_ISR'; // Interrupt 32 USART1, Tx Complete
  431. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 33 2-wire Serial Interface
  432. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 34 Store Program Memory Read
  433. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  434. asm
  435. jmp __dtors_end
  436. jmp INT0_ISR
  437. jmp INT1_ISR
  438. jmp INT2_ISR
  439. jmp INT3_ISR
  440. jmp INT4_ISR
  441. jmp INT5_ISR
  442. jmp INT6_ISR
  443. jmp INT7_ISR
  444. jmp TIMER2_COMP_ISR
  445. jmp TIMER2_OVF_ISR
  446. jmp TIMER1_CAPT_ISR
  447. jmp TIMER1_COMPA_ISR
  448. jmp TIMER1_COMPB_ISR
  449. jmp TIMER1_OVF_ISR
  450. jmp TIMER0_COMP_ISR
  451. jmp TIMER0_OVF_ISR
  452. jmp SPI__STC_ISR
  453. jmp USART0__RX_ISR
  454. jmp USART0__UDRE_ISR
  455. jmp USART0__TX_ISR
  456. jmp ADC_ISR
  457. jmp EE_READY_ISR
  458. jmp ANALOG_COMP_ISR
  459. jmp TIMER1_COMPC_ISR
  460. jmp TIMER3_CAPT_ISR
  461. jmp TIMER3_COMPA_ISR
  462. jmp TIMER3_COMPB_ISR
  463. jmp TIMER3_COMPC_ISR
  464. jmp TIMER3_OVF_ISR
  465. jmp USART1__RX_ISR
  466. jmp USART1__UDRE_ISR
  467. jmp USART1__TX_ISR
  468. jmp TWI_ISR
  469. jmp SPM_READY_ISR
  470. .weak INT0_ISR
  471. .weak INT1_ISR
  472. .weak INT2_ISR
  473. .weak INT3_ISR
  474. .weak INT4_ISR
  475. .weak INT5_ISR
  476. .weak INT6_ISR
  477. .weak INT7_ISR
  478. .weak TIMER2_COMP_ISR
  479. .weak TIMER2_OVF_ISR
  480. .weak TIMER1_CAPT_ISR
  481. .weak TIMER1_COMPA_ISR
  482. .weak TIMER1_COMPB_ISR
  483. .weak TIMER1_OVF_ISR
  484. .weak TIMER0_COMP_ISR
  485. .weak TIMER0_OVF_ISR
  486. .weak SPI__STC_ISR
  487. .weak USART0__RX_ISR
  488. .weak USART0__UDRE_ISR
  489. .weak USART0__TX_ISR
  490. .weak ADC_ISR
  491. .weak EE_READY_ISR
  492. .weak ANALOG_COMP_ISR
  493. .weak TIMER1_COMPC_ISR
  494. .weak TIMER3_CAPT_ISR
  495. .weak TIMER3_COMPA_ISR
  496. .weak TIMER3_COMPB_ISR
  497. .weak TIMER3_COMPC_ISR
  498. .weak TIMER3_OVF_ISR
  499. .weak USART1__RX_ISR
  500. .weak USART1__UDRE_ISR
  501. .weak USART1__TX_ISR
  502. .weak TWI_ISR
  503. .weak SPM_READY_ISR
  504. .set INT0_ISR, Default_IRQ_handler
  505. .set INT1_ISR, Default_IRQ_handler
  506. .set INT2_ISR, Default_IRQ_handler
  507. .set INT3_ISR, Default_IRQ_handler
  508. .set INT4_ISR, Default_IRQ_handler
  509. .set INT5_ISR, Default_IRQ_handler
  510. .set INT6_ISR, Default_IRQ_handler
  511. .set INT7_ISR, Default_IRQ_handler
  512. .set TIMER2_COMP_ISR, Default_IRQ_handler
  513. .set TIMER2_OVF_ISR, Default_IRQ_handler
  514. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  515. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  516. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  517. .set TIMER1_OVF_ISR, Default_IRQ_handler
  518. .set TIMER0_COMP_ISR, Default_IRQ_handler
  519. .set TIMER0_OVF_ISR, Default_IRQ_handler
  520. .set SPI__STC_ISR, Default_IRQ_handler
  521. .set USART0__RX_ISR, Default_IRQ_handler
  522. .set USART0__UDRE_ISR, Default_IRQ_handler
  523. .set USART0__TX_ISR, Default_IRQ_handler
  524. .set ADC_ISR, Default_IRQ_handler
  525. .set EE_READY_ISR, Default_IRQ_handler
  526. .set ANALOG_COMP_ISR, Default_IRQ_handler
  527. .set TIMER1_COMPC_ISR, Default_IRQ_handler
  528. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  529. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  530. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  531. .set TIMER3_COMPC_ISR, Default_IRQ_handler
  532. .set TIMER3_OVF_ISR, Default_IRQ_handler
  533. .set USART1__RX_ISR, Default_IRQ_handler
  534. .set USART1__UDRE_ISR, Default_IRQ_handler
  535. .set USART1__TX_ISR, Default_IRQ_handler
  536. .set TWI_ISR, Default_IRQ_handler
  537. .set SPM_READY_ISR, Default_IRQ_handler
  538. end;
  539. end.