atmega1281.pp 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822
  1. unit ATmega1281;
  2. interface
  3. var
  4. // ANALOG_COMPARATOR
  5. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  6. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  7. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  8. // USART0
  9. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  10. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  11. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  12. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  13. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  14. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  15. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  16. // USART1
  17. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  18. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  19. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  20. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  21. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register Bytes
  22. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register Bytes
  23. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register Bytes
  24. // TWI
  25. TWAMR : byte absolute $00+$BD; // TWI (Slave) Address Mask Register
  26. TWBR : byte absolute $00+$B8; // TWI Bit Rate register
  27. TWCR : byte absolute $00+$BC; // TWI Control Register
  28. TWSR : byte absolute $00+$B9; // TWI Status Register
  29. TWDR : byte absolute $00+$BB; // TWI Data register
  30. TWAR : byte absolute $00+$BA; // TWI (Slave) Address register
  31. // SPI
  32. SPCR : byte absolute $00+$4C; // SPI Control Register
  33. SPSR : byte absolute $00+$4D; // SPI Status Register
  34. SPDR : byte absolute $00+$4E; // SPI Data Register
  35. // PORTA
  36. PORTA : byte absolute $00+$22; // Port A Data Register
  37. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  38. PINA : byte absolute $00+$20; // Port A Input Pins
  39. // PORTB
  40. PORTB : byte absolute $00+$25; // Port B Data Register
  41. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  42. PINB : byte absolute $00+$23; // Port B Input Pins
  43. // PORTC
  44. PORTC : byte absolute $00+$28; // Port C Data Register
  45. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  46. PINC : byte absolute $00+$26; // Port C Input Pins
  47. // PORTD
  48. PORTD : byte absolute $00+$2B; // Port D Data Register
  49. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  50. PIND : byte absolute $00+$29; // Port D Input Pins
  51. // PORTE
  52. PORTE : byte absolute $00+$2E; // Data Register, Port E
  53. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  54. PINE : byte absolute $00+$2C; // Input Pins, Port E
  55. // PORTF
  56. PORTF : byte absolute $00+$31; // Data Register, Port F
  57. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  58. PINF : byte absolute $00+$2F; // Input Pins, Port F
  59. // PORTG
  60. PORTG : byte absolute $00+$34; // Data Register, Port G
  61. DDRG : byte absolute $00+$33; // Data Direction Register, Port G
  62. PING : byte absolute $00+$32; // Input Pins, Port G
  63. // TIMER_COUNTER_0
  64. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  65. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  66. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  67. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  68. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  69. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  70. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  71. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  72. // TIMER_COUNTER_2
  73. TIMSK2 : byte absolute $00+$70; // Timer/Counter Interrupt Mask register
  74. TIFR2 : byte absolute $00+$37; // Timer/Counter Interrupt Flag Register
  75. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register A
  76. TCCR2B : byte absolute $00+$B1; // Timer/Counter2 Control Register B
  77. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  78. OCR2B : byte absolute $00+$B4; // Timer/Counter2 Output Compare Register B
  79. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register A
  80. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  81. // WATCHDOG
  82. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  83. // TIMER_COUNTER_5
  84. TCCR5A : byte absolute $00+$120; // Timer/Counter5 Control Register A
  85. TCCR5B : byte absolute $00+$121; // Timer/Counter5 Control Register B
  86. TCCR5C : byte absolute $00+$122; // Timer/Counter 5 Control Register C
  87. TCNT5 : word absolute $00+$124; // Timer/Counter5 Bytes
  88. TCNT5L : byte absolute $00+$124; // Timer/Counter5 Bytes
  89. TCNT5H : byte absolute $00+$124+1; // Timer/Counter5 Bytes
  90. OCR5A : word absolute $00+$128; // Timer/Counter5 Output Compare Register A Bytes
  91. OCR5AL : byte absolute $00+$128; // Timer/Counter5 Output Compare Register A Bytes
  92. OCR5AH : byte absolute $00+$128+1; // Timer/Counter5 Output Compare Register A Bytes
  93. OCR5B : word absolute $00+$12A; // Timer/Counter5 Output Compare Register B Bytes
  94. OCR5BL : byte absolute $00+$12A; // Timer/Counter5 Output Compare Register B Bytes
  95. OCR5BH : byte absolute $00+$12A+1; // Timer/Counter5 Output Compare Register B Bytes
  96. OCR5C : word absolute $00+$12C; // Timer/Counter5 Output Compare Register B Bytes
  97. OCR5CL : byte absolute $00+$12C; // Timer/Counter5 Output Compare Register B Bytes
  98. OCR5CH : byte absolute $00+$12C+1; // Timer/Counter5 Output Compare Register B Bytes
  99. ICR5 : word absolute $00+$126; // Timer/Counter5 Input Capture Register Bytes
  100. ICR5L : byte absolute $00+$126; // Timer/Counter5 Input Capture Register Bytes
  101. ICR5H : byte absolute $00+$126+1; // Timer/Counter5 Input Capture Register Bytes
  102. TIMSK5 : byte absolute $00+$73; // Timer/Counter5 Interrupt Mask Register
  103. TIFR5 : byte absolute $00+$3A; // Timer/Counter5 Interrupt Flag register
  104. // TIMER_COUNTER_4
  105. TCCR4A : byte absolute $00+$A0; // Timer/Counter4 Control Register A
  106. TCCR4B : byte absolute $00+$A1; // Timer/Counter4 Control Register B
  107. TCCR4C : byte absolute $00+$A2; // Timer/Counter 4 Control Register C
  108. TCNT4 : word absolute $00+$A4; // Timer/Counter4 Bytes
  109. TCNT4L : byte absolute $00+$A4; // Timer/Counter4 Bytes
  110. TCNT4H : byte absolute $00+$A4+1; // Timer/Counter4 Bytes
  111. OCR4A : word absolute $00+$A8; // Timer/Counter4 Output Compare Register A Bytes
  112. OCR4AL : byte absolute $00+$A8; // Timer/Counter4 Output Compare Register A Bytes
  113. OCR4AH : byte absolute $00+$A8+1; // Timer/Counter4 Output Compare Register A Bytes
  114. OCR4B : word absolute $00+$AA; // Timer/Counter4 Output Compare Register B Bytes
  115. OCR4BL : byte absolute $00+$AA; // Timer/Counter4 Output Compare Register B Bytes
  116. OCR4BH : byte absolute $00+$AA+1; // Timer/Counter4 Output Compare Register B Bytes
  117. OCR4C : word absolute $00+$AC; // Timer/Counter4 Output Compare Register B Bytes
  118. OCR4CL : byte absolute $00+$AC; // Timer/Counter4 Output Compare Register B Bytes
  119. OCR4CH : byte absolute $00+$AC+1; // Timer/Counter4 Output Compare Register B Bytes
  120. ICR4 : word absolute $00+$A6; // Timer/Counter4 Input Capture Register Bytes
  121. ICR4L : byte absolute $00+$A6; // Timer/Counter4 Input Capture Register Bytes
  122. ICR4H : byte absolute $00+$A6+1; // Timer/Counter4 Input Capture Register Bytes
  123. TIMSK4 : byte absolute $00+$72; // Timer/Counter4 Interrupt Mask Register
  124. TIFR4 : byte absolute $00+$39; // Timer/Counter4 Interrupt Flag register
  125. // TIMER_COUNTER_3
  126. TCCR3A : byte absolute $00+$90; // Timer/Counter3 Control Register A
  127. TCCR3B : byte absolute $00+$91; // Timer/Counter3 Control Register B
  128. TCCR3C : byte absolute $00+$92; // Timer/Counter 3 Control Register C
  129. TCNT3 : word absolute $00+$94; // Timer/Counter3 Bytes
  130. TCNT3L : byte absolute $00+$94; // Timer/Counter3 Bytes
  131. TCNT3H : byte absolute $00+$94+1; // Timer/Counter3 Bytes
  132. OCR3A : word absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  133. OCR3AL : byte absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  134. OCR3AH : byte absolute $00+$98+1; // Timer/Counter3 Output Compare Register A Bytes
  135. OCR3B : word absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  136. OCR3BL : byte absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  137. OCR3BH : byte absolute $00+$9A+1; // Timer/Counter3 Output Compare Register B Bytes
  138. OCR3C : word absolute $00+$9C; // Timer/Counter3 Output Compare Register B Bytes
  139. OCR3CL : byte absolute $00+$9C; // Timer/Counter3 Output Compare Register B Bytes
  140. OCR3CH : byte absolute $00+$9C+1; // Timer/Counter3 Output Compare Register B Bytes
  141. ICR3 : word absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  142. ICR3L : byte absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  143. ICR3H : byte absolute $00+$96+1; // Timer/Counter3 Input Capture Register Bytes
  144. TIMSK3 : byte absolute $00+$71; // Timer/Counter3 Interrupt Mask Register
  145. TIFR3 : byte absolute $00+$38; // Timer/Counter3 Interrupt Flag register
  146. // TIMER_COUNTER_1
  147. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  148. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  149. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  150. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  151. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  152. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  153. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  154. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  155. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  156. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  157. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  158. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  159. OCR1C : word absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  160. OCR1CL : byte absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  161. OCR1CH : byte absolute $00+$8C+1; // Timer/Counter1 Output Compare Register C Bytes
  162. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  163. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  164. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  165. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  166. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  167. // EEPROM
  168. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  169. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  170. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  171. EEDR : byte absolute $00+$40; // EEPROM Data Register
  172. EECR : byte absolute $00+$3F; // EEPROM Control Register
  173. // JTAG
  174. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  175. MCUCR : byte absolute $00+$55; // MCU Control Register
  176. MCUSR : byte absolute $00+$54; // MCU Status Register
  177. // EXTERNAL_INTERRUPT
  178. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  179. EICRB : byte absolute $00+$6A; // External Interrupt Control Register B
  180. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  181. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  182. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  183. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  184. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  185. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  186. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  187. // AD_CONVERTER
  188. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  189. ADC : word absolute $00+$78; // ADC Data Register Bytes
  190. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  191. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  192. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register A
  193. DIDR2 : byte absolute $00+$7D; // Digital Input Disable Register
  194. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register
  195. // BOOT_LOAD
  196. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  197. // CPU
  198. SREG : byte absolute $00+$5F; // Status Register
  199. SP : word absolute $00+$5D; // Stack Pointer
  200. SPL : byte absolute $00+$5D; // Stack Pointer
  201. SPH : byte absolute $00+$5D+1; // Stack Pointer
  202. XMCRA : byte absolute $00+$74; // External Memory Control Register A
  203. XMCRB : byte absolute $00+$75; // External Memory Control Register B
  204. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  205. CLKPR : byte absolute $00+$61; //
  206. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  207. RAMPZ : byte absolute $00+$5B; // RAM Page Z Select Register
  208. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  209. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  210. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  211. PRR1 : byte absolute $00+$65; // Power Reduction Register1
  212. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  213. const
  214. // ADCSRB
  215. ACME = 6; // Analog Comparator Multiplexer Enable
  216. // ACSR
  217. ACD = 7; // Analog Comparator Disable
  218. ACBG = 6; // Analog Comparator Bandgap Select
  219. ACO = 5; // Analog Compare Output
  220. ACI = 4; // Analog Comparator Interrupt Flag
  221. ACIE = 3; // Analog Comparator Interrupt Enable
  222. ACIC = 2; // Analog Comparator Input Capture Enable
  223. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  224. // DIDR1
  225. AIN1D = 1; // AIN1 Digital Input Disable
  226. AIN0D = 0; // AIN0 Digital Input Disable
  227. // UCSR0A
  228. RXC0 = 7; // USART Receive Complete
  229. TXC0 = 6; // USART Transmitt Complete
  230. UDRE0 = 5; // USART Data Register Empty
  231. FE0 = 4; // Framing Error
  232. DOR0 = 3; // Data overRun
  233. UPE0 = 2; // Parity Error
  234. U2X0 = 1; // Double the USART transmission speed
  235. MPCM0 = 0; // Multi-processor Communication Mode
  236. // UCSR0B
  237. RXCIE0 = 7; // RX Complete Interrupt Enable
  238. TXCIE0 = 6; // TX Complete Interrupt Enable
  239. UDRIE0 = 5; // USART Data register Empty Interrupt Enable
  240. RXEN0 = 4; // Receiver Enable
  241. TXEN0 = 3; // Transmitter Enable
  242. UCSZ02 = 2; // Character Size
  243. RXB80 = 1; // Receive Data Bit 8
  244. TXB80 = 0; // Transmit Data Bit 8
  245. // UCSR0C
  246. UMSEL0 = 6; // USART Mode Select
  247. UPM0 = 4; // Parity Mode Bits
  248. USBS0 = 3; // Stop Bit Select
  249. UCSZ0 = 1; // Character Size
  250. UCPOL0 = 0; // Clock Polarity
  251. // UCSR1A
  252. RXC1 = 7; // USART Receive Complete
  253. TXC1 = 6; // USART Transmitt Complete
  254. UDRE1 = 5; // USART Data Register Empty
  255. FE1 = 4; // Framing Error
  256. DOR1 = 3; // Data overRun
  257. UPE1 = 2; // Parity Error
  258. U2X1 = 1; // Double the USART transmission speed
  259. MPCM1 = 0; // Multi-processor Communication Mode
  260. // UCSR1B
  261. RXCIE1 = 7; // RX Complete Interrupt Enable
  262. TXCIE1 = 6; // TX Complete Interrupt Enable
  263. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  264. RXEN1 = 4; // Receiver Enable
  265. TXEN1 = 3; // Transmitter Enable
  266. UCSZ12 = 2; // Character Size
  267. RXB81 = 1; // Receive Data Bit 8
  268. TXB81 = 0; // Transmit Data Bit 8
  269. // UCSR1C
  270. UMSEL1 = 6; // USART Mode Select
  271. UPM1 = 4; // Parity Mode Bits
  272. USBS1 = 3; // Stop Bit Select
  273. UCSZ1 = 1; // Character Size
  274. UCPOL1 = 0; // Clock Polarity
  275. // TWAMR
  276. TWAM = 1; //
  277. // TWCR
  278. TWINT = 7; // TWI Interrupt Flag
  279. TWEA = 6; // TWI Enable Acknowledge Bit
  280. TWSTA = 5; // TWI Start Condition Bit
  281. TWSTO = 4; // TWI Stop Condition Bit
  282. TWWC = 3; // TWI Write Collition Flag
  283. TWEN = 2; // TWI Enable Bit
  284. TWIE = 0; // TWI Interrupt Enable
  285. // TWSR
  286. TWS = 3; // TWI Status
  287. TWPS = 0; // TWI Prescaler
  288. // TWAR
  289. TWA = 1; // TWI (Slave) Address register Bits
  290. TWGCE = 0; // TWI General Call Recognition Enable Bit
  291. // SPCR
  292. SPIE = 7; // SPI Interrupt Enable
  293. SPE = 6; // SPI Enable
  294. DORD = 5; // Data Order
  295. MSTR = 4; // Master/Slave Select
  296. CPOL = 3; // Clock polarity
  297. CPHA = 2; // Clock Phase
  298. SPR = 0; // SPI Clock Rate Selects
  299. // SPSR
  300. SPIF = 7; // SPI Interrupt Flag
  301. WCOL = 6; // Write Collision Flag
  302. SPI2X = 0; // Double SPI Speed Bit
  303. // TCCR0B
  304. FOC0A = 7; // Force Output Compare A
  305. FOC0B = 6; // Force Output Compare B
  306. WGM02 = 3; //
  307. CS0 = 0; // Clock Select
  308. // TCCR0A
  309. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  310. COM0B = 4; // Compare Output Mode, Fast PWm
  311. WGM0 = 0; // Waveform Generation Mode
  312. // TIMSK0
  313. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  314. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  315. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  316. // TIFR0
  317. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  318. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  319. TOV0 = 0; // Timer/Counter0 Overflow Flag
  320. // GTCCR
  321. TSM = 7; // Timer/Counter Synchronization Mode
  322. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  323. // TIMSK2
  324. OCIE2B = 2; // Timer/Counter2 Output Compare Match B Interrupt Enable
  325. OCIE2A = 1; // Timer/Counter2 Output Compare Match A Interrupt Enable
  326. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  327. // TIFR2
  328. OCF2B = 2; // Output Compare Flag 2B
  329. OCF2A = 1; // Output Compare Flag 2A
  330. TOV2 = 0; // Timer/Counter2 Overflow Flag
  331. // TCCR2A
  332. COM2A = 6; // Compare Output Mode bits
  333. COM2B = 4; // Compare Output Mode bits
  334. WGM2 = 0; // Waveform Genration Mode
  335. // TCCR2B
  336. FOC2A = 7; // Force Output Compare A
  337. FOC2B = 6; // Force Output Compare B
  338. WGM22 = 3; // Waveform Generation Mode
  339. CS2 = 0; // Clock Select bits
  340. // ASSR
  341. EXCLK = 6; // Enable External Clock Input
  342. AS2 = 5; // Asynchronous Timer/Counter2
  343. TCN2UB = 4; // Timer/Counter2 Update Busy
  344. OCR2AUB = 3; // Output Compare Register2 Update Busy
  345. OCR2BUB = 2; // Output Compare Register 2 Update Busy
  346. TCR2AUB = 1; // Timer/Counter Control Register2 Update Busy
  347. TCR2BUB = 0; // Timer/Counter Control Register2 Update Busy
  348. // GTCCR
  349. PSRASY = 1; // Prescaler Reset Timer/Counter2
  350. // WDTCSR
  351. WDIF = 7; // Watchdog Timeout Interrupt Flag
  352. WDIE = 6; // Watchdog Timeout Interrupt Enable
  353. WDP = 0; // Watchdog Timer Prescaler Bits
  354. WDCE = 4; // Watchdog Change Enable
  355. WDE = 3; // Watch Dog Enable
  356. // TCCR5A
  357. COM5A = 6; // Compare Output Mode 1A, bits
  358. COM5B = 4; // Compare Output Mode 5B, bits
  359. COM5C = 2; // Compare Output Mode 5C, bits
  360. WGM5 = 0; // Waveform Generation Mode
  361. // TCCR5B
  362. ICNC5 = 7; // Input Capture 5 Noise Canceler
  363. ICES5 = 6; // Input Capture 5 Edge Select
  364. CS5 = 0; // Prescaler source of Timer/Counter 5
  365. // TCCR5C
  366. FOC5A = 7; // Force Output Compare 5A
  367. FOC5B = 6; // Force Output Compare 5B
  368. FOC5C = 5; // Force Output Compare 5C
  369. // TIMSK5
  370. ICIE5 = 5; // Timer/Counter5 Input Capture Interrupt Enable
  371. OCIE5C = 3; // Timer/Counter5 Output Compare C Match Interrupt Enable
  372. OCIE5B = 2; // Timer/Counter5 Output Compare B Match Interrupt Enable
  373. OCIE5A = 1; // Timer/Counter5 Output Compare A Match Interrupt Enable
  374. TOIE5 = 0; // Timer/Counter5 Overflow Interrupt Enable
  375. // TIFR5
  376. ICF5 = 5; // Input Capture Flag 5
  377. OCF5C = 3; // Output Compare Flag 5C
  378. OCF5B = 2; // Output Compare Flag 5B
  379. OCF5A = 1; // Output Compare Flag 5A
  380. TOV5 = 0; // Timer/Counter5 Overflow Flag
  381. // TCCR4A
  382. COM4A = 6; // Compare Output Mode 1A, bits
  383. COM4B = 4; // Compare Output Mode 4B, bits
  384. COM4C = 2; // Compare Output Mode 4C, bits
  385. WGM4 = 0; // Waveform Generation Mode
  386. // TCCR4B
  387. ICNC4 = 7; // Input Capture 4 Noise Canceler
  388. ICES4 = 6; // Input Capture 4 Edge Select
  389. CS4 = 0; // Prescaler source of Timer/Counter 4
  390. // TCCR4C
  391. FOC4A = 7; // Force Output Compare 4A
  392. FOC4B = 6; // Force Output Compare 4B
  393. FOC4C = 5; // Force Output Compare 4C
  394. // TIMSK4
  395. ICIE4 = 5; // Timer/Counter4 Input Capture Interrupt Enable
  396. OCIE4C = 3; // Timer/Counter4 Output Compare C Match Interrupt Enable
  397. OCIE4B = 2; // Timer/Counter4 Output Compare B Match Interrupt Enable
  398. OCIE4A = 1; // Timer/Counter4 Output Compare A Match Interrupt Enable
  399. TOIE4 = 0; // Timer/Counter4 Overflow Interrupt Enable
  400. // TIFR4
  401. ICF4 = 5; // Input Capture Flag 4
  402. OCF4C = 3; // Output Compare Flag 4C
  403. OCF4B = 2; // Output Compare Flag 4B
  404. OCF4A = 1; // Output Compare Flag 4A
  405. TOV4 = 0; // Timer/Counter4 Overflow Flag
  406. // TCCR3A
  407. COM3A = 6; // Compare Output Mode 1A, bits
  408. COM3B = 4; // Compare Output Mode 3B, bits
  409. COM3C = 2; // Compare Output Mode 3C, bits
  410. WGM3 = 0; // Waveform Generation Mode
  411. // TCCR3B
  412. ICNC3 = 7; // Input Capture 3 Noise Canceler
  413. ICES3 = 6; // Input Capture 3 Edge Select
  414. CS3 = 0; // Prescaler source of Timer/Counter 3
  415. // TCCR3C
  416. FOC3A = 7; // Force Output Compare 3A
  417. FOC3B = 6; // Force Output Compare 3B
  418. FOC3C = 5; // Force Output Compare 3C
  419. // TIMSK3
  420. ICIE3 = 5; // Timer/Counter3 Input Capture Interrupt Enable
  421. OCIE3C = 3; // Timer/Counter3 Output Compare C Match Interrupt Enable
  422. OCIE3B = 2; // Timer/Counter3 Output Compare B Match Interrupt Enable
  423. OCIE3A = 1; // Timer/Counter3 Output Compare A Match Interrupt Enable
  424. TOIE3 = 0; // Timer/Counter3 Overflow Interrupt Enable
  425. // TIFR3
  426. ICF3 = 5; // Input Capture Flag 3
  427. OCF3C = 3; // Output Compare Flag 3C
  428. OCF3B = 2; // Output Compare Flag 3B
  429. OCF3A = 1; // Output Compare Flag 3A
  430. TOV3 = 0; // Timer/Counter3 Overflow Flag
  431. // TCCR1A
  432. COM1A = 6; // Compare Output Mode 1A, bits
  433. COM1B = 4; // Compare Output Mode 1B, bits
  434. COM1C = 2; // Compare Output Mode 1C, bits
  435. WGM1 = 0; // Waveform Generation Mode
  436. // TCCR1B
  437. ICNC1 = 7; // Input Capture 1 Noise Canceler
  438. ICES1 = 6; // Input Capture 1 Edge Select
  439. CS1 = 0; // Prescaler source of Timer/Counter 1
  440. // TCCR1C
  441. FOC1A = 7; // Force Output Compare 1A
  442. FOC1B = 6; // Force Output Compare 1B
  443. FOC1C = 5; // Force Output Compare 1C
  444. // TIMSK1
  445. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  446. OCIE1C = 3; // Timer/Counter1 Output Compare C Match Interrupt Enable
  447. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  448. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  449. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  450. // TIFR1
  451. ICF1 = 5; // Input Capture Flag 1
  452. OCF1C = 3; // Output Compare Flag 1C
  453. OCF1B = 2; // Output Compare Flag 1B
  454. OCF1A = 1; // Output Compare Flag 1A
  455. TOV1 = 0; // Timer/Counter1 Overflow Flag
  456. // EECR
  457. EEPM = 4; // EEPROM Programming Mode Bits
  458. EERIE = 3; // EEPROM Ready Interrupt Enable
  459. EEMPE = 2; // EEPROM Master Write Enable
  460. EEPE = 1; // EEPROM Write Enable
  461. EERE = 0; // EEPROM Read Enable
  462. // MCUCR
  463. JTD = 7; // JTAG Interface Disable
  464. // MCUSR
  465. JTRF = 4; // JTAG Reset Flag
  466. // EICRA
  467. ISC3 = 6; // External Interrupt Sense Control Bit
  468. ISC2 = 4; // External Interrupt Sense Control Bit
  469. ISC1 = 2; // External Interrupt Sense Control Bit
  470. ISC0 = 0; // External Interrupt Sense Control Bit
  471. // EICRB
  472. ISC7 = 6; // External Interrupt 7-4 Sense Control Bit
  473. ISC6 = 4; // External Interrupt 7-4 Sense Control Bit
  474. ISC5 = 2; // External Interrupt 7-4 Sense Control Bit
  475. ISC4 = 0; // External Interrupt 7-4 Sense Control Bit
  476. // EIMSK
  477. INT = 0; // External Interrupt Request 7 Enable
  478. // EIFR
  479. INTF = 0; // External Interrupt Flags
  480. // PCIFR
  481. PCIF = 0; // Pin Change Interrupt Flags
  482. // PCICR
  483. PCIE = 0; // Pin Change Interrupt Enables
  484. // ADMUX
  485. REFS = 6; // Reference Selection Bits
  486. ADLAR = 5; // Left Adjust Result
  487. MUX = 0; // Analog Channel and Gain Selection Bits
  488. // ADCSRA
  489. ADEN = 7; // ADC Enable
  490. ADSC = 6; // ADC Start Conversion
  491. ADATE = 5; // ADC Auto Trigger Enable
  492. ADIF = 4; // ADC Interrupt Flag
  493. ADIE = 3; // ADC Interrupt Enable
  494. ADPS = 0; // ADC Prescaler Select Bits
  495. // ADCSRB
  496. MUX5 = 3; // Analog Channel and Gain Selection Bits
  497. ADTS = 0; // ADC Auto Trigger Source bits
  498. // DIDR2
  499. ADC15D = 7; //
  500. ADC14D = 6; //
  501. ADC13D = 5; //
  502. ADC12D = 4; //
  503. ADC11D = 3; //
  504. ADC10D = 2; //
  505. ADC9D = 1; //
  506. ADC8D = 0; //
  507. // DIDR0
  508. ADC7D = 7; //
  509. ADC6D = 6; //
  510. ADC5D = 5; //
  511. ADC4D = 4; //
  512. ADC3D = 3; //
  513. ADC2D = 2; //
  514. ADC1D = 1; //
  515. ADC0D = 0; //
  516. // SPMCSR
  517. SPMIE = 7; // SPM Interrupt Enable
  518. RWWSB = 6; // Read While Write Section Busy
  519. SIGRD = 5; // Signature Row Read
  520. RWWSRE = 4; // Read While Write section read enable
  521. BLBSET = 3; // Boot Lock Bit Set
  522. PGWRT = 2; // Page Write
  523. PGERS = 1; // Page Erase
  524. SPMEN = 0; // Store Program Memory Enable
  525. // SREG
  526. I = 7; // Global Interrupt Enable
  527. T = 6; // Bit Copy Storage
  528. H = 5; // Half Carry Flag
  529. S = 4; // Sign Bit
  530. V = 3; // Two's Complement Overflow Flag
  531. N = 2; // Negative Flag
  532. Z = 1; // Zero Flag
  533. C = 0; // Carry Flag
  534. // MCUCR
  535. PUD = 4; // Pull-up disable
  536. IVSEL = 1; // Interrupt Vector Select
  537. IVCE = 0; // Interrupt Vector Change Enable
  538. // MCUSR
  539. WDRF = 3; // Watchdog Reset Flag
  540. BORF = 2; // Brown-out Reset Flag
  541. EXTRF = 1; // External Reset Flag
  542. PORF = 0; // Power-on reset flag
  543. // XMCRA
  544. SRE = 7; // External SRAM Enable
  545. SRL = 4; // Wait state page limit
  546. SRW1 = 2; // Wait state select bit upper page
  547. SRW0 = 0; // Wait state select bit lower page
  548. // XMCRB
  549. XMBK = 7; // External Memory Bus Keeper Enable
  550. XMM = 0; // External Memory High Mask
  551. // CLKPR
  552. CLKPCE = 7; //
  553. CLKPS = 0; //
  554. // SMCR
  555. SM = 1; // Sleep Mode Select bits
  556. SE = 0; // Sleep Enable
  557. // GPIOR2
  558. GPIOR = 0; // General Purpose IO Register 2 bis
  559. // GPIOR1
  560. // GPIOR0
  561. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  562. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  563. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  564. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  565. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  566. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  567. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  568. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  569. // PRR1
  570. PRTIM5 = 5; // Power Reduction Timer/Counter5
  571. PRTIM4 = 4; // Power Reduction Timer/Counter4
  572. PRTIM3 = 3; // Power Reduction Timer/Counter3
  573. PRUSART = 0; // Power Reduction USART3
  574. // PRR0
  575. PRTWI = 7; // Power Reduction TWI
  576. PRTIM2 = 6; // Power Reduction Timer/Counter2
  577. PRTIM0 = 5; // Power Reduction Timer/Counter0
  578. PRTIM1 = 3; // Power Reduction Timer/Counter1
  579. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  580. PRUSART0 = 1; // Power Reduction USART
  581. PRADC = 0; // Power Reduction ADC
  582. implementation
  583. {$i avrcommon.inc}
  584. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  585. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  586. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  587. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 4 External Interrupt Request 3
  588. procedure INT4_ISR; external name 'INT4_ISR'; // Interrupt 5 External Interrupt Request 4
  589. procedure INT5_ISR; external name 'INT5_ISR'; // Interrupt 6 External Interrupt Request 5
  590. procedure INT6_ISR; external name 'INT6_ISR'; // Interrupt 7 External Interrupt Request 6
  591. procedure INT7_ISR; external name 'INT7_ISR'; // Interrupt 8 External Interrupt Request 7
  592. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 9 Pin Change Interrupt Request 0
  593. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 10 Pin Change Interrupt Request 1
  594. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 11 Pin Change Interrupt Request 2
  595. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 12 Watchdog Time-out Interrupt
  596. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 13 Timer/Counter2 Compare Match A
  597. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 14 Timer/Counter2 Compare Match B
  598. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 15 Timer/Counter2 Overflow
  599. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 16 Timer/Counter1 Capture Event
  600. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 17 Timer/Counter1 Compare Match A
  601. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 18 Timer/Counter1 Compare Match B
  602. procedure TIMER1_COMPC_ISR; external name 'TIMER1_COMPC_ISR'; // Interrupt 19 Timer/Counter1 Compare Match C
  603. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 20 Timer/Counter1 Overflow
  604. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 21 Timer/Counter0 Compare Match A
  605. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 22 Timer/Counter0 Compare Match B
  606. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 23 Timer/Counter0 Overflow
  607. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 24 SPI Serial Transfer Complete
  608. procedure USART0__RX_ISR; external name 'USART0__RX_ISR'; // Interrupt 25 USART0, Rx Complete
  609. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 26 USART0 Data register Empty
  610. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 27 USART0, Tx Complete
  611. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 28 Analog Comparator
  612. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 29 ADC Conversion Complete
  613. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 30 EEPROM Ready
  614. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 31 Timer/Counter3 Capture Event
  615. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 32 Timer/Counter3 Compare Match A
  616. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 33 Timer/Counter3 Compare Match B
  617. procedure TIMER3_COMPC_ISR; external name 'TIMER3_COMPC_ISR'; // Interrupt 34 Timer/Counter3 Compare Match C
  618. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 35 Timer/Counter3 Overflow
  619. procedure USART1__RX_ISR; external name 'USART1__RX_ISR'; // Interrupt 36 USART1, Rx Complete
  620. procedure USART1__UDRE_ISR; external name 'USART1__UDRE_ISR'; // Interrupt 37 USART1 Data register Empty
  621. procedure USART1__TX_ISR; external name 'USART1__TX_ISR'; // Interrupt 38 USART1, Tx Complete
  622. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 39 2-wire Serial Interface
  623. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 40 Store Program Memory Read
  624. procedure TIMER4_CAPT_ISR; external name 'TIMER4_CAPT_ISR'; // Interrupt 41 Timer/Counter4 Capture Event
  625. procedure TIMER4_COMPA_ISR; external name 'TIMER4_COMPA_ISR'; // Interrupt 42 Timer/Counter4 Compare Match A
  626. procedure TIMER4_COMPB_ISR; external name 'TIMER4_COMPB_ISR'; // Interrupt 43 Timer/Counter4 Compare Match B
  627. procedure TIMER4_COMPC_ISR; external name 'TIMER4_COMPC_ISR'; // Interrupt 44 Timer/Counter4 Compare Match C
  628. procedure TIMER4_OVF_ISR; external name 'TIMER4_OVF_ISR'; // Interrupt 45 Timer/Counter4 Overflow
  629. procedure TIMER5_CAPT_ISR; external name 'TIMER5_CAPT_ISR'; // Interrupt 46 Timer/Counter5 Capture Event
  630. procedure TIMER5_COMPA_ISR; external name 'TIMER5_COMPA_ISR'; // Interrupt 47 Timer/Counter5 Compare Match A
  631. procedure TIMER5_COMPB_ISR; external name 'TIMER5_COMPB_ISR'; // Interrupt 48 Timer/Counter5 Compare Match B
  632. procedure TIMER5_COMPC_ISR; external name 'TIMER5_COMPC_ISR'; // Interrupt 49 Timer/Counter5 Compare Match C
  633. procedure TIMER5_OVF_ISR; external name 'TIMER5_OVF_ISR'; // Interrupt 50 Timer/Counter5 Overflow
  634. procedure USART2__RX_ISR; external name 'USART2__RX_ISR'; // Interrupt 51 USART2, Rx Complete
  635. procedure USART2__UDRE_ISR; external name 'USART2__UDRE_ISR'; // Interrupt 52 USART2 Data register Empty
  636. procedure USART2__TX_ISR; external name 'USART2__TX_ISR'; // Interrupt 53 USART2, Tx Complete
  637. procedure USART3__RX_ISR; external name 'USART3__RX_ISR'; // Interrupt 54 USART3, Rx Complete
  638. procedure USART3__UDRE_ISR; external name 'USART3__UDRE_ISR'; // Interrupt 55 USART3 Data register Empty
  639. procedure USART3__TX_ISR; external name 'USART3__TX_ISR'; // Interrupt 56 USART3, Tx Complete
  640. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  641. asm
  642. jmp __dtors_end
  643. jmp INT0_ISR
  644. jmp INT1_ISR
  645. jmp INT2_ISR
  646. jmp INT3_ISR
  647. jmp INT4_ISR
  648. jmp INT5_ISR
  649. jmp INT6_ISR
  650. jmp INT7_ISR
  651. jmp PCINT0_ISR
  652. jmp PCINT1_ISR
  653. jmp PCINT2_ISR
  654. jmp WDT_ISR
  655. jmp TIMER2_COMPA_ISR
  656. jmp TIMER2_COMPB_ISR
  657. jmp TIMER2_OVF_ISR
  658. jmp TIMER1_CAPT_ISR
  659. jmp TIMER1_COMPA_ISR
  660. jmp TIMER1_COMPB_ISR
  661. jmp TIMER1_COMPC_ISR
  662. jmp TIMER1_OVF_ISR
  663. jmp TIMER0_COMPA_ISR
  664. jmp TIMER0_COMPB_ISR
  665. jmp TIMER0_OVF_ISR
  666. jmp SPI__STC_ISR
  667. jmp USART0__RX_ISR
  668. jmp USART0__UDRE_ISR
  669. jmp USART0__TX_ISR
  670. jmp ANALOG_COMP_ISR
  671. jmp ADC_ISR
  672. jmp EE_READY_ISR
  673. jmp TIMER3_CAPT_ISR
  674. jmp TIMER3_COMPA_ISR
  675. jmp TIMER3_COMPB_ISR
  676. jmp TIMER3_COMPC_ISR
  677. jmp TIMER3_OVF_ISR
  678. jmp USART1__RX_ISR
  679. jmp USART1__UDRE_ISR
  680. jmp USART1__TX_ISR
  681. jmp TWI_ISR
  682. jmp SPM_READY_ISR
  683. jmp TIMER4_CAPT_ISR
  684. jmp TIMER4_COMPA_ISR
  685. jmp TIMER4_COMPB_ISR
  686. jmp TIMER4_COMPC_ISR
  687. jmp TIMER4_OVF_ISR
  688. jmp TIMER5_CAPT_ISR
  689. jmp TIMER5_COMPA_ISR
  690. jmp TIMER5_COMPB_ISR
  691. jmp TIMER5_COMPC_ISR
  692. jmp TIMER5_OVF_ISR
  693. jmp USART2__RX_ISR
  694. jmp USART2__UDRE_ISR
  695. jmp USART2__TX_ISR
  696. jmp USART3__RX_ISR
  697. jmp USART3__UDRE_ISR
  698. jmp USART3__TX_ISR
  699. .weak INT0_ISR
  700. .weak INT1_ISR
  701. .weak INT2_ISR
  702. .weak INT3_ISR
  703. .weak INT4_ISR
  704. .weak INT5_ISR
  705. .weak INT6_ISR
  706. .weak INT7_ISR
  707. .weak PCINT0_ISR
  708. .weak PCINT1_ISR
  709. .weak PCINT2_ISR
  710. .weak WDT_ISR
  711. .weak TIMER2_COMPA_ISR
  712. .weak TIMER2_COMPB_ISR
  713. .weak TIMER2_OVF_ISR
  714. .weak TIMER1_CAPT_ISR
  715. .weak TIMER1_COMPA_ISR
  716. .weak TIMER1_COMPB_ISR
  717. .weak TIMER1_COMPC_ISR
  718. .weak TIMER1_OVF_ISR
  719. .weak TIMER0_COMPA_ISR
  720. .weak TIMER0_COMPB_ISR
  721. .weak TIMER0_OVF_ISR
  722. .weak SPI__STC_ISR
  723. .weak USART0__RX_ISR
  724. .weak USART0__UDRE_ISR
  725. .weak USART0__TX_ISR
  726. .weak ANALOG_COMP_ISR
  727. .weak ADC_ISR
  728. .weak EE_READY_ISR
  729. .weak TIMER3_CAPT_ISR
  730. .weak TIMER3_COMPA_ISR
  731. .weak TIMER3_COMPB_ISR
  732. .weak TIMER3_COMPC_ISR
  733. .weak TIMER3_OVF_ISR
  734. .weak USART1__RX_ISR
  735. .weak USART1__UDRE_ISR
  736. .weak USART1__TX_ISR
  737. .weak TWI_ISR
  738. .weak SPM_READY_ISR
  739. .weak TIMER4_CAPT_ISR
  740. .weak TIMER4_COMPA_ISR
  741. .weak TIMER4_COMPB_ISR
  742. .weak TIMER4_COMPC_ISR
  743. .weak TIMER4_OVF_ISR
  744. .weak TIMER5_CAPT_ISR
  745. .weak TIMER5_COMPA_ISR
  746. .weak TIMER5_COMPB_ISR
  747. .weak TIMER5_COMPC_ISR
  748. .weak TIMER5_OVF_ISR
  749. .weak USART2__RX_ISR
  750. .weak USART2__UDRE_ISR
  751. .weak USART2__TX_ISR
  752. .weak USART3__RX_ISR
  753. .weak USART3__UDRE_ISR
  754. .weak USART3__TX_ISR
  755. .set INT0_ISR, Default_IRQ_handler
  756. .set INT1_ISR, Default_IRQ_handler
  757. .set INT2_ISR, Default_IRQ_handler
  758. .set INT3_ISR, Default_IRQ_handler
  759. .set INT4_ISR, Default_IRQ_handler
  760. .set INT5_ISR, Default_IRQ_handler
  761. .set INT6_ISR, Default_IRQ_handler
  762. .set INT7_ISR, Default_IRQ_handler
  763. .set PCINT0_ISR, Default_IRQ_handler
  764. .set PCINT1_ISR, Default_IRQ_handler
  765. .set PCINT2_ISR, Default_IRQ_handler
  766. .set WDT_ISR, Default_IRQ_handler
  767. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  768. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  769. .set TIMER2_OVF_ISR, Default_IRQ_handler
  770. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  771. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  772. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  773. .set TIMER1_COMPC_ISR, Default_IRQ_handler
  774. .set TIMER1_OVF_ISR, Default_IRQ_handler
  775. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  776. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  777. .set TIMER0_OVF_ISR, Default_IRQ_handler
  778. .set SPI__STC_ISR, Default_IRQ_handler
  779. .set USART0__RX_ISR, Default_IRQ_handler
  780. .set USART0__UDRE_ISR, Default_IRQ_handler
  781. .set USART0__TX_ISR, Default_IRQ_handler
  782. .set ANALOG_COMP_ISR, Default_IRQ_handler
  783. .set ADC_ISR, Default_IRQ_handler
  784. .set EE_READY_ISR, Default_IRQ_handler
  785. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  786. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  787. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  788. .set TIMER3_COMPC_ISR, Default_IRQ_handler
  789. .set TIMER3_OVF_ISR, Default_IRQ_handler
  790. .set USART1__RX_ISR, Default_IRQ_handler
  791. .set USART1__UDRE_ISR, Default_IRQ_handler
  792. .set USART1__TX_ISR, Default_IRQ_handler
  793. .set TWI_ISR, Default_IRQ_handler
  794. .set SPM_READY_ISR, Default_IRQ_handler
  795. .set TIMER4_CAPT_ISR, Default_IRQ_handler
  796. .set TIMER4_COMPA_ISR, Default_IRQ_handler
  797. .set TIMER4_COMPB_ISR, Default_IRQ_handler
  798. .set TIMER4_COMPC_ISR, Default_IRQ_handler
  799. .set TIMER4_OVF_ISR, Default_IRQ_handler
  800. .set TIMER5_CAPT_ISR, Default_IRQ_handler
  801. .set TIMER5_COMPA_ISR, Default_IRQ_handler
  802. .set TIMER5_COMPB_ISR, Default_IRQ_handler
  803. .set TIMER5_COMPC_ISR, Default_IRQ_handler
  804. .set TIMER5_OVF_ISR, Default_IRQ_handler
  805. .set USART2__RX_ISR, Default_IRQ_handler
  806. .set USART2__UDRE_ISR, Default_IRQ_handler
  807. .set USART2__TX_ISR, Default_IRQ_handler
  808. .set USART3__RX_ISR, Default_IRQ_handler
  809. .set USART3__UDRE_ISR, Default_IRQ_handler
  810. .set USART3__TX_ISR, Default_IRQ_handler
  811. end;
  812. end.