atmega1284p.pp 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593
  1. unit ATmega1284P;
  2. interface
  3. var
  4. // ANALOG_COMPARATOR
  5. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  6. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  7. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  8. // USART0
  9. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  10. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  11. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  12. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  13. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  14. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  15. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  16. // PORTA
  17. PORTA : byte absolute $00+$22; // Port A Data Register
  18. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  19. PINA : byte absolute $00+$20; // Port A Input Pins
  20. // PORTB
  21. PORTB : byte absolute $00+$25; // Port B Data Register
  22. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  23. PINB : byte absolute $00+$23; // Port B Input Pins
  24. // PORTC
  25. PORTC : byte absolute $00+$28; // Port C Data Register
  26. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  27. PINC : byte absolute $00+$26; // Port C Input Pins
  28. // PORTD
  29. PORTD : byte absolute $00+$2B; // Port D Data Register
  30. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  31. PIND : byte absolute $00+$29; // Port D Input Pins
  32. // TIMER_COUNTER_0
  33. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  34. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  35. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  36. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  37. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  38. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  39. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  40. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  41. // TIMER_COUNTER_1
  42. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  43. TIFR1 : byte absolute $00+$36; // Timer/Counter Interrupt Flag register
  44. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  45. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  46. TCCR1C : byte absolute $00+$82; // Timer/Counter1 Control Register C
  47. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  48. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  49. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  50. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  51. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  52. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  53. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  54. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  55. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  56. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  57. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  58. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  59. // TIMER_COUNTER_2
  60. TIMSK2 : byte absolute $00+$70; // Timer/Counter Interrupt Mask register
  61. TIFR2 : byte absolute $00+$37; // Timer/Counter Interrupt Flag Register
  62. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register A
  63. TCCR2B : byte absolute $00+$B1; // Timer/Counter2 Control Register B
  64. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  65. OCR2B : byte absolute $00+$B4; // Timer/Counter2 Output Compare Register B
  66. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register A
  67. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  68. // TIMER_COUNTER_3
  69. TIMSK3 : byte absolute $00+$71; // Timer/Counter3 Interrupt Mask Register
  70. TIFR3 : byte absolute $00+$38; // Timer/Counter Interrupt Flag register
  71. TCCR3A : byte absolute $00+$90; // Timer/Counter3 Control Register A
  72. TCCR3B : byte absolute $00+$91; // Timer/Counter3 Control Register B
  73. TCCR3C : byte absolute $00+$92; // Timer/Counter3 Control Register C
  74. TCNT3 : word absolute $00+$94; // Timer/Counter3 Bytes
  75. TCNT3L : byte absolute $00+$94; // Timer/Counter3 Bytes
  76. TCNT3H : byte absolute $00+$94+1; // Timer/Counter3 Bytes
  77. OCR3A : word absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  78. OCR3AL : byte absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  79. OCR3AH : byte absolute $00+$98+1; // Timer/Counter3 Output Compare Register A Bytes
  80. OCR3B : word absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  81. OCR3BL : byte absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  82. OCR3BH : byte absolute $00+$9A+1; // Timer/Counter3 Output Compare Register B Bytes
  83. ICR3 : word absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  84. ICR3L : byte absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  85. ICR3H : byte absolute $00+$96+1; // Timer/Counter3 Input Capture Register Bytes
  86. // BOOT_LOAD
  87. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  88. // EXTERNAL_INTERRUPT
  89. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  90. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  91. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  92. PCMSK3 : byte absolute $00+$73; // Pin Change Mask Register 3
  93. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  94. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  95. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  96. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  97. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  98. // AD_CONVERTER
  99. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  100. ADC : word absolute $00+$78; // ADC Data Register Bytes
  101. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  102. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  103. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register A
  104. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register
  105. // JTAG
  106. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  107. MCUCR : byte absolute $00+$55; // MCU Control Register
  108. MCUSR : byte absolute $00+$54; // MCU Status Register
  109. // EEPROM
  110. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  111. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  112. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  113. EEDR : byte absolute $00+$40; // EEPROM Data Register
  114. EECR : byte absolute $00+$3F; // EEPROM Control Register
  115. // TWI
  116. TWAMR : byte absolute $00+$BD; // TWI (Slave) Address Mask Register
  117. TWBR : byte absolute $00+$B8; // TWI Bit Rate register
  118. TWCR : byte absolute $00+$BC; // TWI Control Register
  119. TWSR : byte absolute $00+$B9; // TWI Status Register
  120. TWDR : byte absolute $00+$BB; // TWI Data register
  121. TWAR : byte absolute $00+$BA; // TWI (Slave) Address register
  122. // USART1
  123. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  124. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  125. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  126. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  127. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register Bytes
  128. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register Bytes
  129. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register Bytes
  130. // SPI
  131. SPDR : byte absolute $00+$4E; // SPI Data Register
  132. SPSR : byte absolute $00+$4D; // SPI Status Register
  133. SPCR : byte absolute $00+$4C; // SPI Control Register
  134. // WATCHDOG
  135. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  136. // CPU
  137. SREG : byte absolute $00+$5F; // Status Register
  138. SP : word absolute $00+$5D; // Stack Pointer
  139. SPL : byte absolute $00+$5D; // Stack Pointer
  140. SPH : byte absolute $00+$5D+1; // Stack Pointer
  141. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  142. CLKPR : byte absolute $00+$61; //
  143. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  144. RAMPZ : byte absolute $00+$5B; // RAM Page Z Select Register
  145. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  146. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  147. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  148. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  149. PRR1 : byte absolute $00+$65; // Power Reduction Register1
  150. const
  151. // ADCSRB
  152. ACME = 6; // Analog Comparator Multiplexer Enable
  153. // ACSR
  154. ACD = 7; // Analog Comparator Disable
  155. ACBG = 6; // Analog Comparator Bandgap Select
  156. ACO = 5; // Analog Compare Output
  157. ACI = 4; // Analog Comparator Interrupt Flag
  158. ACIE = 3; // Analog Comparator Interrupt Enable
  159. ACIC = 2; // Analog Comparator Input Capture Enable
  160. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  161. // DIDR1
  162. AIN1D = 1; // AIN1 Digital Input Disable
  163. AIN0D = 0; // AIN0 Digital Input Disable
  164. // UCSR0A
  165. RXC0 = 7; // USART Receive Complete
  166. TXC0 = 6; // USART Transmitt Complete
  167. UDRE0 = 5; // USART Data Register Empty
  168. FE0 = 4; // Framing Error
  169. DOR0 = 3; // Data overRun
  170. UPE0 = 2; // Parity Error
  171. U2X0 = 1; // Double the USART transmission speed
  172. MPCM0 = 0; // Multi-processor Communication Mode
  173. // UCSR0B
  174. RXCIE0 = 7; // RX Complete Interrupt Enable
  175. TXCIE0 = 6; // TX Complete Interrupt Enable
  176. UDRIE0 = 5; // USART Data register Empty Interrupt Enable
  177. RXEN0 = 4; // Receiver Enable
  178. TXEN0 = 3; // Transmitter Enable
  179. UCSZ02 = 2; // Character Size
  180. RXB80 = 1; // Receive Data Bit 8
  181. TXB80 = 0; // Transmit Data Bit 8
  182. // UCSR0C
  183. UMSEL0 = 6; // USART Mode Select
  184. UPM0 = 4; // Parity Mode Bits
  185. USBS0 = 3; // Stop Bit Select
  186. UCSZ0 = 1; // Character Size
  187. UCPOL0 = 0; // Clock Polarity
  188. // TCCR0B
  189. FOC0A = 7; // Force Output Compare A
  190. FOC0B = 6; // Force Output Compare B
  191. WGM02 = 3; //
  192. CS0 = 0; // Clock Select
  193. // TCCR0A
  194. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  195. COM0B = 4; // Compare Output Mode, Fast PWm
  196. WGM0 = 0; // Waveform Generation Mode
  197. // TIMSK0
  198. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  199. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  200. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  201. // TIFR0
  202. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  203. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  204. TOV0 = 0; // Timer/Counter0 Overflow Flag
  205. // GTCCR
  206. TSM = 7; // Timer/Counter Synchronization Mode
  207. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  208. // TIMSK1
  209. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  210. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  211. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  212. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  213. // TIFR1
  214. ICF1 = 5; // Timer/Counter1 Input Capture Flag
  215. OCF1B = 2; // Timer/Counter1 Output Compare B Match Flag
  216. OCF1A = 1; // Timer/Counter1 Output Compare A Match Flag
  217. TOV1 = 0; // Timer/Counter1 Overflow Flag
  218. // TCCR1A
  219. COM1A = 6; // Compare Output Mode 1A, bits
  220. COM1B = 4; // Compare Output Mode 1B, bits
  221. WGM1 = 0; // Pulse Width Modulator Select Bits
  222. // TCCR1B
  223. ICNC1 = 7; // Input Capture 1 Noise Canceler
  224. ICES1 = 6; // Input Capture 1 Edge Select
  225. CS1 = 0; // Clock Select1 bits
  226. // TCCR1C
  227. FOC1A = 7; // Force Output Compare for Channel A
  228. FOC1B = 6; // Force Output Compare for Channel B
  229. // TIMSK2
  230. OCIE2B = 2; // Timer/Counter2 Output Compare Match B Interrupt Enable
  231. OCIE2A = 1; // Timer/Counter2 Output Compare Match A Interrupt Enable
  232. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  233. // TIFR2
  234. OCF2B = 2; // Output Compare Flag 2B
  235. OCF2A = 1; // Output Compare Flag 2A
  236. TOV2 = 0; // Timer/Counter2 Overflow Flag
  237. // TCCR2A
  238. COM2A = 6; // Compare Output Mode bits
  239. COM2B = 4; // Compare Output Mode bits
  240. WGM2 = 0; // Waveform Genration Mode
  241. // TCCR2B
  242. FOC2A = 7; // Force Output Compare A
  243. FOC2B = 6; // Force Output Compare B
  244. WGM22 = 3; // Waveform Generation Mode
  245. CS2 = 0; // Clock Select bits
  246. // ASSR
  247. EXCLK = 6; // Enable External Clock Input
  248. AS2 = 5; // Asynchronous Timer/Counter2
  249. TCN2UB = 4; // Timer/Counter2 Update Busy
  250. OCR2AUB = 3; // Output Compare Register2 Update Busy
  251. OCR2BUB = 2; // Output Compare Register 2 Update Busy
  252. TCR2AUB = 1; // Timer/Counter Control Register2 Update Busy
  253. TCR2BUB = 0; // Timer/Counter Control Register2 Update Busy
  254. // GTCCR
  255. PSRASY = 1; // Prescaler Reset Timer/Counter2
  256. // TIMSK3
  257. ICIE3 = 5; // Timer/Counter3 Input Capture Interrupt Enable
  258. OCIE3B = 2; // Timer/Counter3 Output Compare B Match Interrupt Enable
  259. OCIE3A = 1; // Timer/Counter3 Output Compare A Match Interrupt Enable
  260. TOIE3 = 0; // Timer/Counter3 Overflow Interrupt Enable
  261. // TIFR3
  262. ICF3 = 5; // Timer/Counter3 Input Capture Flag
  263. OCF3B = 2; // Timer/Counter3 Output Compare B Match Flag
  264. OCF3A = 1; // Timer/Counter3 Output Compare A Match Flag
  265. TOV3 = 0; // Timer/Counter3 Overflow Flag
  266. // TCCR3A
  267. COM3A = 6; // Compare Output Mode 3A, bits
  268. COM3B = 4; // Compare Output Mode 3B, bits
  269. WGM3 = 0; // Pulse Width Modulator Select Bits
  270. // TCCR3B
  271. ICNC3 = 7; // Input Capture 3 Noise Canceler
  272. ICES3 = 6; // Input Capture 3 Edge Select
  273. CS3 = 0; // Clock Select3 bits
  274. // TCCR3C
  275. FOC3A = 7; // Force Output Compare for Channel A
  276. FOC3B = 6; // Force Output Compare for Channel B
  277. // SPMCSR
  278. SPMIE = 7; // SPM Interrupt Enable
  279. RWWSB = 6; // Read While Write Section Busy
  280. SIGRD = 5; // Signature Row Read
  281. RWWSRE = 4; // Read While Write section read enable
  282. BLBSET = 3; // Boot Lock Bit Set
  283. PGWRT = 2; // Page Write
  284. PGERS = 1; // Page Erase
  285. SPMEN = 0; // Store Program Memory Enable
  286. // EICRA
  287. ISC2 = 4; // External Interrupt Sense Control Bit
  288. ISC1 = 2; // External Interrupt Sense Control Bit
  289. ISC0 = 0; // External Interrupt Sense Control Bit
  290. // EIMSK
  291. INT = 0; // External Interrupt Request 2 Enable
  292. // EIFR
  293. INTF = 0; // External Interrupt Flags
  294. // PCMSK3
  295. PCINT = 0; // Pin Change Enable Masks
  296. // PCMSK2
  297. // PCMSK1
  298. // PCMSK0
  299. // PCIFR
  300. PCIF = 0; // Pin Change Interrupt Flags
  301. // PCICR
  302. PCIE = 0; // Pin Change Interrupt Enables
  303. // ADMUX
  304. REFS = 6; // Reference Selection Bits
  305. ADLAR = 5; // Left Adjust Result
  306. MUX = 0; // Analog Channel and Gain Selection Bits
  307. // ADCSRA
  308. ADEN = 7; // ADC Enable
  309. ADSC = 6; // ADC Start Conversion
  310. ADATE = 5; // ADC Auto Trigger Enable
  311. ADIF = 4; // ADC Interrupt Flag
  312. ADIE = 3; // ADC Interrupt Enable
  313. ADPS = 0; // ADC Prescaler Select Bits
  314. // ADCSRB
  315. ADTS = 0; // ADC Auto Trigger Source bits
  316. // DIDR0
  317. ADC7D = 7; //
  318. ADC6D = 6; //
  319. ADC5D = 5; //
  320. ADC4D = 4; //
  321. ADC3D = 3; //
  322. ADC2D = 2; //
  323. ADC1D = 1; //
  324. ADC0D = 0; //
  325. // MCUCR
  326. JTD = 7; // JTAG Interface Disable
  327. // MCUSR
  328. JTRF = 4; // JTAG Reset Flag
  329. // EECR
  330. EEPM = 4; // EEPROM Programming Mode Bits
  331. EERIE = 3; // EEPROM Ready Interrupt Enable
  332. EEMPE = 2; // EEPROM Master Write Enable
  333. EEPE = 1; // EEPROM Write Enable
  334. EERE = 0; // EEPROM Read Enable
  335. // TWAMR
  336. TWAM = 1; //
  337. // TWCR
  338. TWINT = 7; // TWI Interrupt Flag
  339. TWEA = 6; // TWI Enable Acknowledge Bit
  340. TWSTA = 5; // TWI Start Condition Bit
  341. TWSTO = 4; // TWI Stop Condition Bit
  342. TWWC = 3; // TWI Write Collition Flag
  343. TWEN = 2; // TWI Enable Bit
  344. TWIE = 0; // TWI Interrupt Enable
  345. // TWSR
  346. TWS = 3; // TWI Status
  347. TWPS = 0; // TWI Prescaler
  348. // TWAR
  349. TWA = 1; // TWI (Slave) Address register Bits
  350. TWGCE = 0; // TWI General Call Recognition Enable Bit
  351. // UCSR1A
  352. RXC1 = 7; // USART Receive Complete
  353. TXC1 = 6; // USART Transmitt Complete
  354. UDRE1 = 5; // USART Data Register Empty
  355. FE1 = 4; // Framing Error
  356. DOR1 = 3; // Data overRun
  357. UPE1 = 2; // Parity Error
  358. U2X1 = 1; // Double the USART transmission speed
  359. MPCM1 = 0; // Multi-processor Communication Mode
  360. // UCSR1B
  361. RXCIE1 = 7; // RX Complete Interrupt Enable
  362. TXCIE1 = 6; // TX Complete Interrupt Enable
  363. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  364. RXEN1 = 4; // Receiver Enable
  365. TXEN1 = 3; // Transmitter Enable
  366. UCSZ12 = 2; // Character Size
  367. RXB81 = 1; // Receive Data Bit 8
  368. TXB81 = 0; // Transmit Data Bit 8
  369. // UCSR1C
  370. UMSEL1 = 6; // USART Mode Select
  371. UPM1 = 4; // Parity Mode Bits
  372. USBS1 = 3; // Stop Bit Select
  373. UCSZ1 = 1; // Character Size
  374. UCPOL1 = 0; // Clock Polarity
  375. // SPSR
  376. SPIF = 7; // SPI Interrupt Flag
  377. WCOL = 6; // Write Collision Flag
  378. SPI2X = 0; // Double SPI Speed Bit
  379. // SPCR
  380. SPIE = 7; // SPI Interrupt Enable
  381. SPE = 6; // SPI Enable
  382. DORD = 5; // Data Order
  383. MSTR = 4; // Master/Slave Select
  384. CPOL = 3; // Clock polarity
  385. CPHA = 2; // Clock Phase
  386. SPR = 0; // SPI Clock Rate Selects
  387. // WDTCSR
  388. WDIF = 7; // Watchdog Timeout Interrupt Flag
  389. WDIE = 6; // Watchdog Timeout Interrupt Enable
  390. WDP = 0; // Watchdog Timer Prescaler Bits
  391. WDCE = 4; // Watchdog Change Enable
  392. WDE = 3; // Watch Dog Enable
  393. // SREG
  394. I = 7; // Global Interrupt Enable
  395. T = 6; // Bit Copy Storage
  396. H = 5; // Half Carry Flag
  397. S = 4; // Sign Bit
  398. V = 3; // Two's Complement Overflow Flag
  399. N = 2; // Negative Flag
  400. Z = 1; // Zero Flag
  401. C = 0; // Carry Flag
  402. // MCUCR
  403. BODS = 6; // BOD Power Down in Sleep
  404. BODSE = 5; // BOD Power Down in Sleep Enable
  405. PUD = 4; // Pull-up disable
  406. IVSEL = 1; // Interrupt Vector Select
  407. IVCE = 0; // Interrupt Vector Change Enable
  408. // MCUSR
  409. WDRF = 3; // Watchdog Reset Flag
  410. BORF = 2; // Brown-out Reset Flag
  411. EXTRF = 1; // External Reset Flag
  412. PORF = 0; // Power-on reset flag
  413. // CLKPR
  414. CLKPCE = 7; //
  415. CLKPS = 0; //
  416. // SMCR
  417. SM = 1; // Sleep Mode Select bits
  418. SE = 0; // Sleep Enable
  419. // GPIOR2
  420. GPIOR = 0; // General Purpose IO Register 2 bis
  421. // GPIOR1
  422. // GPIOR0
  423. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  424. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  425. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  426. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  427. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  428. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  429. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  430. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  431. // PRR0
  432. PRTWI = 7; // Power Reduction TWI
  433. PRTIM2 = 6; // Power Reduction Timer/Counter2
  434. PRTIM0 = 5; // Power Reduction Timer/Counter0
  435. PRUSART = 1; // Power Reduction USARTs
  436. PRTIM1 = 3; // Power Reduction Timer/Counter1
  437. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  438. PRADC = 0; // Power Reduction ADC
  439. // PRR1
  440. PRTIM3 = 0; // Power Reduction Timer/Counter3
  441. implementation
  442. {$i avrcommon.inc}
  443. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  444. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  445. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  446. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 4 Pin Change Interrupt Request 0
  447. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 5 Pin Change Interrupt Request 1
  448. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 6 Pin Change Interrupt Request 2
  449. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 7 Pin Change Interrupt Request 3
  450. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 8 Watchdog Time-out Interrupt
  451. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 9 Timer/Counter2 Compare Match A
  452. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 10 Timer/Counter2 Compare Match B
  453. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 11 Timer/Counter2 Overflow
  454. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 12 Timer/Counter1 Capture Event
  455. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 13 Timer/Counter1 Compare Match A
  456. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 14 Timer/Counter1 Compare Match B
  457. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 15 Timer/Counter1 Overflow
  458. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 16 Timer/Counter0 Compare Match A
  459. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 17 Timer/Counter0 Compare Match B
  460. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 18 Timer/Counter0 Overflow
  461. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 19 SPI Serial Transfer Complete
  462. procedure USART0__RX_ISR; external name 'USART0__RX_ISR'; // Interrupt 20 USART0, Rx Complete
  463. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 21 USART0 Data register Empty
  464. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 22 USART0, Tx Complete
  465. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 23 Analog Comparator
  466. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 24 ADC Conversion Complete
  467. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 25 EEPROM Ready
  468. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 26 2-wire Serial Interface
  469. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 27 Store Program Memory Read
  470. procedure USART1_RX_ISR; external name 'USART1_RX_ISR'; // Interrupt 28 USART1 RX complete
  471. procedure USART1_UDRE_ISR; external name 'USART1_UDRE_ISR'; // Interrupt 29 USART1 Data Register Empty
  472. procedure USART1_TX_ISR; external name 'USART1_TX_ISR'; // Interrupt 30 USART1 TX complete
  473. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 31 Timer/Counter3 Capture Event
  474. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 32 Timer/Counter3 Compare Match A
  475. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 33 Timer/Counter3 Compare Match B
  476. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 34 Timer/Counter3 Overflow
  477. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  478. asm
  479. jmp __dtors_end
  480. jmp INT0_ISR
  481. jmp INT1_ISR
  482. jmp INT2_ISR
  483. jmp PCINT0_ISR
  484. jmp PCINT1_ISR
  485. jmp PCINT2_ISR
  486. jmp PCINT3_ISR
  487. jmp WDT_ISR
  488. jmp TIMER2_COMPA_ISR
  489. jmp TIMER2_COMPB_ISR
  490. jmp TIMER2_OVF_ISR
  491. jmp TIMER1_CAPT_ISR
  492. jmp TIMER1_COMPA_ISR
  493. jmp TIMER1_COMPB_ISR
  494. jmp TIMER1_OVF_ISR
  495. jmp TIMER0_COMPA_ISR
  496. jmp TIMER0_COMPB_ISR
  497. jmp TIMER0_OVF_ISR
  498. jmp SPI__STC_ISR
  499. jmp USART0__RX_ISR
  500. jmp USART0__UDRE_ISR
  501. jmp USART0__TX_ISR
  502. jmp ANALOG_COMP_ISR
  503. jmp ADC_ISR
  504. jmp EE_READY_ISR
  505. jmp TWI_ISR
  506. jmp SPM_READY_ISR
  507. jmp USART1_RX_ISR
  508. jmp USART1_UDRE_ISR
  509. jmp USART1_TX_ISR
  510. jmp TIMER3_CAPT_ISR
  511. jmp TIMER3_COMPA_ISR
  512. jmp TIMER3_COMPB_ISR
  513. jmp TIMER3_OVF_ISR
  514. .weak INT0_ISR
  515. .weak INT1_ISR
  516. .weak INT2_ISR
  517. .weak PCINT0_ISR
  518. .weak PCINT1_ISR
  519. .weak PCINT2_ISR
  520. .weak PCINT3_ISR
  521. .weak WDT_ISR
  522. .weak TIMER2_COMPA_ISR
  523. .weak TIMER2_COMPB_ISR
  524. .weak TIMER2_OVF_ISR
  525. .weak TIMER1_CAPT_ISR
  526. .weak TIMER1_COMPA_ISR
  527. .weak TIMER1_COMPB_ISR
  528. .weak TIMER1_OVF_ISR
  529. .weak TIMER0_COMPA_ISR
  530. .weak TIMER0_COMPB_ISR
  531. .weak TIMER0_OVF_ISR
  532. .weak SPI__STC_ISR
  533. .weak USART0__RX_ISR
  534. .weak USART0__UDRE_ISR
  535. .weak USART0__TX_ISR
  536. .weak ANALOG_COMP_ISR
  537. .weak ADC_ISR
  538. .weak EE_READY_ISR
  539. .weak TWI_ISR
  540. .weak SPM_READY_ISR
  541. .weak USART1_RX_ISR
  542. .weak USART1_UDRE_ISR
  543. .weak USART1_TX_ISR
  544. .weak TIMER3_CAPT_ISR
  545. .weak TIMER3_COMPA_ISR
  546. .weak TIMER3_COMPB_ISR
  547. .weak TIMER3_OVF_ISR
  548. .set INT0_ISR, Default_IRQ_handler
  549. .set INT1_ISR, Default_IRQ_handler
  550. .set INT2_ISR, Default_IRQ_handler
  551. .set PCINT0_ISR, Default_IRQ_handler
  552. .set PCINT1_ISR, Default_IRQ_handler
  553. .set PCINT2_ISR, Default_IRQ_handler
  554. .set PCINT3_ISR, Default_IRQ_handler
  555. .set WDT_ISR, Default_IRQ_handler
  556. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  557. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  558. .set TIMER2_OVF_ISR, Default_IRQ_handler
  559. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  560. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  561. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  562. .set TIMER1_OVF_ISR, Default_IRQ_handler
  563. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  564. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  565. .set TIMER0_OVF_ISR, Default_IRQ_handler
  566. .set SPI__STC_ISR, Default_IRQ_handler
  567. .set USART0__RX_ISR, Default_IRQ_handler
  568. .set USART0__UDRE_ISR, Default_IRQ_handler
  569. .set USART0__TX_ISR, Default_IRQ_handler
  570. .set ANALOG_COMP_ISR, Default_IRQ_handler
  571. .set ADC_ISR, Default_IRQ_handler
  572. .set EE_READY_ISR, Default_IRQ_handler
  573. .set TWI_ISR, Default_IRQ_handler
  574. .set SPM_READY_ISR, Default_IRQ_handler
  575. .set USART1_RX_ISR, Default_IRQ_handler
  576. .set USART1_UDRE_ISR, Default_IRQ_handler
  577. .set USART1_TX_ISR, Default_IRQ_handler
  578. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  579. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  580. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  581. .set TIMER3_OVF_ISR, Default_IRQ_handler
  582. end;
  583. end.