atmega128rfa1.pp 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250
  1. unit ATmega128RFA1;
  2. interface
  3. var
  4. // ANALOG_COMPARATOR
  5. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  6. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  7. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  8. // USART0
  9. UDR0 : byte absolute $00+$C6; // USART0 I/O Data Register
  10. UCSR0A : byte absolute $00+$C0; // USART0 Control and Status Register A
  11. UCSR0B : byte absolute $00+$C1; // USART0 Control and Status Register B
  12. UCSR0C : byte absolute $00+$C2; // USART0 Control and Status Register C
  13. UBRR0 : word absolute $00+$C4; // USART0 Baud Rate Register Bytes
  14. UBRR0L : byte absolute $00+$C4; // USART0 Baud Rate Register Bytes
  15. UBRR0H : byte absolute $00+$C4+1; // USART0 Baud Rate Register Bytes
  16. // USART1
  17. UDR1 : byte absolute $00+$CE; // USART1 I/O Data Register
  18. UCSR1A : byte absolute $00+$C8; // USART1 Control and Status Register A
  19. UCSR1B : byte absolute $00+$C9; // USART1 Control and Status Register B
  20. UCSR1C : byte absolute $00+$CA; // USART1 Control and Status Register C
  21. UBRR1 : word absolute $00+$CC; // USART1 Baud Rate Register Bytes
  22. UBRR1L : byte absolute $00+$CC; // USART1 Baud Rate Register Bytes
  23. UBRR1H : byte absolute $00+$CC+1; // USART1 Baud Rate Register Bytes
  24. // TWI
  25. TWAMR : byte absolute $00+$BD; // TWI (Slave) Address Mask Register
  26. TWBR : byte absolute $00+$B8; // TWI Bit Rate Register
  27. TWCR : byte absolute $00+$BC; // TWI Control Register
  28. TWSR : byte absolute $00+$B9; // TWI Status Register
  29. TWDR : byte absolute $00+$BB; // TWI Data Register
  30. TWAR : byte absolute $00+$BA; // TWI (Slave) Address Register
  31. // SPI
  32. SPCR : byte absolute $00+$4C; // SPI Control Register
  33. SPSR : byte absolute $00+$4D; // SPI Status Register
  34. SPDR : byte absolute $00+$4E; // SPI Data Register
  35. // PORTA
  36. PORTA : byte absolute $00+$22; // Port A Data Register
  37. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  38. PINA : byte absolute $00+$20; // Port A Input Pins Address
  39. // PORTB
  40. PORTB : byte absolute $00+$25; // Port B Data Register
  41. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  42. PINB : byte absolute $00+$23; // Port B Input Pins Address
  43. // PORTC
  44. PORTC : byte absolute $00+$28; // Port C Data Register
  45. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  46. PINC : byte absolute $00+$26; // Port C Input Pins Address
  47. // PORTD
  48. PORTD : byte absolute $00+$2B; // Port D Data Register
  49. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  50. PIND : byte absolute $00+$29; // Port D Input Pins Address
  51. // PORTE
  52. PORTE : byte absolute $00+$2E; // Port E Data Register
  53. DDRE : byte absolute $00+$2D; // Port E Data Direction Register
  54. PINE : byte absolute $00+$2C; // Port E Input Pins Address
  55. // PORTF
  56. PORTF : byte absolute $00+$31; // Port F Data Register
  57. DDRF : byte absolute $00+$30; // Port F Data Direction Register
  58. PINF : byte absolute $00+$2F; // Port F Input Pins Address
  59. // PORTG
  60. PORTG : byte absolute $00+$34; // Port G Data Register
  61. DDRG : byte absolute $00+$33; // Port G Data Direction Register
  62. PING : byte absolute $00+$32; // Port G Input Pins Address
  63. // TIMER_COUNTER_0
  64. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register B
  65. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  66. TCNT0 : byte absolute $00+$46; // Timer/Counter0 Register
  67. TCCR0B : byte absolute $00+$45; // Timer/Counter0 Control Register B
  68. TCCR0A : byte absolute $00+$44; // Timer/Counter0 Control Register A
  69. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  70. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag Register
  71. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  72. // TIMER_COUNTER_2
  73. TIMSK2 : byte absolute $00+$70; // Timer/Counter Interrupt Mask register
  74. TIFR2 : byte absolute $00+$37; // Timer/Counter Interrupt Flag Register
  75. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register A
  76. TCCR2B : byte absolute $00+$B1; // Timer/Counter2 Control Register B
  77. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  78. OCR2B : byte absolute $00+$B4; // Timer/Counter2 Output Compare Register B
  79. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register A
  80. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  81. // WATCHDOG
  82. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  83. // TIMER_COUNTER_5
  84. TCCR5A : byte absolute $00+$120; // Timer/Counter5 Control Register A
  85. TCCR5B : byte absolute $00+$121; // Timer/Counter5 Control Register B
  86. TCCR5C : byte absolute $00+$122; // Timer/Counter5 Control Register C
  87. TCNT5 : word absolute $00+$124; // Timer/Counter5 Bytes
  88. TCNT5L : byte absolute $00+$124; // Timer/Counter5 Bytes
  89. TCNT5H : byte absolute $00+$124+1; // Timer/Counter5 Bytes
  90. OCR5A : word absolute $00+$128; // Timer/Counter5 Output Compare Register A Bytes
  91. OCR5AL : byte absolute $00+$128; // Timer/Counter5 Output Compare Register A Bytes
  92. OCR5AH : byte absolute $00+$128+1; // Timer/Counter5 Output Compare Register A Bytes
  93. OCR5B : word absolute $00+$12A; // Timer/Counter5 Output Compare Register B Bytes
  94. OCR5BL : byte absolute $00+$12A; // Timer/Counter5 Output Compare Register B Bytes
  95. OCR5BH : byte absolute $00+$12A+1; // Timer/Counter5 Output Compare Register B Bytes
  96. OCR5C : word absolute $00+$12C; // Timer/Counter5 Output Compare Register C Bytes
  97. OCR5CL : byte absolute $00+$12C; // Timer/Counter5 Output Compare Register C Bytes
  98. OCR5CH : byte absolute $00+$12C+1; // Timer/Counter5 Output Compare Register C Bytes
  99. ICR5 : word absolute $00+$126; // Timer/Counter5 Input Capture Register Bytes
  100. ICR5L : byte absolute $00+$126; // Timer/Counter5 Input Capture Register Bytes
  101. ICR5H : byte absolute $00+$126+1; // Timer/Counter5 Input Capture Register Bytes
  102. TIMSK5 : byte absolute $00+$73; // Timer/Counter5 Interrupt Mask Register
  103. TIFR5 : byte absolute $00+$3A; // Timer/Counter5 Interrupt Flag Register
  104. // TIMER_COUNTER_4
  105. TCCR4A : byte absolute $00+$A0; // Timer/Counter4 Control Register A
  106. TCCR4B : byte absolute $00+$A1; // Timer/Counter4 Control Register B
  107. TCCR4C : byte absolute $00+$A2; // Timer/Counter4 Control Register C
  108. TCNT4 : word absolute $00+$A4; // Timer/Counter4 Bytes
  109. TCNT4L : byte absolute $00+$A4; // Timer/Counter4 Bytes
  110. TCNT4H : byte absolute $00+$A4+1; // Timer/Counter4 Bytes
  111. OCR4A : word absolute $00+$A8; // Timer/Counter4 Output Compare Register A Bytes
  112. OCR4AL : byte absolute $00+$A8; // Timer/Counter4 Output Compare Register A Bytes
  113. OCR4AH : byte absolute $00+$A8+1; // Timer/Counter4 Output Compare Register A Bytes
  114. OCR4B : word absolute $00+$AA; // Timer/Counter4 Output Compare Register B Bytes
  115. OCR4BL : byte absolute $00+$AA; // Timer/Counter4 Output Compare Register B Bytes
  116. OCR4BH : byte absolute $00+$AA+1; // Timer/Counter4 Output Compare Register B Bytes
  117. OCR4C : word absolute $00+$AC; // Timer/Counter4 Output Compare Register C Bytes
  118. OCR4CL : byte absolute $00+$AC; // Timer/Counter4 Output Compare Register C Bytes
  119. OCR4CH : byte absolute $00+$AC+1; // Timer/Counter4 Output Compare Register C Bytes
  120. ICR4 : word absolute $00+$A6; // Timer/Counter4 Input Capture Register Bytes
  121. ICR4L : byte absolute $00+$A6; // Timer/Counter4 Input Capture Register Bytes
  122. ICR4H : byte absolute $00+$A6+1; // Timer/Counter4 Input Capture Register Bytes
  123. TIMSK4 : byte absolute $00+$72; // Timer/Counter4 Interrupt Mask Register
  124. TIFR4 : byte absolute $00+$39; // Timer/Counter4 Interrupt Flag Register
  125. // TIMER_COUNTER_3
  126. TCCR3A : byte absolute $00+$90; // Timer/Counter3 Control Register A
  127. TCCR3B : byte absolute $00+$91; // Timer/Counter3 Control Register B
  128. TCCR3C : byte absolute $00+$92; // Timer/Counter3 Control Register C
  129. TCNT3 : word absolute $00+$94; // Timer/Counter3 Bytes
  130. TCNT3L : byte absolute $00+$94; // Timer/Counter3 Bytes
  131. TCNT3H : byte absolute $00+$94+1; // Timer/Counter3 Bytes
  132. OCR3A : word absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  133. OCR3AL : byte absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  134. OCR3AH : byte absolute $00+$98+1; // Timer/Counter3 Output Compare Register A Bytes
  135. OCR3B : word absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  136. OCR3BL : byte absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  137. OCR3BH : byte absolute $00+$9A+1; // Timer/Counter3 Output Compare Register B Bytes
  138. OCR3C : word absolute $00+$9C; // Timer/Counter3 Output Compare Register C Bytes
  139. OCR3CL : byte absolute $00+$9C; // Timer/Counter3 Output Compare Register C Bytes
  140. OCR3CH : byte absolute $00+$9C+1; // Timer/Counter3 Output Compare Register C Bytes
  141. ICR3 : word absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  142. ICR3L : byte absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  143. ICR3H : byte absolute $00+$96+1; // Timer/Counter3 Input Capture Register Bytes
  144. TIMSK3 : byte absolute $00+$71; // Timer/Counter3 Interrupt Mask Register
  145. TIFR3 : byte absolute $00+$38; // Timer/Counter3 Interrupt Flag Register
  146. // TIMER_COUNTER_1
  147. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  148. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  149. TCCR1C : byte absolute $00+$82; // Timer/Counter1 Control Register C
  150. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  151. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  152. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  153. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  154. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  155. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  156. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  157. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  158. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  159. OCR1C : word absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  160. OCR1CL : byte absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  161. OCR1CH : byte absolute $00+$8C+1; // Timer/Counter1 Output Compare Register C Bytes
  162. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  163. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  164. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  165. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  166. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag Register
  167. // TRX24
  168. AES_CTRL : byte absolute $00+$13C; // AES Control Register
  169. AES_STATUS : byte absolute $00+$13D; // AES Status Register
  170. AES_STATE : byte absolute $00+$13E; // AES Plain and Cipher Text Buffer Register
  171. AES_KEY : byte absolute $00+$13F; // AES Encryption and Decryption Key Buffer Register
  172. TRX_STATUS : byte absolute $00+$141; // Transceiver Status Register
  173. TRX_STATE : byte absolute $00+$142; // Transceiver State Control Register
  174. TRX_CTRL_0 : byte absolute $00+$143; // Reserved
  175. TRX_CTRL_1 : byte absolute $00+$144; // Transceiver Control Register 1
  176. PHY_TX_PWR : byte absolute $00+$145; // Transceiver Transmit Power Control Register
  177. PHY_RSSI : byte absolute $00+$146; // Receiver Signal Strength Indicator Register
  178. PHY_ED_LEVEL : byte absolute $00+$147; // Transceiver Energy Detection Level Register
  179. PHY_CC_CCA : byte absolute $00+$148; // Transceiver Clear Channel Assessment (CCA) Control Register
  180. CCA_THRES : byte absolute $00+$149; // Transceiver CCA Threshold Setting Register
  181. RX_CTRL : byte absolute $00+$14A; // Transceiver Receive Control Register
  182. SFD_VALUE : byte absolute $00+$14B; // Start of Frame Delimiter Value Register
  183. TRX_CTRL_2 : byte absolute $00+$14C; // Transceiver Control Register 2
  184. ANT_DIV : byte absolute $00+$14D; // Antenna Diversity Control Register
  185. IRQ_MASK : byte absolute $00+$14E; // Transceiver Interrupt Enable Register
  186. IRQ_STATUS : byte absolute $00+$14F; // Transceiver Interrupt Status Register
  187. VREG_CTRL : byte absolute $00+$150; // Voltage Regulator Control and Status Register
  188. BATMON : byte absolute $00+$151; // Battery Monitor Control and Status Register
  189. XOSC_CTRL : byte absolute $00+$152; // Crystal Oscillator Control Register
  190. RX_SYN : byte absolute $00+$155; // Transceiver Receiver Sensitivity Control Register
  191. XAH_CTRL_1 : byte absolute $00+$157; // Transceiver Acknowledgment Frame Control Register 1
  192. FTN_CTRL : byte absolute $00+$158; // Transceiver Filter Tuning Control Register
  193. PLL_CF : byte absolute $00+$15A; // Transceiver Center Frequency Calibration Control Register
  194. PLL_DCU : byte absolute $00+$15B; // Transceiver Delay Cell Calibration Control Register
  195. PART_NUM : byte absolute $00+$15C; // Device Identification Register (Part Number)
  196. VERSION_NUM : byte absolute $00+$15D; // Device Identification Register (Version Number)
  197. MAN_ID_0 : byte absolute $00+$15E; // Device Identification Register (Manufacture ID Low Byte)
  198. MAN_ID_1 : byte absolute $00+$15F; // Device Identification Register (Manufacture ID High Byte)
  199. SHORT_ADDR_0 : byte absolute $00+$160; // Transceiver MAC Short Address Register (Low Byte)
  200. SHORT_ADDR_1 : byte absolute $00+$161; // Transceiver MAC Short Address Register (High Byte)
  201. PAN_ID_0 : byte absolute $00+$162; // Transceiver Personal Area Network ID Register (Low Byte)
  202. PAN_ID_1 : byte absolute $00+$163; // Transceiver Personal Area Network ID Register (High Byte)
  203. IEEE_ADDR_0 : byte absolute $00+$164; // Transceiver MAC IEEE Address Register 0
  204. IEEE_ADDR_1 : byte absolute $00+$165; // Transceiver MAC IEEE Address Register 1
  205. IEEE_ADDR_2 : byte absolute $00+$166; // Transceiver MAC IEEE Address Register 2
  206. IEEE_ADDR_3 : byte absolute $00+$167; // Transceiver MAC IEEE Address Register 3
  207. IEEE_ADDR_4 : byte absolute $00+$168; // Transceiver MAC IEEE Address Register 4
  208. IEEE_ADDR_5 : byte absolute $00+$169; // Transceiver MAC IEEE Address Register 5
  209. IEEE_ADDR_6 : byte absolute $00+$16A; // Transceiver MAC IEEE Address Register 6
  210. IEEE_ADDR_7 : byte absolute $00+$16B; // Transceiver MAC IEEE Address Register 7
  211. XAH_CTRL_0 : byte absolute $00+$16C; // Transceiver Extended Operating Mode Control Register
  212. CSMA_SEED_0 : byte absolute $00+$16D; // Transceiver CSMA-CA Random Number Generator Seed Register
  213. CSMA_SEED_1 : byte absolute $00+$16E; // Transceiver Acknowledgment Frame Control Register 2
  214. CSMA_BE : byte absolute $00+$16F; // Transceiver CSMA-CA Back-off Exponent Control Register
  215. TST_CTRL_DIGI : byte absolute $00+$176; // Transceiver Digital Test Control Register
  216. TST_RX_LENGTH : byte absolute $00+$17B; // Transceiver Received Frame Length Register
  217. TRXFBST : byte absolute $00+$180; // Start of frame buffer
  218. TRXFBEND : byte absolute $00+$1FF; // End of frame buffer
  219. // SYMCNT
  220. SCOCR1HH : byte absolute $00+$F8; // Symbol Counter Output Compare Register 1 HH-Byte
  221. SCOCR1HL : byte absolute $00+$F7; // Symbol Counter Output Compare Register 1 HL-Byte
  222. SCOCR1LH : byte absolute $00+$F6; // Symbol Counter Output Compare Register 1 LH-Byte
  223. SCOCR1LL : byte absolute $00+$F5; // Symbol Counter Output Compare Register 1 LL-Byte
  224. SCOCR2HH : byte absolute $00+$F4; // Symbol Counter Output Compare Register 2 HH-Byte
  225. SCOCR2HL : byte absolute $00+$F3; // Symbol Counter Output Compare Register 2 HL-Byte
  226. SCOCR2LH : byte absolute $00+$F2; // Symbol Counter Output Compare Register 2 LH-Byte
  227. SCOCR2LL : byte absolute $00+$F1; // Symbol Counter Output Compare Register 2 LL-Byte
  228. SCOCR3HH : byte absolute $00+$F0; // Symbol Counter Output Compare Register 3 HH-Byte
  229. SCOCR3HL : byte absolute $00+$EF; // Symbol Counter Output Compare Register 3 HL-Byte
  230. SCOCR3LH : byte absolute $00+$EE; // Symbol Counter Output Compare Register 3 LH-Byte
  231. SCOCR3LL : byte absolute $00+$ED; // Symbol Counter Output Compare Register 3 LL-Byte
  232. SCTSRHH : byte absolute $00+$EC; // Symbol Counter Frame Timestamp Register HH-Byte
  233. SCTSRHL : byte absolute $00+$EB; // Symbol Counter Frame Timestamp Register HL-Byte
  234. SCTSRLH : byte absolute $00+$EA; // Symbol Counter Frame Timestamp Register LH-Byte
  235. SCTSRLL : byte absolute $00+$E9; // Symbol Counter Frame Timestamp Register LL-Byte
  236. SCBTSRHH : byte absolute $00+$E8; // Symbol Counter Beacon Timestamp Register HH-Byte
  237. SCBTSRHL : byte absolute $00+$E7; // Symbol Counter Beacon Timestamp Register HL-Byte
  238. SCBTSRLH : byte absolute $00+$E6; // Symbol Counter Beacon Timestamp Register LH-Byte
  239. SCBTSRLL : byte absolute $00+$E5; // Symbol Counter Beacon Timestamp Register LL-Byte
  240. SCCNTHH : byte absolute $00+$E4; // Symbol Counter Register HH-Byte
  241. SCCNTHL : byte absolute $00+$E3; // Symbol Counter Register HL-Byte
  242. SCCNTLH : byte absolute $00+$E2; // Symbol Counter Register LH-Byte
  243. SCCNTLL : byte absolute $00+$E1; // Symbol Counter Register LL-Byte
  244. SCIRQS : byte absolute $00+$E0; // Symbol Counter Interrupt Status Register
  245. SCIRQM : byte absolute $00+$DF; // Symbol Counter Interrupt Mask Register
  246. SCSR : byte absolute $00+$DE; // Symbol Counter Status Register
  247. SCCR1 : byte absolute $00+$DD; // Symbol Counter Control Register 1
  248. SCCR0 : byte absolute $00+$DC; // Symbol Counter Control Register 0
  249. // EEPROM
  250. EEAR : word absolute $00+$41; // EEPROM Address Register Bytes
  251. EEARL : byte absolute $00+$41; // EEPROM Address Register Bytes
  252. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Bytes
  253. EEDR : byte absolute $00+$40; // EEPROM Data Register
  254. EECR : byte absolute $00+$3F; // EEPROM Control Register
  255. // JTAG
  256. OCDR : byte absolute $00+$51; // On-Chip Debug Register
  257. MCUCR : byte absolute $00+$55; // MCU Control Register
  258. MCUSR : byte absolute $00+$54; // MCU Status Register
  259. // EXTERNAL_INTERRUPT
  260. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  261. EICRB : byte absolute $00+$6A; // External Interrupt Control Register B
  262. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  263. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  264. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  265. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  266. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  267. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  268. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  269. // AD_CONVERTER
  270. ADMUX : byte absolute $00+$7C; // The ADC Multiplexer Selection Register
  271. ADC : word absolute $00+$78; // ADC Data Register Bytes
  272. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  273. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  274. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status Register A
  275. ADCSRC : byte absolute $00+$77; // The ADC Control and Status Register C
  276. DIDR2 : byte absolute $00+$7D; // Digital Input Disable Register 2
  277. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 0
  278. // BOOT_LOAD
  279. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  280. // CPU
  281. SREG : byte absolute $00+$5F; // Status Register
  282. SP : word absolute $00+$5D; // Stack Pointer
  283. SPL : byte absolute $00+$5D; // Stack Pointer
  284. SPH : byte absolute $00+$5D+1; // Stack Pointer
  285. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  286. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  287. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  288. RAMPZ : byte absolute $00+$5B; // Extended Z-pointer Register for ELPM/SPM
  289. GPIOR2 : byte absolute $00+$4B; // General Purpose I/O Register 2
  290. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  291. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  292. PRR2 : byte absolute $00+$63; // Power Reduction Register 2
  293. PRR1 : byte absolute $00+$65; // Power Reduction Register 1
  294. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  295. // FLASH
  296. NEMCR : byte absolute $00+$75; // Flash Extended-Mode Control-Register
  297. BGCR : byte absolute $00+$67; // Reference Voltage Calibration Register
  298. // PWRCTRL
  299. TRXPR : byte absolute $00+$139; // Transceiver Pin Register
  300. DRTRAM0 : byte absolute $00+$135; // Data Retention Configuration Register of SRAM 0
  301. DRTRAM1 : byte absolute $00+$134; // Data Retention Configuration Register of SRAM 1
  302. DRTRAM2 : byte absolute $00+$133; // Data Retention Configuration Register of SRAM 2
  303. DRTRAM3 : byte absolute $00+$132; // Data Retention Configuration Register of SRAM 3
  304. LLDRL : byte absolute $00+$130; // Low Leakage Voltage Regulator Data Register (Low-Byte)
  305. LLDRH : byte absolute $00+$131; // Low Leakage Voltage Regulator Data Register (High-Byte)
  306. LLCR : byte absolute $00+$12F; // Low Leakage Voltage Regulator Control Register
  307. DPDS0 : byte absolute $00+$136; // Port Driver Strength Register 0
  308. DPDS1 : byte absolute $00+$137; // Port Driver Strength Register 1
  309. // USART0_SPI
  310. // USART1_SPI
  311. const
  312. // ADCSRB
  313. ACME = 6; // Analog Comparator Multiplexer Enable
  314. // ACSR
  315. ACD = 7; // Analog Comparator Disable
  316. ACBG = 6; // Analog Comparator Bandgap Select
  317. ACO = 5; // Analog Compare Output
  318. ACI = 4; // Analog Comparator Interrupt Flag
  319. ACIE = 3; // Analog Comparator Interrupt Enable
  320. ACIC = 2; // Analog Comparator Input Capture Enable
  321. ACIS = 0; // Analog Comparator Interrupt Mode Select
  322. // DIDR1
  323. AIN1D = 1; // AIN1 Digital Input Disable
  324. AIN0D = 0; // AIN0 Digital Input Disable
  325. // UCSR0A
  326. RXC0 = 7; // USART Receive Complete
  327. TXC0 = 6; // USART Transmit Complete
  328. UDRE0 = 5; // USART Data Register Empty
  329. FE0 = 4; // Frame Error
  330. DOR0 = 3; // Data OverRun
  331. UPE0 = 2; // USART Parity Error
  332. U2X0 = 1; // Double the USART Transmission Speed
  333. MPCM0 = 0; // Multi-processor Communication Mode
  334. // UCSR0B
  335. RXCIE0 = 7; // RX Complete Interrupt Enable
  336. TXCIE0 = 6; // TX Complete Interrupt Enable
  337. UDRIE0 = 5; // USART Data Register Empty Interrupt Enable
  338. RXEN0 = 4; // Receiver Enable
  339. TXEN0 = 3; // Transmitter Enable
  340. UCSZ02 = 2; // Character Size
  341. RXB80 = 1; // Receive Data Bit 8
  342. TXB80 = 0; // Transmit Data Bit 8
  343. // UCSR0C
  344. UMSEL0 = 6; // USART Mode Select
  345. UPM0 = 4; // Parity Mode
  346. USBS0 = 3; // Stop Bit Select
  347. UCSZ0 = 1; // Character Size
  348. UCPOL0 = 0; // Clock Polarity
  349. // UCSR1A
  350. RXC1 = 7; // USART Receive Complete
  351. TXC1 = 6; // USART Transmit Complete
  352. UDRE1 = 5; // USART Data Register Empty
  353. FE1 = 4; // Frame Error
  354. DOR1 = 3; // Data OverRun
  355. UPE1 = 2; // USART Parity Error
  356. U2X1 = 1; // Double the USART Transmission Speed
  357. MPCM1 = 0; // Multi-processor Communication Mode
  358. // UCSR1B
  359. RXCIE1 = 7; // RX Complete Interrupt Enable
  360. TXCIE1 = 6; // TX Complete Interrupt Enable
  361. UDRIE1 = 5; // USART Data Register Empty Interrupt Enable
  362. RXEN1 = 4; // Receiver Enable
  363. TXEN1 = 3; // Transmitter Enable
  364. UCSZ12 = 2; // Character Size
  365. RXB81 = 1; // Receive Data Bit 8
  366. TXB81 = 0; // Transmit Data Bit 8
  367. // UCSR1C
  368. UMSEL1 = 6; // USART Mode Select
  369. UPM1 = 4; // Parity Mode
  370. USBS1 = 3; // Stop Bit Select
  371. UCSZ1 = 1; // Character Size
  372. UCPOL1 = 0; // Clock Polarity
  373. // TWAMR
  374. TWAM = 1; // TWI Address Mask
  375. Res = 0; // Reserved Bit
  376. // TWCR
  377. TWINT = 7; // TWI Interrupt Flag
  378. TWEA = 6; // TWI Enable Acknowledge Bit
  379. TWSTA = 5; // TWI START Condition Bit
  380. TWSTO = 4; // TWI STOP Condition Bit
  381. TWWC = 3; // TWI Write Collision Flag
  382. TWEN = 2; // TWI Enable Bit
  383. TWIE = 0; // TWI Interrupt Enable
  384. // TWSR
  385. TWS = 3; // TWI Status
  386. TWPS = 0; // TWI Prescaler Bits
  387. // TWAR
  388. TWA = 1; // TWI (Slave) Address
  389. TWGCE = 0; // TWI General Call Recognition Enable Bit
  390. // SPCR
  391. SPIE = 7; // SPI Interrupt Enable
  392. SPE = 6; // SPI Enable
  393. DORD = 5; // Data Order
  394. MSTR = 4; // Master/Slave Select
  395. CPOL = 3; // Clock polarity
  396. CPHA = 2; // Clock Phase
  397. SPR = 0; // SPI Clock Rate Select 1 and 0
  398. // SPSR
  399. SPIF = 7; // SPI Interrupt Flag
  400. WCOL = 6; // Write Collision Flag
  401. SPI2X = 0; // Double SPI Speed Bit
  402. // TCCR0B
  403. FOC0A = 7; // Force Output Compare A
  404. FOC0B = 6; // Force Output Compare B
  405. WGM02 = 3; //
  406. CS0 = 0; // Clock Select
  407. // TCCR0A
  408. COM0A = 6; // Compare Match Output A Mode
  409. COM0B = 4; // Compare Match Output B Mode
  410. WGM0 = 0; // Waveform Generation Mode
  411. // TIMSK0
  412. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  413. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  414. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  415. // TIFR0
  416. OCF0B = 2; // Timer/Counter0 Output Compare B Match Flag
  417. OCF0A = 1; // Timer/Counter0 Output Compare A Match Flag
  418. TOV0 = 0; // Timer/Counter0 Overflow Flag
  419. // GTCCR
  420. TSM = 7; // Timer/Counter Synchronization Mode
  421. PSRASY = 1; // Prescaler Reset Timer/Counter2
  422. PSRSYNC = 0; // Prescaler Reset for Synchronous Timer/Counters
  423. // TIMSK2
  424. OCIE2B = 2; // Timer/Counter2 Output Compare Match B Interrupt Enable
  425. OCIE2A = 1; // Timer/Counter2 Output Compare Match A Interrupt Enable
  426. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  427. // TIFR2
  428. OCF2B = 2; // Output Compare Flag 2 B
  429. OCF2A = 1; // Output Compare Flag 2 A
  430. TOV2 = 0; // Timer/Counter2 Overflow Flag
  431. // TCCR2A
  432. COM2A = 6; // Compare Match Output A Mode
  433. COM2B = 4; // Compare Match Output B Mode
  434. WGM2 = 0; // Waveform Generation Mode
  435. // TCCR2B
  436. FOC2A = 7; // Force Output Compare A
  437. FOC2B = 6; // Force Output Compare B
  438. WGM22 = 3; // Waveform Generation Mode
  439. CS2 = 0; // Clock Select
  440. // ASSR
  441. EXCLKAMR = 7; // Enable External Clock Input for AMR
  442. EXCLK = 6; // Enable External Clock Input
  443. AS2 = 5; // Timer/Counter2 Asynchronous Mode
  444. TCN2UB = 4; // Timer/Counter2 Update Busy
  445. OCR2AUB = 3; // Timer/Counter2 Output Compare Register A Update Busy
  446. OCR2BUB = 2; // Timer/Counter2 Output Compare Register B Update Busy
  447. TCR2AUB = 1; // Timer/Counter2 Control Register A Update Busy
  448. TCR2BUB = 0; // Timer/Counter2 Control Register B Update Busy
  449. // GTCCR
  450. // WDTCSR
  451. WDIF = 7; // Watchdog Timeout Interrupt Flag
  452. WDIE = 6; // Watchdog Timeout Interrupt Enable
  453. WDP = 0; // Watchdog Timer Prescaler Bits
  454. WDCE = 4; // Watchdog Change Enable
  455. WDE = 3; // Watch Dog Enable
  456. // TCCR5A
  457. COM5A = 6; // Compare Output Mode for Channel A
  458. COM5B = 4; // Compare Output Mode for Channel B
  459. COM5C = 2; // Compare Output Mode for Channel C
  460. WGM5 = 0; // Waveform Generation Mode
  461. // TCCR5B
  462. ICNC5 = 7; // Input Capture 5 Noise Canceller
  463. ICES5 = 6; // Input Capture 5 Edge Select
  464. CS5 = 0; // Clock Select
  465. // TCCR5C
  466. FOC5A = 7; // Force Output Compare for Channel A
  467. FOC5B = 6; // Force Output Compare for Channel B
  468. FOC5C = 5; // Force Output Compare for Channel C
  469. // TIMSK5
  470. ICIE5 = 5; // Timer/Counter5 Input Capture Interrupt Enable
  471. OCIE5C = 3; // Timer/Counter5 Output Compare C Match Interrupt Enable
  472. OCIE5B = 2; // Timer/Counter5 Output Compare B Match Interrupt Enable
  473. OCIE5A = 1; // Timer/Counter5 Output Compare A Match Interrupt Enable
  474. TOIE5 = 0; // Timer/Counter5 Overflow Interrupt Enable
  475. // TIFR5
  476. ICF5 = 5; // Timer/Counter5 Input Capture Flag
  477. OCF5C = 3; // Timer/Counter5 Output Compare C Match Flag
  478. OCF5B = 2; // Timer/Counter5 Output Compare B Match Flag
  479. OCF5A = 1; // Timer/Counter5 Output Compare A Match Flag
  480. TOV5 = 0; // Timer/Counter5 Overflow Flag
  481. // TCCR4A
  482. COM4A = 6; // Compare Output Mode for Channel A
  483. COM4B = 4; // Compare Output Mode for Channel B
  484. COM4C = 2; // Compare Output Mode for Channel C
  485. WGM4 = 0; // Waveform Generation Mode
  486. // TCCR4B
  487. ICNC4 = 7; // Input Capture 4 Noise Canceller
  488. ICES4 = 6; // Input Capture 4 Edge Select
  489. CS4 = 0; // Clock Select
  490. // TCCR4C
  491. FOC4A = 7; // Force Output Compare for Channel A
  492. FOC4B = 6; // Force Output Compare for Channel B
  493. FOC4C = 5; // Force Output Compare for Channel C
  494. // TIMSK4
  495. ICIE4 = 5; // Timer/Counter4 Input Capture Interrupt Enable
  496. OCIE4C = 3; // Timer/Counter4 Output Compare C Match Interrupt Enable
  497. OCIE4B = 2; // Timer/Counter4 Output Compare B Match Interrupt Enable
  498. OCIE4A = 1; // Timer/Counter4 Output Compare A Match Interrupt Enable
  499. TOIE4 = 0; // Timer/Counter4 Overflow Interrupt Enable
  500. // TIFR4
  501. ICF4 = 5; // Timer/Counter4 Input Capture Flag
  502. OCF4C = 3; // Timer/Counter4 Output Compare C Match Flag
  503. OCF4B = 2; // Timer/Counter4 Output Compare B Match Flag
  504. OCF4A = 1; // Timer/Counter4 Output Compare A Match Flag
  505. TOV4 = 0; // Timer/Counter4 Overflow Flag
  506. // TCCR3A
  507. COM3A = 6; // Compare Output Mode for Channel A
  508. COM3B = 4; // Compare Output Mode for Channel B
  509. COM3C = 2; // Compare Output Mode for Channel C
  510. WGM3 = 0; // Waveform Generation Mode
  511. // TCCR3B
  512. ICNC3 = 7; // Input Capture 3 Noise Canceller
  513. ICES3 = 6; // Input Capture 3 Edge Select
  514. CS3 = 0; // Clock Select
  515. // TCCR3C
  516. FOC3A = 7; // Force Output Compare for Channel A
  517. FOC3B = 6; // Force Output Compare for Channel B
  518. FOC3C = 5; // Force Output Compare for Channel C
  519. // TIMSK3
  520. ICIE3 = 5; // Timer/Counter3 Input Capture Interrupt Enable
  521. OCIE3C = 3; // Timer/Counter3 Output Compare C Match Interrupt Enable
  522. OCIE3B = 2; // Timer/Counter3 Output Compare B Match Interrupt Enable
  523. OCIE3A = 1; // Timer/Counter3 Output Compare A Match Interrupt Enable
  524. TOIE3 = 0; // Timer/Counter3 Overflow Interrupt Enable
  525. // TIFR3
  526. ICF3 = 5; // Timer/Counter3 Input Capture Flag
  527. OCF3C = 3; // Timer/Counter3 Output Compare C Match Flag
  528. OCF3B = 2; // Timer/Counter3 Output Compare B Match Flag
  529. OCF3A = 1; // Timer/Counter3 Output Compare A Match Flag
  530. TOV3 = 0; // Timer/Counter3 Overflow Flag
  531. // TCCR1A
  532. COM1A = 6; // Compare Output Mode for Channel A
  533. COM1B = 4; // Compare Output Mode for Channel B
  534. COM1C = 2; // Compare Output Mode for Channel C
  535. WGM1 = 0; // Waveform Generation Mode
  536. // TCCR1B
  537. ICNC1 = 7; // Input Capture 1 Noise Canceller
  538. ICES1 = 6; // Input Capture 1 Edge Select
  539. CS1 = 0; // Clock Select
  540. // TCCR1C
  541. FOC1A = 7; // Force Output Compare for Channel A
  542. FOC1B = 6; // Force Output Compare for Channel B
  543. FOC1C = 5; // Force Output Compare for Channel C
  544. // TIMSK1
  545. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  546. OCIE1C = 3; // Timer/Counter1 Output Compare C Match Interrupt Enable
  547. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  548. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  549. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  550. // TIFR1
  551. ICF1 = 5; // Timer/Counter1 Input Capture Flag
  552. OCF1C = 3; // Timer/Counter1 Output Compare C Match Flag
  553. OCF1B = 2; // Timer/Counter1 Output Compare B Match Flag
  554. OCF1A = 1; // Timer/Counter1 Output Compare A Match Flag
  555. TOV1 = 0; // Timer/Counter1 Overflow Flag
  556. // AES_CTRL
  557. AES_REQUEST = 7; // Request AES Operation.
  558. AES_MODE = 5; // Set AES Operation Mode
  559. AES_DIR = 3; // Set AES Operation Direction
  560. AES_IM = 2; // AES Interrupt Enable
  561. // AES_STATUS
  562. AES_ER = 7; // AES Operation Finished with Error
  563. AES_DONE = 0; // AES Operation Finished with Success
  564. // AES_STATE
  565. // AES_KEY
  566. // TRX_STATUS
  567. CCA_DONE = 7; // CCA Algorithm Status
  568. CCA_STATUS = 6; // CCA Status Result
  569. TST_STATUS = 5; // Test mode status
  570. // TRX_STATE
  571. TRAC_STATUS = 5; // Transaction Status
  572. TRX_CMD = 0; // State Control Command
  573. // TRX_CTRL_0
  574. // TRX_CTRL_1
  575. PA_EXT_EN = 7; // External PA support enable
  576. IRQ_2_EXT_EN = 6; // Connect Frame Start IRQ to TC1
  577. TX_AUTO_CRC_ON = 5; // Enable Automatic CRC Calculation
  578. // PHY_TX_PWR
  579. PA_BUF_LT = 6; // Power Amplifier Buffer Lead Time
  580. PA_LT = 4; // Power Amplifier Lead Time
  581. TX_PWR = 0; // Transmit Power Setting
  582. // PHY_RSSI
  583. RX_CRC_VALID = 7; // Received Frame CRC Status
  584. RND_VALUE = 5; // Random Value
  585. RSSI = 0; // Receiver Signal Strength Indicator
  586. // PHY_ED_LEVEL
  587. ED_LEVEL = 0; // Energy Detection Level
  588. // PHY_CC_CCA
  589. CCA_REQUEST = 7; // Manual CCA Measurement Request
  590. CCA_MODE = 5; // Select CCA Measurement Mode
  591. CHANNEL = 0; // RX/TX Channel Selection
  592. // CCA_THRES
  593. CCA_CS_THRES = 4; // CS Threshold Level for CCA Measurement
  594. CCA_ED_THRES = 0; // ED Threshold Level for CCA Measurement
  595. // RX_CTRL
  596. PDT_THRES = 0; // Receiver Sensitivity Control
  597. // SFD_VALUE
  598. // TRX_CTRL_2
  599. RX_SAFE_MODE = 7; // RX Safe Mode
  600. OQPSK_DATA_RATE = 0; // Data Rate Selection
  601. // ANT_DIV
  602. ANT_SEL = 7; // Antenna Diversity Antenna Status
  603. ANT_DIV_EN = 3; // Enable Antenna Diversity
  604. ANT_EXT_SW_EN = 2; // Enable External Antenna Switch Control
  605. ANT_CTRL = 0; // Static Antenna Diversity Switch Control
  606. // IRQ_MASK
  607. AWAKE_EN = 7; // Awake Interrupt Enable
  608. TX_END_EN = 6; // TX_END Interrupt Enable
  609. AMI_EN = 5; // Address Match Interrupt Enable
  610. CCA_ED_DONE_EN = 4; // End of ED Measurement Interrupt Enable
  611. RX_END_EN = 3; // RX_END Interrupt Enable
  612. RX_START_EN = 2; // RX_START Interrupt Enable
  613. PLL_UNLOCK_EN = 1; // PLL Unlock Interrupt Enable
  614. PLL_LOCK_EN = 0; // PLL Lock Interrupt Enable
  615. // IRQ_STATUS
  616. AWAKE = 7; // Awake Interrupt Status
  617. TX_END = 6; // TX_END Interrupt Status
  618. AMI = 5; // Address Match Interrupt Status
  619. CCA_ED_DONE = 4; // End of ED Measurement Interrupt Status
  620. RX_END = 3; // RX_END Interrupt Status
  621. RX_START = 2; // RX_START Interrupt Status
  622. PLL_UNLOCK = 1; // PLL Unlock Interrupt Status
  623. PLL_LOCK = 0; // PLL Lock Interrupt Status
  624. // VREG_CTRL
  625. AVREG_EXT = 7; // Use External AVDD Regulator
  626. AVDD_OK = 6; // AVDD Supply Voltage Valid
  627. DVREG_EXT = 3; // Use External DVDD Regulator
  628. DVDD_OK = 2; // DVDD Supply Voltage Valid
  629. // BATMON
  630. BAT_LOW = 7; // Battery Monitor Interrupt Status
  631. BAT_LOW_EN = 6; // Battery Monitor Interrupt Enable
  632. BATMON_OK = 5; // Battery Monitor Status
  633. BATMON_HR = 4; // Battery Monitor Voltage Range
  634. BATMON_VTH = 0; // Battery Monitor Threshold Voltage
  635. // XOSC_CTRL
  636. XTAL_MODE = 4; // Crystal Oscillator Operating Mode
  637. XTAL_TRIM = 0; // Crystal Oscillator Load Capacitance Trimming
  638. // RX_SYN
  639. RX_PDT_DIS = 7; // Prevent Frame Reception
  640. RX_PDT_LEVEL = 0; // Reduce Receiver Sensitivity
  641. // XAH_CTRL_1
  642. AACK_FLTR_RES_FT = 5; // Filter Reserved Frames
  643. AACK_UPLD_RES_FT = 4; // Process Reserved Frames
  644. AACK_ACK_TIME = 2; // Reduce Acknowledgment Time
  645. AACK_PROM_MODE = 1; // Enable Promiscuous Mode
  646. // FTN_CTRL
  647. FTN_START = 7; // Start Calibration Loop of Filter Tuning Network
  648. // PLL_CF
  649. PLL_CF_START = 7; // Start Center Frequency Calibration
  650. // PLL_DCU
  651. PLL_DCU_START = 7; // Start Delay Cell Calibration
  652. // PART_NUM
  653. // VERSION_NUM
  654. // MAN_ID_0
  655. MAN_ID_07 = 7; // Manufacturer ID (Low Byte)
  656. MAN_ID_06 = 6; // Manufacturer ID (Low Byte)
  657. MAN_ID_05 = 5; // Manufacturer ID (Low Byte)
  658. MAN_ID_04 = 4; // Manufacturer ID (Low Byte)
  659. MAN_ID_03 = 3; // Manufacturer ID (Low Byte)
  660. MAN_ID_02 = 2; // Manufacturer ID (Low Byte)
  661. MAN_ID_01 = 1; // Manufacturer ID (Low Byte)
  662. MAN_ID_00 = 0; // Manufacturer ID (Low Byte)
  663. // MAN_ID_1
  664. MAN_ID_ = 0; // Manufacturer ID (High Byte)
  665. // SHORT_ADDR_0
  666. SHORT_ADDR_07 = 7; // MAC Short Address
  667. SHORT_ADDR_06 = 6; // MAC Short Address
  668. SHORT_ADDR_05 = 5; // MAC Short Address
  669. SHORT_ADDR_04 = 4; // MAC Short Address
  670. SHORT_ADDR_03 = 3; // MAC Short Address
  671. SHORT_ADDR_02 = 2; // MAC Short Address
  672. SHORT_ADDR_01 = 1; // MAC Short Address
  673. SHORT_ADDR_00 = 0; // MAC Short Address
  674. // SHORT_ADDR_1
  675. SHORT_ADDR_ = 0; // MAC Short Address
  676. // PAN_ID_0
  677. PAN_ID_07 = 7; // MAC Personal Area Network ID
  678. PAN_ID_06 = 6; // MAC Personal Area Network ID
  679. PAN_ID_05 = 5; // MAC Personal Area Network ID
  680. PAN_ID_04 = 4; // MAC Personal Area Network ID
  681. PAN_ID_03 = 3; // MAC Personal Area Network ID
  682. PAN_ID_02 = 2; // MAC Personal Area Network ID
  683. PAN_ID_01 = 1; // MAC Personal Area Network ID
  684. PAN_ID_00 = 0; // MAC Personal Area Network ID
  685. // PAN_ID_1
  686. PAN_ID_ = 0; // MAC Personal Area Network ID
  687. // IEEE_ADDR_0
  688. IEEE_ADDR_07 = 7; // MAC IEEE Address
  689. IEEE_ADDR_06 = 6; // MAC IEEE Address
  690. IEEE_ADDR_05 = 5; // MAC IEEE Address
  691. IEEE_ADDR_04 = 4; // MAC IEEE Address
  692. IEEE_ADDR_03 = 3; // MAC IEEE Address
  693. IEEE_ADDR_02 = 2; // MAC IEEE Address
  694. IEEE_ADDR_01 = 1; // MAC IEEE Address
  695. IEEE_ADDR_00 = 0; // MAC IEEE Address
  696. // IEEE_ADDR_1
  697. IEEE_ADDR_ = 0; // MAC IEEE Address
  698. // IEEE_ADDR_2
  699. // IEEE_ADDR_3
  700. // IEEE_ADDR_4
  701. // IEEE_ADDR_5
  702. // IEEE_ADDR_6
  703. // IEEE_ADDR_7
  704. // XAH_CTRL_0
  705. MAX_FRAME_RETRIES = 4; // Maximum Number of Frame Re-transmission Attempts
  706. MAX_CSMA_RETRIES = 1; // Maximum Number of CSMA-CA Procedure Repetition Attempts
  707. SLOTTED_OPERATION = 0; // Set Slotted Acknowledgment
  708. // CSMA_SEED_0
  709. CSMA_SEED_07 = 7; // Seed Value for CSMA Random Number Generator
  710. CSMA_SEED_06 = 6; // Seed Value for CSMA Random Number Generator
  711. CSMA_SEED_05 = 5; // Seed Value for CSMA Random Number Generator
  712. CSMA_SEED_04 = 4; // Seed Value for CSMA Random Number Generator
  713. CSMA_SEED_03 = 3; // Seed Value for CSMA Random Number Generator
  714. CSMA_SEED_02 = 2; // Seed Value for CSMA Random Number Generator
  715. CSMA_SEED_01 = 1; // Seed Value for CSMA Random Number Generator
  716. CSMA_SEED_00 = 0; // Seed Value for CSMA Random Number Generator
  717. // CSMA_SEED_1
  718. AACK_FVN_MODE = 6; // Acknowledgment Frame Filter Mode
  719. AACK_SET_PD = 5; // Set Frame Pending Sub-field
  720. AACK_DIS_ACK = 4; // Disable Acknowledgment Frame Transmission
  721. AACK_I_AM_COORD = 3; // Set Personal Area Network Coordinator
  722. // CSMA_BE
  723. MAX_BE = 4; // Maximum Back-off Exponent
  724. MIN_BE = 0; // Minimum Back-off Exponent
  725. // TST_CTRL_DIGI
  726. TST_CTRL_DIG = 0; // Digital Test Controller Register
  727. // TST_RX_LENGTH
  728. RX_LENGTH = 0; // Received Frame Length
  729. // SCOCR1HH
  730. // SCOCR1HL
  731. // SCOCR1LH
  732. // SCOCR1LL
  733. // SCOCR2HH
  734. // SCOCR2HL
  735. // SCOCR2LH
  736. // SCOCR2LL
  737. // SCOCR3HH
  738. // SCOCR3HL
  739. // SCOCR3LH
  740. // SCOCR3LL
  741. // SCTSRHH
  742. // SCTSRHL
  743. // SCTSRLH
  744. // SCTSRLL
  745. // SCBTSRHH
  746. // SCBTSRHL
  747. // SCBTSRLH
  748. // SCBTSRLL
  749. // SCCNTHH
  750. // SCCNTHL
  751. // SCCNTLH
  752. // SCCNTLL
  753. // SCIRQS
  754. IRQSBO = 4; // Backoff Slot Counter IRQ
  755. IRQSOF = 3; // Symbol Counter Overflow IRQ
  756. IRQSCP = 0; // Compare Unit 3 Compare Match IRQ
  757. // SCIRQM
  758. IRQMBO = 4; // Backoff Slot Counter IRQ enable
  759. IRQMOF = 3; // Symbol Counter Overflow IRQ enable
  760. IRQMCP = 0; // Symbol Counter Compare Match 3 IRQ enable
  761. // SCSR
  762. SCBSY = 0; // Symbol Counter busy
  763. // SCCR1
  764. SCENBO = 0; // Backoff Slot Counter enable
  765. // SCCR0
  766. SCRES = 7; // Symbol Counter Synchronization
  767. SCMBTS = 6; // Manual Beacon Timestamp
  768. SCEN = 5; // Symbol Counter enable
  769. SCCKSEL = 4; // Symbol Counter Clock Source select
  770. SCTSE = 3; // Symbol Counter Automatic Timestamping enable
  771. SCCMP = 0; // Symbol Counter Compare Unit 3 Mode select
  772. // EECR
  773. EEPM = 4; // EEPROM Programming Mode
  774. EERIE = 3; // EEPROM Ready Interrupt Enable
  775. EEMPE = 2; // EEPROM Master Write Enable
  776. EEPE = 1; // EEPROM Programming Enable
  777. EERE = 0; // EEPROM Read Enable
  778. // OCDR
  779. // MCUCR
  780. JTD = 7; // JTAG Interface Disable
  781. // MCUSR
  782. JTRF = 4; // JTAG Reset Flag
  783. // EICRA
  784. ISC3 = 6; // External Interrupt 3 Sense Control Bit
  785. ISC2 = 4; // External Interrupt 2 Sense Control Bit
  786. ISC1 = 2; // External Interrupt 1 Sense Control Bit
  787. ISC0 = 0; // External Interrupt 0 Sense Control Bit
  788. // EICRB
  789. ISC7 = 6; // External Interrupt 7 Sense Control Bit
  790. ISC6 = 4; // External Interrupt 6 Sense Control Bit
  791. ISC5 = 2; // External Interrupt 5 Sense Control Bit
  792. ISC4 = 0; // External Interrupt 4 Sense Control Bit
  793. // EIMSK
  794. INT = 0; // External Interrupt Request Enable
  795. // EIFR
  796. INTF = 0; // External Interrupt Flag
  797. // PCMSK2
  798. PCINT = 0; // Pin Change Enable Mask
  799. // PCMSK1
  800. // PCIFR
  801. PCIF = 0; // Pin Change Interrupt Flags
  802. // PCICR
  803. PCIE = 0; // Pin Change Interrupt Enables
  804. // ADMUX
  805. REFS = 6; // Reference Selection Bits
  806. ADLAR = 5; // ADC Left Adjust Result
  807. MUX = 0; // Analog Channel and Gain Selection Bits
  808. // ADCSRA
  809. ADEN = 7; // ADC Enable
  810. ADSC = 6; // ADC Start Conversion
  811. ADATE = 5; // ADC Auto Trigger Enable
  812. ADIF = 4; // ADC Interrupt Flag
  813. ADIE = 3; // ADC Interrupt Enable
  814. ADPS = 0; // ADC Prescaler Select Bits
  815. // ADCSRB
  816. AVDDOK = 7; // AVDD Supply Voltage OK
  817. REFOK = 5; // Reference Voltage OK
  818. ACCH = 4; // Analog Channel Change
  819. MUX5 = 3; // Analog Channel and Gain Selection Bits
  820. ADTS = 0; // ADC Auto Trigger Source
  821. // ADCSRC
  822. ADTHT = 6; // ADC Track-and-Hold Time
  823. Res0 = 5; // Reserved
  824. ADSUT = 0; // ADC Start-up Time
  825. // DIDR2
  826. ADC15D = 7; // Reserved Bits
  827. ADC14D = 6; // Reserved Bits
  828. ADC13D = 5; // Reserved Bits
  829. ADC12D = 4; // Reserved Bits
  830. ADC11D = 3; // Reserved Bits
  831. ADC10D = 2; // Reserved Bits
  832. ADC9D = 1; // Reserved Bits
  833. ADC8D = 0; // Reserved Bits
  834. // DIDR0
  835. ADC7D = 7; // Disable ADC7:0 Digital Input
  836. ADC6D = 6; // Disable ADC7:0 Digital Input
  837. ADC5D = 5; // Disable ADC7:0 Digital Input
  838. ADC4D = 4; // Disable ADC7:0 Digital Input
  839. ADC3D = 3; // Disable ADC7:0 Digital Input
  840. ADC2D = 2; // Disable ADC7:0 Digital Input
  841. ADC1D = 1; // Disable ADC7:0 Digital Input
  842. ADC0D = 0; // Disable ADC7:0 Digital Input
  843. // SPMCSR
  844. SPMIE = 7; // SPM Interrupt Enable
  845. RWWSB = 6; // Read While Write Section Busy
  846. SIGRD = 5; // Signature Row Read
  847. RWWSRE = 4; // Read While Write Section Read Enable
  848. BLBSET = 3; // Boot Lock Bit Set
  849. PGWRT = 2; // Page Write
  850. PGERS = 1; // Page Erase
  851. SPMEN = 0; // Store Program Memory Enable
  852. // SREG
  853. I = 7; // Global Interrupt Enable
  854. T = 6; // Bit Copy Storage
  855. H = 5; // Half Carry Flag
  856. S = 4; // Sign Bit
  857. V = 3; // Two's Complement Overflow Flag
  858. N = 2; // Negative Flag
  859. Z = 1; // Zero Flag
  860. C = 0; // Carry Flag
  861. // MCUCR
  862. PUD = 4; // Pull-up Disable
  863. IVSEL = 1; // Interrupt Vector Select
  864. IVCE = 0; // Interrupt Vector Change Enable
  865. // MCUSR
  866. WDRF = 3; // Watchdog Reset Flag
  867. BORF = 2; // Brown-out Reset Flag
  868. EXTRF = 1; // External Reset Flag
  869. PORF = 0; // Power-on Reset Flag
  870. // OSCCAL
  871. CAL = 0; // Oscillator Calibration Tuning Value
  872. // CLKPR
  873. CLKPCE = 7; // Clock Prescaler Change Enable
  874. CLKPS = 0; // Clock Prescaler Select Bits
  875. // SMCR
  876. SM = 1; // Sleep Mode Select bits
  877. SE = 0; // Sleep Enable
  878. // RAMPZ
  879. // GPIOR2
  880. GPIOR = 0; // General Purpose I/O Register 2 Value
  881. // GPIOR1
  882. // GPIOR0
  883. GPIOR07 = 7; // General Purpose I/O Register 0 Value
  884. GPIOR06 = 6; // General Purpose I/O Register 0 Value
  885. GPIOR05 = 5; // General Purpose I/O Register 0 Value
  886. GPIOR04 = 4; // General Purpose I/O Register 0 Value
  887. GPIOR03 = 3; // General Purpose I/O Register 0 Value
  888. GPIOR02 = 2; // General Purpose I/O Register 0 Value
  889. GPIOR01 = 1; // General Purpose I/O Register 0 Value
  890. GPIOR00 = 0; // General Purpose I/O Register 0 Value
  891. // PRR2
  892. PRRAM = 0; // Power Reduction SRAMs
  893. // PRR1
  894. PRTRX24 = 6; // Power Reduction Transceiver
  895. PRTIM5 = 5; // Power Reduction Timer/Counter5
  896. PRTIM4 = 4; // Power Reduction Timer/Counter4
  897. PRTIM3 = 3; // Power Reduction Timer/Counter3
  898. PRUSART = 0; // Reserved
  899. // PRR0
  900. PRTWI = 7; // Power Reduction TWI
  901. PRTIM2 = 6; // Power Reduction Timer/Counter2
  902. PRTIM0 = 5; // Power Reduction Timer/Counter0
  903. PRPGA = 4; // Power Reduction PGA
  904. PRTIM1 = 3; // Power Reduction Timer/Counter1
  905. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  906. PRUSART0 = 1; // Power Reduction USART
  907. PRADC = 0; // Power Reduction ADC
  908. // NEMCR
  909. ENEAM = 6; // Enable Extended Address Mode for Extra Rows
  910. AEAM = 4; // Address for Extended Address Mode of Extra Rows
  911. // BGCR
  912. BGCAL_FINE = 3; // Fine Calibration Bits
  913. BGCAL = 0; // Coarse Calibration Bits
  914. // TRXPR
  915. SLPTR = 1; // Multi-purpose Transceiver Control Bit
  916. TRXRST = 0; // Force Transceiver Reset
  917. // DRTRAM0
  918. DRTSWOK = 5; // DRT Switch OK
  919. ENDRT = 4; // Enable SRAM Data Retention
  920. // DRTRAM1
  921. // DRTRAM2
  922. // DRTRAM3
  923. // LLDRL
  924. // LLDRH
  925. // LLCR
  926. LLDONE = 5; // Calibration Done
  927. LLCOMP = 4; // Comparator Output
  928. LLCAL = 3; // Calibration Active
  929. LLTCO = 2; // Temperature Coefficient of Current Source
  930. LLSHORT = 1; // Short Lower Calibration Circuit
  931. LLENCAL = 0; // Enable Automatic Calibration
  932. // DPDS0
  933. PFDRV = 6; // Driver Strength Port F
  934. PEDRV = 4; // Driver Strength Port E
  935. PDDRV = 2; // Driver Strength Port D
  936. PBDRV = 0; // Driver Strength Port B
  937. // DPDS1
  938. PGDRV = 0; // Driver Strength Port G
  939. // MCUCR
  940. // UCSR0A
  941. // UCSR0B
  942. // UCSR0C
  943. UDORD0 = 2; // Data Order
  944. UCPHA0 = 1; // Clock Phase
  945. // UCSR1A
  946. // UCSR1B
  947. // UCSR1C
  948. UDORD1 = 2; // Data Order
  949. UCPHA1 = 1; // Clock Phase
  950. implementation
  951. {$i avrcommon.inc}
  952. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  953. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  954. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  955. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 4 External Interrupt Request 3
  956. procedure INT4_ISR; external name 'INT4_ISR'; // Interrupt 5 External Interrupt Request 4
  957. procedure INT5_ISR; external name 'INT5_ISR'; // Interrupt 6 External Interrupt Request 5
  958. procedure INT6_ISR; external name 'INT6_ISR'; // Interrupt 7 External Interrupt Request 6
  959. procedure INT7_ISR; external name 'INT7_ISR'; // Interrupt 8 External Interrupt Request 7
  960. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 9 Pin Change Interrupt Request 0
  961. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 10 Pin Change Interrupt Request 1
  962. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 11 Pin Change Interrupt Request 2
  963. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 12 Watchdog Time-out Interrupt
  964. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 13 Timer/Counter2 Compare Match A
  965. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 14 Timer/Counter2 Compare Match B
  966. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 15 Timer/Counter2 Overflow
  967. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 16 Timer/Counter1 Capture Event
  968. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 17 Timer/Counter1 Compare Match A
  969. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 18 Timer/Counter1 Compare Match B
  970. procedure TIMER1_COMPC_ISR; external name 'TIMER1_COMPC_ISR'; // Interrupt 19 Timer/Counter1 Compare Match C
  971. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 20 Timer/Counter1 Overflow
  972. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 21 Timer/Counter0 Compare Match A
  973. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 22 Timer/Counter0 Compare Match B
  974. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 23 Timer/Counter0 Overflow
  975. procedure SPI_STC_ISR; external name 'SPI_STC_ISR'; // Interrupt 24 SPI Serial Transfer Complete
  976. procedure USART0_RX_ISR; external name 'USART0_RX_ISR'; // Interrupt 25 USART0, Rx Complete
  977. procedure USART0_UDRE_ISR; external name 'USART0_UDRE_ISR'; // Interrupt 26 USART0 Data register Empty
  978. procedure USART0_TX_ISR; external name 'USART0_TX_ISR'; // Interrupt 27 USART0, Tx Complete
  979. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 28 Analog Comparator
  980. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 29 ADC Conversion Complete
  981. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 30 EEPROM Ready
  982. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 31 Timer/Counter3 Capture Event
  983. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 32 Timer/Counter3 Compare Match A
  984. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 33 Timer/Counter3 Compare Match B
  985. procedure TIMER3_COMPC_ISR; external name 'TIMER3_COMPC_ISR'; // Interrupt 34 Timer/Counter3 Compare Match C
  986. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 35 Timer/Counter3 Overflow
  987. procedure USART1_RX_ISR; external name 'USART1_RX_ISR'; // Interrupt 36 USART1, Rx Complete
  988. procedure USART1_UDRE_ISR; external name 'USART1_UDRE_ISR'; // Interrupt 37 USART1 Data register Empty
  989. procedure USART1_TX_ISR; external name 'USART1_TX_ISR'; // Interrupt 38 USART1, Tx Complete
  990. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 39 2-wire Serial Interface
  991. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 40 Store Program Memory Read
  992. procedure TIMER4_CAPT_ISR; external name 'TIMER4_CAPT_ISR'; // Interrupt 41 Timer/Counter4 Capture Event
  993. procedure TIMER4_COMPA_ISR; external name 'TIMER4_COMPA_ISR'; // Interrupt 42 Timer/Counter4 Compare Match A
  994. procedure TIMER4_COMPB_ISR; external name 'TIMER4_COMPB_ISR'; // Interrupt 43 Timer/Counter4 Compare Match B
  995. procedure TIMER4_COMPC_ISR; external name 'TIMER4_COMPC_ISR'; // Interrupt 44 Timer/Counter4 Compare Match C
  996. procedure TIMER4_OVF_ISR; external name 'TIMER4_OVF_ISR'; // Interrupt 45 Timer/Counter4 Overflow
  997. procedure TIMER5_CAPT_ISR; external name 'TIMER5_CAPT_ISR'; // Interrupt 46 Timer/Counter5 Capture Event
  998. procedure TIMER5_COMPA_ISR; external name 'TIMER5_COMPA_ISR'; // Interrupt 47 Timer/Counter5 Compare Match A
  999. procedure TIMER5_COMPB_ISR; external name 'TIMER5_COMPB_ISR'; // Interrupt 48 Timer/Counter5 Compare Match B
  1000. procedure TIMER5_COMPC_ISR; external name 'TIMER5_COMPC_ISR'; // Interrupt 49 Timer/Counter5 Compare Match C
  1001. procedure TIMER5_OVF_ISR; external name 'TIMER5_OVF_ISR'; // Interrupt 50 Timer/Counter5 Overflow
  1002. procedure USART2_RX_ISR; external name 'USART2_RX_ISR'; // Interrupt 51 USART2, Rx Complete
  1003. procedure USART2_UDRE_ISR; external name 'USART2_UDRE_ISR'; // Interrupt 52 USART2 Data register Empty
  1004. procedure USART2_TX_ISR; external name 'USART2_TX_ISR'; // Interrupt 53 USART2, Tx Complete
  1005. procedure USART3_RX_ISR; external name 'USART3_RX_ISR'; // Interrupt 54 USART3, Rx Complete
  1006. procedure USART3_UDRE_ISR; external name 'USART3_UDRE_ISR'; // Interrupt 55 USART3 Data register Empty
  1007. procedure USART3_TX_ISR; external name 'USART3_TX_ISR'; // Interrupt 56 USART3, Tx Complete
  1008. procedure TRX24_PLL_LOCK_ISR; external name 'TRX24_PLL_LOCK_ISR'; // Interrupt 57 TRX24 - PLL lock interrupt
  1009. procedure TRX24_PLL_UNLOCK_ISR; external name 'TRX24_PLL_UNLOCK_ISR'; // Interrupt 58 TRX24 - PLL unlock interrupt
  1010. procedure TRX24_RX_START_ISR; external name 'TRX24_RX_START_ISR'; // Interrupt 59 TRX24 - Receive start interrupt
  1011. procedure TRX24_RX_END_ISR; external name 'TRX24_RX_END_ISR'; // Interrupt 60 TRX24 - RX_END interrupt
  1012. procedure TRX24_CCA_ED_DONE_ISR; external name 'TRX24_CCA_ED_DONE_ISR'; // Interrupt 61 TRX24 - CCA/ED done interrupt
  1013. procedure TRX24_XAH_AMI_ISR; external name 'TRX24_XAH_AMI_ISR'; // Interrupt 62 TRX24 - XAH - AMI
  1014. procedure TRX24_TX_END_ISR; external name 'TRX24_TX_END_ISR'; // Interrupt 63 TRX24 - TX_END interrupt
  1015. procedure TRX24_AWAKE_ISR; external name 'TRX24_AWAKE_ISR'; // Interrupt 64 TRX24 AWAKE - tranceiver is reaching state TRX_OFF
  1016. procedure SCNT_CMP1_ISR; external name 'SCNT_CMP1_ISR'; // Interrupt 65 Symbol counter - compare match 1 interrupt
  1017. procedure SCNT_CMP2_ISR; external name 'SCNT_CMP2_ISR'; // Interrupt 66 Symbol counter - compare match 2 interrupt
  1018. procedure SCNT_CMP3_ISR; external name 'SCNT_CMP3_ISR'; // Interrupt 67 Symbol counter - compare match 3 interrupt
  1019. procedure SCNT_OVFL_ISR; external name 'SCNT_OVFL_ISR'; // Interrupt 68 Symbol counter - overflow interrupt
  1020. procedure SCNT_BACKOFF_ISR; external name 'SCNT_BACKOFF_ISR'; // Interrupt 69 Symbol counter - backoff interrupt
  1021. procedure AES_READY_ISR; external name 'AES_READY_ISR'; // Interrupt 70 AES engine ready interrupt
  1022. procedure BAT_LOW_ISR; external name 'BAT_LOW_ISR'; // Interrupt 71 Battery monitor indicates supply voltage below threshold
  1023. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  1024. asm
  1025. jmp __dtors_end
  1026. jmp INT0_ISR
  1027. jmp INT1_ISR
  1028. jmp INT2_ISR
  1029. jmp INT3_ISR
  1030. jmp INT4_ISR
  1031. jmp INT5_ISR
  1032. jmp INT6_ISR
  1033. jmp INT7_ISR
  1034. jmp PCINT0_ISR
  1035. jmp PCINT1_ISR
  1036. jmp PCINT2_ISR
  1037. jmp WDT_ISR
  1038. jmp TIMER2_COMPA_ISR
  1039. jmp TIMER2_COMPB_ISR
  1040. jmp TIMER2_OVF_ISR
  1041. jmp TIMER1_CAPT_ISR
  1042. jmp TIMER1_COMPA_ISR
  1043. jmp TIMER1_COMPB_ISR
  1044. jmp TIMER1_COMPC_ISR
  1045. jmp TIMER1_OVF_ISR
  1046. jmp TIMER0_COMPA_ISR
  1047. jmp TIMER0_COMPB_ISR
  1048. jmp TIMER0_OVF_ISR
  1049. jmp SPI_STC_ISR
  1050. jmp USART0_RX_ISR
  1051. jmp USART0_UDRE_ISR
  1052. jmp USART0_TX_ISR
  1053. jmp ANALOG_COMP_ISR
  1054. jmp ADC_ISR
  1055. jmp EE_READY_ISR
  1056. jmp TIMER3_CAPT_ISR
  1057. jmp TIMER3_COMPA_ISR
  1058. jmp TIMER3_COMPB_ISR
  1059. jmp TIMER3_COMPC_ISR
  1060. jmp TIMER3_OVF_ISR
  1061. jmp USART1_RX_ISR
  1062. jmp USART1_UDRE_ISR
  1063. jmp USART1_TX_ISR
  1064. jmp TWI_ISR
  1065. jmp SPM_READY_ISR
  1066. jmp TIMER4_CAPT_ISR
  1067. jmp TIMER4_COMPA_ISR
  1068. jmp TIMER4_COMPB_ISR
  1069. jmp TIMER4_COMPC_ISR
  1070. jmp TIMER4_OVF_ISR
  1071. jmp TIMER5_CAPT_ISR
  1072. jmp TIMER5_COMPA_ISR
  1073. jmp TIMER5_COMPB_ISR
  1074. jmp TIMER5_COMPC_ISR
  1075. jmp TIMER5_OVF_ISR
  1076. jmp USART2_RX_ISR
  1077. jmp USART2_UDRE_ISR
  1078. jmp USART2_TX_ISR
  1079. jmp USART3_RX_ISR
  1080. jmp USART3_UDRE_ISR
  1081. jmp USART3_TX_ISR
  1082. jmp TRX24_PLL_LOCK_ISR
  1083. jmp TRX24_PLL_UNLOCK_ISR
  1084. jmp TRX24_RX_START_ISR
  1085. jmp TRX24_RX_END_ISR
  1086. jmp TRX24_CCA_ED_DONE_ISR
  1087. jmp TRX24_XAH_AMI_ISR
  1088. jmp TRX24_TX_END_ISR
  1089. jmp TRX24_AWAKE_ISR
  1090. jmp SCNT_CMP1_ISR
  1091. jmp SCNT_CMP2_ISR
  1092. jmp SCNT_CMP3_ISR
  1093. jmp SCNT_OVFL_ISR
  1094. jmp SCNT_BACKOFF_ISR
  1095. jmp AES_READY_ISR
  1096. jmp BAT_LOW_ISR
  1097. .weak INT0_ISR
  1098. .weak INT1_ISR
  1099. .weak INT2_ISR
  1100. .weak INT3_ISR
  1101. .weak INT4_ISR
  1102. .weak INT5_ISR
  1103. .weak INT6_ISR
  1104. .weak INT7_ISR
  1105. .weak PCINT0_ISR
  1106. .weak PCINT1_ISR
  1107. .weak PCINT2_ISR
  1108. .weak WDT_ISR
  1109. .weak TIMER2_COMPA_ISR
  1110. .weak TIMER2_COMPB_ISR
  1111. .weak TIMER2_OVF_ISR
  1112. .weak TIMER1_CAPT_ISR
  1113. .weak TIMER1_COMPA_ISR
  1114. .weak TIMER1_COMPB_ISR
  1115. .weak TIMER1_COMPC_ISR
  1116. .weak TIMER1_OVF_ISR
  1117. .weak TIMER0_COMPA_ISR
  1118. .weak TIMER0_COMPB_ISR
  1119. .weak TIMER0_OVF_ISR
  1120. .weak SPI_STC_ISR
  1121. .weak USART0_RX_ISR
  1122. .weak USART0_UDRE_ISR
  1123. .weak USART0_TX_ISR
  1124. .weak ANALOG_COMP_ISR
  1125. .weak ADC_ISR
  1126. .weak EE_READY_ISR
  1127. .weak TIMER3_CAPT_ISR
  1128. .weak TIMER3_COMPA_ISR
  1129. .weak TIMER3_COMPB_ISR
  1130. .weak TIMER3_COMPC_ISR
  1131. .weak TIMER3_OVF_ISR
  1132. .weak USART1_RX_ISR
  1133. .weak USART1_UDRE_ISR
  1134. .weak USART1_TX_ISR
  1135. .weak TWI_ISR
  1136. .weak SPM_READY_ISR
  1137. .weak TIMER4_CAPT_ISR
  1138. .weak TIMER4_COMPA_ISR
  1139. .weak TIMER4_COMPB_ISR
  1140. .weak TIMER4_COMPC_ISR
  1141. .weak TIMER4_OVF_ISR
  1142. .weak TIMER5_CAPT_ISR
  1143. .weak TIMER5_COMPA_ISR
  1144. .weak TIMER5_COMPB_ISR
  1145. .weak TIMER5_COMPC_ISR
  1146. .weak TIMER5_OVF_ISR
  1147. .weak USART2_RX_ISR
  1148. .weak USART2_UDRE_ISR
  1149. .weak USART2_TX_ISR
  1150. .weak USART3_RX_ISR
  1151. .weak USART3_UDRE_ISR
  1152. .weak USART3_TX_ISR
  1153. .weak TRX24_PLL_LOCK_ISR
  1154. .weak TRX24_PLL_UNLOCK_ISR
  1155. .weak TRX24_RX_START_ISR
  1156. .weak TRX24_RX_END_ISR
  1157. .weak TRX24_CCA_ED_DONE_ISR
  1158. .weak TRX24_XAH_AMI_ISR
  1159. .weak TRX24_TX_END_ISR
  1160. .weak TRX24_AWAKE_ISR
  1161. .weak SCNT_CMP1_ISR
  1162. .weak SCNT_CMP2_ISR
  1163. .weak SCNT_CMP3_ISR
  1164. .weak SCNT_OVFL_ISR
  1165. .weak SCNT_BACKOFF_ISR
  1166. .weak AES_READY_ISR
  1167. .weak BAT_LOW_ISR
  1168. .set INT0_ISR, Default_IRQ_handler
  1169. .set INT1_ISR, Default_IRQ_handler
  1170. .set INT2_ISR, Default_IRQ_handler
  1171. .set INT3_ISR, Default_IRQ_handler
  1172. .set INT4_ISR, Default_IRQ_handler
  1173. .set INT5_ISR, Default_IRQ_handler
  1174. .set INT6_ISR, Default_IRQ_handler
  1175. .set INT7_ISR, Default_IRQ_handler
  1176. .set PCINT0_ISR, Default_IRQ_handler
  1177. .set PCINT1_ISR, Default_IRQ_handler
  1178. .set PCINT2_ISR, Default_IRQ_handler
  1179. .set WDT_ISR, Default_IRQ_handler
  1180. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  1181. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  1182. .set TIMER2_OVF_ISR, Default_IRQ_handler
  1183. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  1184. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  1185. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  1186. .set TIMER1_COMPC_ISR, Default_IRQ_handler
  1187. .set TIMER1_OVF_ISR, Default_IRQ_handler
  1188. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  1189. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  1190. .set TIMER0_OVF_ISR, Default_IRQ_handler
  1191. .set SPI_STC_ISR, Default_IRQ_handler
  1192. .set USART0_RX_ISR, Default_IRQ_handler
  1193. .set USART0_UDRE_ISR, Default_IRQ_handler
  1194. .set USART0_TX_ISR, Default_IRQ_handler
  1195. .set ANALOG_COMP_ISR, Default_IRQ_handler
  1196. .set ADC_ISR, Default_IRQ_handler
  1197. .set EE_READY_ISR, Default_IRQ_handler
  1198. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  1199. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  1200. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  1201. .set TIMER3_COMPC_ISR, Default_IRQ_handler
  1202. .set TIMER3_OVF_ISR, Default_IRQ_handler
  1203. .set USART1_RX_ISR, Default_IRQ_handler
  1204. .set USART1_UDRE_ISR, Default_IRQ_handler
  1205. .set USART1_TX_ISR, Default_IRQ_handler
  1206. .set TWI_ISR, Default_IRQ_handler
  1207. .set SPM_READY_ISR, Default_IRQ_handler
  1208. .set TIMER4_CAPT_ISR, Default_IRQ_handler
  1209. .set TIMER4_COMPA_ISR, Default_IRQ_handler
  1210. .set TIMER4_COMPB_ISR, Default_IRQ_handler
  1211. .set TIMER4_COMPC_ISR, Default_IRQ_handler
  1212. .set TIMER4_OVF_ISR, Default_IRQ_handler
  1213. .set TIMER5_CAPT_ISR, Default_IRQ_handler
  1214. .set TIMER5_COMPA_ISR, Default_IRQ_handler
  1215. .set TIMER5_COMPB_ISR, Default_IRQ_handler
  1216. .set TIMER5_COMPC_ISR, Default_IRQ_handler
  1217. .set TIMER5_OVF_ISR, Default_IRQ_handler
  1218. .set USART2_RX_ISR, Default_IRQ_handler
  1219. .set USART2_UDRE_ISR, Default_IRQ_handler
  1220. .set USART2_TX_ISR, Default_IRQ_handler
  1221. .set USART3_RX_ISR, Default_IRQ_handler
  1222. .set USART3_UDRE_ISR, Default_IRQ_handler
  1223. .set USART3_TX_ISR, Default_IRQ_handler
  1224. .set TRX24_PLL_LOCK_ISR, Default_IRQ_handler
  1225. .set TRX24_PLL_UNLOCK_ISR, Default_IRQ_handler
  1226. .set TRX24_RX_START_ISR, Default_IRQ_handler
  1227. .set TRX24_RX_END_ISR, Default_IRQ_handler
  1228. .set TRX24_CCA_ED_DONE_ISR, Default_IRQ_handler
  1229. .set TRX24_XAH_AMI_ISR, Default_IRQ_handler
  1230. .set TRX24_TX_END_ISR, Default_IRQ_handler
  1231. .set TRX24_AWAKE_ISR, Default_IRQ_handler
  1232. .set SCNT_CMP1_ISR, Default_IRQ_handler
  1233. .set SCNT_CMP2_ISR, Default_IRQ_handler
  1234. .set SCNT_CMP3_ISR, Default_IRQ_handler
  1235. .set SCNT_OVFL_ISR, Default_IRQ_handler
  1236. .set SCNT_BACKOFF_ISR, Default_IRQ_handler
  1237. .set AES_READY_ISR, Default_IRQ_handler
  1238. .set BAT_LOW_ISR, Default_IRQ_handler
  1239. end;
  1240. end.