atmega16.pp 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. unit ATmega16;
  2. interface
  3. var
  4. // TIMER_COUNTER_0
  5. TCCR0 : byte absolute $00+$53; // Timer/Counter Control Register
  6. TCNT0 : byte absolute $00+$52; // Timer/Counter Register
  7. OCR0 : byte absolute $00+$5C; // Output Compare Register
  8. TIMSK : byte absolute $00+$59; // Timer/Counter Interrupt Mask Register
  9. TIFR : byte absolute $00+$58; // Timer/Counter Interrupt Flag register
  10. SFIOR : byte absolute $00+$50; // Special Function IO Register
  11. // TIMER_COUNTER_1
  12. TCCR1A : byte absolute $00+$4F; // Timer/Counter1 Control Register A
  13. TCCR1B : byte absolute $00+$4E; // Timer/Counter1 Control Register B
  14. TCNT1 : word absolute $00+$4C; // Timer/Counter1 Bytes
  15. TCNT1L : byte absolute $00+$4C; // Timer/Counter1 Bytes
  16. TCNT1H : byte absolute $00+$4C+1; // Timer/Counter1 Bytes
  17. OCR1A : word absolute $00+$4A; // Timer/Counter1 Output Compare Register Bytes
  18. OCR1AL : byte absolute $00+$4A; // Timer/Counter1 Output Compare Register Bytes
  19. OCR1AH : byte absolute $00+$4A+1; // Timer/Counter1 Output Compare Register Bytes
  20. OCR1B : word absolute $00+$48; // Timer/Counter1 Output Compare Register Bytes
  21. OCR1BL : byte absolute $00+$48; // Timer/Counter1 Output Compare Register Bytes
  22. OCR1BH : byte absolute $00+$48+1; // Timer/Counter1 Output Compare Register Bytes
  23. ICR1 : word absolute $00+$46; // Timer/Counter1 Input Capture Register Bytes
  24. ICR1L : byte absolute $00+$46; // Timer/Counter1 Input Capture Register Bytes
  25. ICR1H : byte absolute $00+$46+1; // Timer/Counter1 Input Capture Register Bytes
  26. // EXTERNAL_INTERRUPT
  27. GICR : byte absolute $00+$5B; // General Interrupt Control Register
  28. GIFR : byte absolute $00+$5A; // General Interrupt Flag Register
  29. MCUCR : byte absolute $00+$55; // General Interrupt Control Register
  30. MCUCSR : byte absolute $00+$54; // MCU Control And Status Register
  31. // EEPROM
  32. EEAR : word absolute $00+$3E; // EEPROM Address Register Bytes
  33. EEARL : byte absolute $00+$3E; // EEPROM Address Register Bytes
  34. EEARH : byte absolute $00+$3E+1; // EEPROM Address Register Bytes
  35. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  36. EECR : byte absolute $00+$3C; // EEPROM Control Register
  37. // CPU
  38. SREG : byte absolute $00+$5F; // Status Register
  39. SP : word absolute $00+$5D; // Stack Pointer
  40. SPL : byte absolute $00+$5D; // Stack Pointer
  41. SPH : byte absolute $00+$5D+1; // Stack Pointer
  42. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Value
  43. // TIMER_COUNTER_2
  44. TCCR2 : byte absolute $00+$45; // Timer/Counter2 Control Register
  45. TCNT2 : byte absolute $00+$44; // Timer/Counter2
  46. OCR2 : byte absolute $00+$43; // Timer/Counter2 Output Compare Register
  47. ASSR : byte absolute $00+$42; // Asynchronous Status Register
  48. // SPI
  49. SPDR : byte absolute $00+$2F; // SPI Data Register
  50. SPSR : byte absolute $00+$2E; // SPI Status Register
  51. SPCR : byte absolute $00+$2D; // SPI Control Register
  52. // USART
  53. UDR : byte absolute $00+$2C; // USART I/O Data Register
  54. UCSRA : byte absolute $00+$2B; // USART Control and Status Register A
  55. UCSRB : byte absolute $00+$2A; // USART Control and Status Register B
  56. UCSRC : byte absolute $00+$40; // USART Control and Status Register C
  57. UBRRH : byte absolute $00+$40; // USART Baud Rate Register Hight Byte
  58. UBRRL : byte absolute $00+$29; // USART Baud Rate Register Low Byte
  59. // TWI
  60. TWBR : byte absolute $00+$20; // TWI Bit Rate register
  61. TWCR : byte absolute $00+$56; // TWI Control Register
  62. TWSR : byte absolute $00+$21; // TWI Status Register
  63. TWDR : byte absolute $00+$23; // TWI Data register
  64. TWAR : byte absolute $00+$22; // TWI (Slave) Address register
  65. // ANALOG_COMPARATOR
  66. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  67. // AD_CONVERTER
  68. ADMUX : byte absolute $00+$27; // The ADC multiplexer Selection Register
  69. ADCSRA : byte absolute $00+$26; // The ADC Control and Status register
  70. ADC : word absolute $00+$24; // ADC Data Register Bytes
  71. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  72. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  73. // JTAG
  74. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  75. // BOOT_LOAD
  76. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  77. // PORTA
  78. PORTA : byte absolute $00+$3B; // Port A Data Register
  79. DDRA : byte absolute $00+$3A; // Port A Data Direction Register
  80. PINA : byte absolute $00+$39; // Port A Input Pins
  81. // PORTB
  82. PORTB : byte absolute $00+$38; // Port B Data Register
  83. DDRB : byte absolute $00+$37; // Port B Data Direction Register
  84. PINB : byte absolute $00+$36; // Port B Input Pins
  85. // PORTC
  86. PORTC : byte absolute $00+$35; // Port C Data Register
  87. DDRC : byte absolute $00+$34; // Port C Data Direction Register
  88. PINC : byte absolute $00+$33; // Port C Input Pins
  89. // PORTD
  90. PORTD : byte absolute $00+$32; // Port D Data Register
  91. DDRD : byte absolute $00+$31; // Port D Data Direction Register
  92. PIND : byte absolute $00+$30; // Port D Input Pins
  93. // WATCHDOG
  94. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  95. const
  96. // TCCR0
  97. FOC0 = 7; // Force Output Compare
  98. WGM00 = 6; // Waveform Generation Mode 0
  99. COM0 = 4; // Compare Match Output Modes
  100. WGM01 = 3; // Waveform Generation Mode 1
  101. CS0 = 0; // Clock Selects
  102. // TIMSK
  103. OCIE0 = 1; // Timer/Counter0 Output Compare Match Interrupt register
  104. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  105. // TIFR
  106. OCF0 = 1; // Output Compare Flag 0
  107. TOV0 = 0; // Timer/Counter0 Overflow Flag
  108. // SFIOR
  109. PSR10 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  110. // TIMSK
  111. TICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  112. OCIE1A = 4; // Timer/Counter1 Output CompareA Match Interrupt Enable
  113. OCIE1B = 3; // Timer/Counter1 Output CompareB Match Interrupt Enable
  114. TOIE1 = 2; // Timer/Counter1 Overflow Interrupt Enable
  115. // TIFR
  116. ICF1 = 5; // Input Capture Flag 1
  117. OCF1A = 4; // Output Compare Flag 1A
  118. OCF1B = 3; // Output Compare Flag 1B
  119. TOV1 = 2; // Timer/Counter1 Overflow Flag
  120. // TCCR1A
  121. COM1A = 6; // Compare Output Mode 1A, bits
  122. COM1B = 4; // Compare Output Mode 1B, bits
  123. FOC1A = 3; // Force Output Compare 1A
  124. FOC1B = 2; // Force Output Compare 1B
  125. WGM1 = 0; // Waveform Generation Mode
  126. // TCCR1B
  127. ICNC1 = 7; // Input Capture 1 Noise Canceler
  128. ICES1 = 6; // Input Capture 1 Edge Select
  129. CS1 = 0; // Prescaler source of Timer/Counter 1
  130. // GICR
  131. INT = 6; // External Interrupt Request 1 Enable
  132. INT2 = 5; // External Interrupt Request 2 Enable
  133. IVSEL = 1; // Interrupt Vector Select
  134. IVCE = 0; // Interrupt Vector Change Enable
  135. // GIFR
  136. INTF = 6; // External Interrupt Flags
  137. INTF2 = 5; // External Interrupt Flag 2
  138. // MCUCR
  139. ISC1 = 2; // Interrupt Sense Control 1 Bits
  140. ISC0 = 0; // Interrupt Sense Control 0 Bits
  141. // MCUCSR
  142. ISC2 = 6; // Interrupt Sense Control 2
  143. // EECR
  144. EERIE = 3; // EEPROM Ready Interrupt Enable
  145. EEMWE = 2; // EEPROM Master Write Enable
  146. EEWE = 1; // EEPROM Write Enable
  147. EERE = 0; // EEPROM Read Enable
  148. // SREG
  149. I = 7; // Global Interrupt Enable
  150. T = 6; // Bit Copy Storage
  151. H = 5; // Half Carry Flag
  152. S = 4; // Sign Bit
  153. V = 3; // Two's Complement Overflow Flag
  154. N = 2; // Negative Flag
  155. Z = 1; // Zero Flag
  156. C = 0; // Carry Flag
  157. // MCUCR
  158. SM = 4; // Sleep Mode Select
  159. SE = 6; // Sleep Enable
  160. // MCUCSR
  161. JTD = 7; // JTAG Interface Disable
  162. JTRF = 4; // JTAG Reset Flag
  163. WDRF = 3; // Watchdog Reset Flag
  164. BORF = 2; // Brown-out Reset Flag
  165. EXTRF = 1; // External Reset Flag
  166. PORF = 0; // Power-on reset flag
  167. // SFIOR
  168. PUD = 2; // Pull-up Disable
  169. PSR2 = 1; // Prescaler reset
  170. // TIMSK
  171. OCIE2 = 7; // Timer/Counter2 Output Compare Match Interrupt Enable
  172. TOIE2 = 6; // Timer/Counter2 Overflow Interrupt Enable
  173. // TIFR
  174. OCF2 = 7; // Output Compare Flag 2
  175. TOV2 = 6; // Timer/Counter2 Overflow Flag
  176. // TCCR2
  177. FOC2 = 7; // Force Output Compare
  178. WGM20 = 6; // Waveform Genration Mode
  179. COM2 = 4; // Compare Output Mode bits
  180. WGM21 = 3; // Waveform Generation Mode
  181. CS2 = 0; // Clock Select bits
  182. // ASSR
  183. AS2 = 3; // Asynchronous Timer/counter2
  184. TCN2UB = 2; // Timer/Counter2 Update Busy
  185. OCR2UB = 1; // Output Compare Register2 Update Busy
  186. TCR2UB = 0; // Timer/counter Control Register2 Update Busy
  187. // SFIOR
  188. // SPSR
  189. SPIF = 7; // SPI Interrupt Flag
  190. WCOL = 6; // Write Collision Flag
  191. SPI2X = 0; // Double SPI Speed Bit
  192. // SPCR
  193. SPIE = 7; // SPI Interrupt Enable
  194. SPE = 6; // SPI Enable
  195. DORD = 5; // Data Order
  196. MSTR = 4; // Master/Slave Select
  197. CPOL = 3; // Clock polarity
  198. CPHA = 2; // Clock Phase
  199. SPR = 0; // SPI Clock Rate Selects
  200. // UCSRA
  201. RXC = 7; // USART Receive Complete
  202. TXC = 6; // USART Transmitt Complete
  203. UDRE = 5; // USART Data Register Empty
  204. FE = 4; // Framing Error
  205. DOR = 3; // Data overRun
  206. UPE = 2; // Parity Error
  207. U2X = 1; // Double the USART transmission speed
  208. MPCM = 0; // Multi-processor Communication Mode
  209. // UCSRB
  210. RXCIE = 7; // RX Complete Interrupt Enable
  211. TXCIE = 6; // TX Complete Interrupt Enable
  212. UDRIE = 5; // USART Data register Empty Interrupt Enable
  213. RXEN = 4; // Receiver Enable
  214. TXEN = 3; // Transmitter Enable
  215. UCSZ2 = 2; // Character Size
  216. RXB8 = 1; // Receive Data Bit 8
  217. TXB8 = 0; // Transmit Data Bit 8
  218. // UCSRC
  219. URSEL = 7; // Register Select
  220. UMSEL = 6; // USART Mode Select
  221. UPM = 4; // Parity Mode Bits
  222. USBS = 3; // Stop Bit Select
  223. UCSZ = 1; // Character Size
  224. UCPOL = 0; // Clock Polarity
  225. // TWCR
  226. TWINT = 7; // TWI Interrupt Flag
  227. TWEA = 6; // TWI Enable Acknowledge Bit
  228. TWSTA = 5; // TWI Start Condition Bit
  229. TWSTO = 4; // TWI Stop Condition Bit
  230. TWWC = 3; // TWI Write Collition Flag
  231. TWEN = 2; // TWI Enable Bit
  232. TWIE = 0; // TWI Interrupt Enable
  233. // TWSR
  234. TWS = 3; // TWI Status
  235. TWPS = 0; // TWI Prescaler
  236. // TWAR
  237. TWA = 1; // TWI (Slave) Address register Bits
  238. TWGCE = 0; // TWI General Call Recognition Enable Bit
  239. // SFIOR
  240. ACME = 3; // Analog Comparator Multiplexer Enable
  241. // ACSR
  242. ACD = 7; // Analog Comparator Disable
  243. ACBG = 6; // Analog Comparator Bandgap Select
  244. ACO = 5; // Analog Compare Output
  245. ACI = 4; // Analog Comparator Interrupt Flag
  246. ACIE = 3; // Analog Comparator Interrupt Enable
  247. ACIC = 2; // Analog Comparator Input Capture Enable
  248. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  249. // ADMUX
  250. REFS = 6; // Reference Selection Bits
  251. ADLAR = 5; // Left Adjust Result
  252. MUX = 0; // Analog Channel and Gain Selection Bits
  253. // ADCSRA
  254. ADEN = 7; // ADC Enable
  255. ADSC = 6; // ADC Start Conversion
  256. ADATE = 5; // When this bit is written to one,the Timer/Counter2 prescaler will be reset.The bit will be cleared by hardware after the operation is performed.Writing a zero to this bit will have no effect.This bit will always be read as zero if Timer/Counter2 is clocked by the internal CPU clock.If this bit is written when Timer/Counter2 is operating in asynchronous mode,the bit will remain one until the prescaler has been reset.
  257. ADIF = 4; // ADC Interrupt Flag
  258. ADIE = 3; // ADC Interrupt Enable
  259. ADPS = 0; // ADC Prescaler Select Bits
  260. // SFIOR
  261. ADTS = 5; // ADC Auto Trigger Sources
  262. // OCDR
  263. // MCUCSR
  264. // SPMCSR
  265. SPMIE = 7; // SPM Interrupt Enable
  266. RWWSB = 6; // Read While Write Section Busy
  267. RWWSRE = 4; // Read While Write section read enable
  268. BLBSET = 3; // Boot Lock Bit Set
  269. PGWRT = 2; // Page Write
  270. PGERS = 1; // Page Erase
  271. SPMEN = 0; // Store Program Memory Enable
  272. // WDTCR
  273. WDTOE = 4; // RW
  274. WDE = 3; // Watch Dog Enable
  275. WDP = 0; // Watch Dog Timer Prescaler bits
  276. implementation
  277. {$i avrcommon.inc}
  278. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  279. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  280. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 3 Timer/Counter2 Compare Match
  281. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 4 Timer/Counter2 Overflow
  282. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 5 Timer/Counter1 Capture Event
  283. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 6 Timer/Counter1 Compare Match A
  284. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 7 Timer/Counter1 Compare Match B
  285. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 8 Timer/Counter1 Overflow
  286. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 9 Timer/Counter0 Overflow
  287. procedure SPI_STC_ISR; external name 'SPI_STC_ISR'; // Interrupt 10 Serial Transfer Complete
  288. procedure USART_RXC_ISR; external name 'USART_RXC_ISR'; // Interrupt 11 USART, Rx Complete
  289. procedure USART_UDRE_ISR; external name 'USART_UDRE_ISR'; // Interrupt 12 USART Data Register Empty
  290. procedure USART_TXC_ISR; external name 'USART_TXC_ISR'; // Interrupt 13 USART, Tx Complete
  291. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 14 ADC Conversion Complete
  292. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 15 EEPROM Ready
  293. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 16 Analog Comparator
  294. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 17 2-wire Serial Interface
  295. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 18 External Interrupt Request 2
  296. procedure TIMER0_COMP_ISR; external name 'TIMER0_COMP_ISR'; // Interrupt 19 Timer/Counter0 Compare Match
  297. procedure SPM_RDY_ISR; external name 'SPM_RDY_ISR'; // Interrupt 20 Store Program Memory Ready
  298. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  299. asm
  300. jmp __dtors_end
  301. jmp INT0_ISR
  302. jmp INT1_ISR
  303. jmp TIMER2_COMP_ISR
  304. jmp TIMER2_OVF_ISR
  305. jmp TIMER1_CAPT_ISR
  306. jmp TIMER1_COMPA_ISR
  307. jmp TIMER1_COMPB_ISR
  308. jmp TIMER1_OVF_ISR
  309. jmp TIMER0_OVF_ISR
  310. jmp SPI_STC_ISR
  311. jmp USART_RXC_ISR
  312. jmp USART_UDRE_ISR
  313. jmp USART_TXC_ISR
  314. jmp ADC_ISR
  315. jmp EE_RDY_ISR
  316. jmp ANA_COMP_ISR
  317. jmp TWI_ISR
  318. jmp INT2_ISR
  319. jmp TIMER0_COMP_ISR
  320. jmp SPM_RDY_ISR
  321. .weak INT0_ISR
  322. .weak INT1_ISR
  323. .weak TIMER2_COMP_ISR
  324. .weak TIMER2_OVF_ISR
  325. .weak TIMER1_CAPT_ISR
  326. .weak TIMER1_COMPA_ISR
  327. .weak TIMER1_COMPB_ISR
  328. .weak TIMER1_OVF_ISR
  329. .weak TIMER0_OVF_ISR
  330. .weak SPI_STC_ISR
  331. .weak USART_RXC_ISR
  332. .weak USART_UDRE_ISR
  333. .weak USART_TXC_ISR
  334. .weak ADC_ISR
  335. .weak EE_RDY_ISR
  336. .weak ANA_COMP_ISR
  337. .weak TWI_ISR
  338. .weak INT2_ISR
  339. .weak TIMER0_COMP_ISR
  340. .weak SPM_RDY_ISR
  341. .set INT0_ISR, Default_IRQ_handler
  342. .set INT1_ISR, Default_IRQ_handler
  343. .set TIMER2_COMP_ISR, Default_IRQ_handler
  344. .set TIMER2_OVF_ISR, Default_IRQ_handler
  345. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  346. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  347. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  348. .set TIMER1_OVF_ISR, Default_IRQ_handler
  349. .set TIMER0_OVF_ISR, Default_IRQ_handler
  350. .set SPI_STC_ISR, Default_IRQ_handler
  351. .set USART_RXC_ISR, Default_IRQ_handler
  352. .set USART_UDRE_ISR, Default_IRQ_handler
  353. .set USART_TXC_ISR, Default_IRQ_handler
  354. .set ADC_ISR, Default_IRQ_handler
  355. .set EE_RDY_ISR, Default_IRQ_handler
  356. .set ANA_COMP_ISR, Default_IRQ_handler
  357. .set TWI_ISR, Default_IRQ_handler
  358. .set INT2_ISR, Default_IRQ_handler
  359. .set TIMER0_COMP_ISR, Default_IRQ_handler
  360. .set SPM_RDY_ISR, Default_IRQ_handler
  361. end;
  362. end.