atmega162.pp 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. unit ATmega162;
  2. interface
  3. var
  4. // TIMER_COUNTER_1
  5. TIMSK : byte absolute $00+$59; // Timer/Counter Interrupt Mask Register
  6. TIFR : byte absolute $00+$58; // Timer/Counter Interrupt Flag register
  7. TCCR1A : byte absolute $00+$4F; // Timer/Counter1 Control Register A
  8. TCCR1B : byte absolute $00+$4E; // Timer/Counter1 Control Register B
  9. TCNT1 : word absolute $00+$4C; // Timer/Counter1 Bytes
  10. TCNT1L : byte absolute $00+$4C; // Timer/Counter1 Bytes
  11. TCNT1H : byte absolute $00+$4C+1; // Timer/Counter1 Bytes
  12. OCR1A : word absolute $00+$4A; // Timer/Counter1 Output Compare Register A Bytes
  13. OCR1AL : byte absolute $00+$4A; // Timer/Counter1 Output Compare Register A Bytes
  14. OCR1AH : byte absolute $00+$4A+1; // Timer/Counter1 Output Compare Register A Bytes
  15. OCR1B : word absolute $00+$48; // Timer/Counter1 Output Compare Register B Bytes
  16. OCR1BL : byte absolute $00+$48; // Timer/Counter1 Output Compare Register B Bytes
  17. OCR1BH : byte absolute $00+$48+1; // Timer/Counter1 Output Compare Register B Bytes
  18. ICR1 : word absolute $00+$44; // Timer/Counter1 Input Capture Register Bytes
  19. ICR1L : byte absolute $00+$44; // Timer/Counter1 Input Capture Register Bytes
  20. ICR1H : byte absolute $00+$44+1; // Timer/Counter1 Input Capture Register Bytes
  21. // TIMER_COUNTER_2
  22. TCCR2 : byte absolute $00+$47; // Timer/Counter Control Register
  23. TCNT2 : byte absolute $00+$43; // Timer/Counter Register
  24. OCR2 : byte absolute $00+$42; // Output Compare Register
  25. ASSR : byte absolute $00+$46; // Asynchronous Status Register
  26. // TIMER_COUNTER_3
  27. ETIMSK : byte absolute $00+$7D; // Extended Timer/Counter Interrupt Mask Register
  28. ETIFR : byte absolute $00+$7C; // Extended Timer/Counter Interrupt Flag register
  29. TCCR3A : byte absolute $00+$8B; // Timer/Counter3 Control Register A
  30. TCCR3B : byte absolute $00+$8A; // Timer/Counter3 Control Register B
  31. TCNT3 : word absolute $00+$88; // Timer/Counter3 Bytes
  32. TCNT3L : byte absolute $00+$88; // Timer/Counter3 Bytes
  33. TCNT3H : byte absolute $00+$88+1; // Timer/Counter3 Bytes
  34. OCR3A : word absolute $00+$86; // Timer/Counter3 Output Compare Register A Bytes
  35. OCR3AL : byte absolute $00+$86; // Timer/Counter3 Output Compare Register A Bytes
  36. OCR3AH : byte absolute $00+$86+1; // Timer/Counter3 Output Compare Register A Bytes
  37. OCR3B : word absolute $00+$84; // Timer/Counte3 Output Compare Register B Bytes
  38. OCR3BL : byte absolute $00+$84; // Timer/Counte3 Output Compare Register B Bytes
  39. OCR3BH : byte absolute $00+$84+1; // Timer/Counte3 Output Compare Register B Bytes
  40. ICR3 : word absolute $00+$80; // Timer/Counter3 Input Capture Register Bytes
  41. ICR3L : byte absolute $00+$80; // Timer/Counter3 Input Capture Register Bytes
  42. ICR3H : byte absolute $00+$80+1; // Timer/Counter3 Input Capture Register Bytes
  43. // ANALOG_COMPARATOR
  44. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  45. // USART0
  46. UDR0 : byte absolute $00+$2C; // USART I/O Data Register
  47. UCSR0A : byte absolute $00+$2B; // USART Control and Status Register A
  48. UCSR0B : byte absolute $00+$2A; // USART Control and Status Register B
  49. UCSR0C : byte absolute $00+$40; // USART Control and Status Register C
  50. UBRR0H : byte absolute $00+$40; // USART Baud Rate Register Hight Byte
  51. UBRR0L : byte absolute $00+$29; // USART Baud Rate Register Low Byte
  52. // USART1
  53. UDR : byte absolute $00+$23; // USART I/O Data Register
  54. UCSR1A : byte absolute $00+$22; // USART Control and Status Register A
  55. UCSR1B : byte absolute $00+$21; // USART Control and Status Register B
  56. UCSR1C : byte absolute $00+$5C; // USART Control and Status Register C
  57. UBRR1H : byte absolute $00+$5C; // USART Baud Rate Register Highg Byte
  58. UBRR1L : byte absolute $00+$20; // USART Baud Rate Register Low Byte
  59. // SPI
  60. SPCR : byte absolute $00+$2D; // SPI Control Register
  61. SPSR : byte absolute $00+$2E; // SPI Status Register
  62. SPDR : byte absolute $00+$2F; // SPI Data Register
  63. // CPU
  64. SREG : byte absolute $00+$5F; // Status Register
  65. SP : word absolute $00+$5D; // Stack Pointer
  66. SPL : byte absolute $00+$5D; // Stack Pointer
  67. SPH : byte absolute $00+$5D+1; // Stack Pointer
  68. MCUCR : byte absolute $00+$55; // MCU Control Register
  69. MCUCSR : byte absolute $00+$54; // MCU Control And Status Register
  70. EMCUCR : byte absolute $00+$56; // Extended MCU Control Register
  71. OSCCAL : byte absolute $00+$24; // Oscillator Calibration Value
  72. CLKPR : byte absolute $00+$61; // Clock prescale register
  73. SFIOR : byte absolute $00+$50; // Special Function IO Register
  74. // JTAG
  75. OCDR : byte absolute $00+$24; // On-Chip Debug Related Register in I/O Memory
  76. // BOOT_LOAD
  77. SPMCR : byte absolute $00+$57; // Store Program Memory Control Register
  78. // EEPROM
  79. EEAR : word absolute $00+$3E; // EEPROM Address Register Bytes
  80. EEARL : byte absolute $00+$3E; // EEPROM Address Register Bytes
  81. EEARH : byte absolute $00+$3E+1; // EEPROM Address Register Bytes
  82. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  83. EECR : byte absolute $00+$3C; // EEPROM Control Register
  84. // PORTA
  85. PORTA : byte absolute $00+$3B; // Port A Data Register
  86. DDRA : byte absolute $00+$3A; // Port A Data Direction Register
  87. PINA : byte absolute $00+$39; // Port A Input Pins
  88. // PORTB
  89. PORTB : byte absolute $00+$38; // Port B Data Register
  90. DDRB : byte absolute $00+$37; // Port B Data Direction Register
  91. PINB : byte absolute $00+$36; // Port B Input Pins
  92. // PORTC
  93. PORTC : byte absolute $00+$35; // Port C Data Register
  94. DDRC : byte absolute $00+$34; // Port C Data Direction Register
  95. PINC : byte absolute $00+$33; // Port C Input Pins
  96. // PORTD
  97. PORTD : byte absolute $00+$32; // Port D Data Register
  98. DDRD : byte absolute $00+$31; // Port D Data Direction Register
  99. PIND : byte absolute $00+$30; // Port D Input Pins
  100. // TIMER_COUNTER_0
  101. TCCR0 : byte absolute $00+$53; // Timer/Counter 0 Control Register
  102. TCNT0 : byte absolute $00+$52; // Timer/Counter 0 Register
  103. OCR0 : byte absolute $00+$51; // Timer/Counter 0 Output Compare Register
  104. // WATCHDOG
  105. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  106. // PORTE
  107. PORTE : byte absolute $00+$27; // Data Register, Port E
  108. DDRE : byte absolute $00+$26; // Data Direction Register, Port E
  109. PINE : byte absolute $00+$25; // Input Pins, Port E
  110. // EXTERNAL_INTERRUPT
  111. GICR : byte absolute $00+$5B; // General Interrupt Control Register
  112. GIFR : byte absolute $00+$5A; // General Interrupt Flag Register
  113. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  114. PCMSK0 : byte absolute $00+$6B; // Pin Change Enable Mask
  115. const
  116. // TIMSK
  117. TOIE1 = 7; // Timer/Counter1 Overflow Interrupt Enable
  118. OCIE1A = 6; // Timer/Counter1 Output CompareA Match Interrupt Enable
  119. OCIE1B = 5; // Timer/Counter1 Output CompareB Match Interrupt Enable
  120. TICIE1 = 3; // Timer/Counter1 Input Capture Interrupt Enable
  121. // TIFR
  122. TOV1 = 7; // Timer/Counter1 Overflow Flag
  123. OCF1A = 6; // Output Compare Flag 1A
  124. OCF1B = 5; // Output Compare Flag 1B
  125. ICF1 = 3; // Input Capture Flag 1
  126. // TCCR1A
  127. COM1A = 6; // Compare Output Mode 1A, bits
  128. COM1B = 4; // Compare Output Mode 1B, bits
  129. FOC1A = 3; // Force Output Compare for Channel A
  130. FOC1B = 2; // Force Output Compare for Channel B
  131. WGM1 = 0; // Pulse Width Modulator Select Bits
  132. // TCCR1B
  133. ICNC1 = 7; // Input Capture 1 Noise Canceler
  134. ICES1 = 6; // Input Capture 1 Edge Select
  135. CS1 = 0; // Clock Select1 bits
  136. // TCCR2
  137. FOC2 = 7; // Forde Output Compare
  138. WGM20 = 6; // Pulse Width Modulator Select Bit 0
  139. COM2 = 4; // Compare Match Output Mode
  140. WGM21 = 3; // Pulse Width Modulator Select Bit 1
  141. CS2 = 0; // Clock Select
  142. // TIMSK
  143. OCIE2 = 4; // Timer/Counter2 Output Compare Match Interrupt Enable
  144. TOIE2 = 2; // Timer/Counter2 Overflow Interrupt Enable
  145. // TIFR
  146. OCF2 = 4; // Output Compare Flag 2
  147. TOV2 = 2; // Timer/Counter2 Overflow Flag
  148. // ASSR
  149. AS2 = 3; // Asynchronous Timer 2
  150. TCN2UB = 2; // Timer/Counter2 Update Busy
  151. OCR2UB = 1; // Output Compare Register2 Update Busy
  152. TCR2UB = 0; // Timer/Counter Control Register2 Update Busy
  153. // ETIMSK
  154. TICIE3 = 5; // Timer/Counter3 Input Capture Interrupt Enable
  155. OCIE3A = 4; // Timer/Counter3 Output CompareA Match Interrupt Enable
  156. OCIE3B = 3; // Timer/Counter3 Output CompareB Match Interrupt Enable
  157. TOIE3 = 2; // Timer/Counter3 Overflow Interrupt Enable
  158. // ETIFR
  159. ICF3 = 5; // Input Capture Flag 3
  160. OCF3A = 4; // Output Compare Flag 3A
  161. OCF3B = 3; // Output Compare Flag 3B
  162. TOV3 = 2; // Timer/Counter3 Overflow Flag
  163. // TCCR3A
  164. COM3A = 6; // Compare Output Mode 3A, bits
  165. COM3B = 4; // Compare Output Mode 3B, bits
  166. FOC3A = 3; // Force Output Compare for Channel A
  167. FOC3B = 2; // Force Output Compare for Channel B
  168. WGM3 = 0; // Pulse Width Modulator Select Bits
  169. // TCCR3B
  170. ICNC3 = 7; // Input Capture 3 Noise Canceler
  171. ICES3 = 6; // Input Capture 3 Edge Select
  172. CS3 = 0; // Clock Select3 bits
  173. // ACSR
  174. ACD = 7; // Analog Comparator Disable
  175. ACBG = 6; // Analog Comparator Bandgap Select
  176. ACO = 5; // Analog Compare Output
  177. ACI = 4; // Analog Comparator Interrupt Flag
  178. ACIE = 3; // Analog Comparator Interrupt Enable
  179. ACIC = 2; // Analog Comparator Input Capture Enable
  180. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  181. // UCSR0A
  182. RXC0 = 7; // USART Receive Complete
  183. TXC0 = 6; // USART Transmitt Complete
  184. UDRE0 = 5; // USART Data Register Empty
  185. FE0 = 4; // Framing Error
  186. DOR0 = 3; // Data overRun
  187. UPE0 = 2; // Parity Error
  188. U2X0 = 1; // Double the USART transmission speed
  189. MPCM0 = 0; // Multi-processor Communication Mode
  190. // UCSR0B
  191. RXCIE0 = 7; // RX Complete Interrupt Enable
  192. TXCIE0 = 6; // TX Complete Interrupt Enable
  193. UDRIE0 = 5; // USART Data register Empty Interrupt Enable
  194. RXEN0 = 4; // Receiver Enable
  195. TXEN0 = 3; // Transmitter Enable
  196. UCSZ02 = 2; // Character Size
  197. RXB80 = 1; // Receive Data Bit 8
  198. TXB80 = 0; // Transmit Data Bit 8
  199. // UCSR0C
  200. URSEL0 = 7; // Register Select
  201. UMSEL0 = 6; // USART Mode Select
  202. UPM0 = 4; // Parity Mode Bits
  203. USBS0 = 3; // Stop Bit Select
  204. UCSZ0 = 1; // Character Size
  205. UCPOL0 = 0; // Clock Polarity
  206. // UCSR1A
  207. RXC1 = 7; // USART Receive Complete
  208. TXC1 = 6; // USART Transmitt Complete
  209. UDRE1 = 5; // USART Data Register Empty
  210. FE1 = 4; // Framing Error
  211. DOR1 = 3; // Data overRun
  212. UPE1 = 2; // Parity Error
  213. U2X1 = 1; // Double the USART transmission speed
  214. MPCM1 = 0; // Multi-processor Communication Mode
  215. // UCSR1B
  216. RXCIE1 = 7; // RX Complete Interrupt Enable
  217. TXCIE1 = 6; // TX Complete Interrupt Enable
  218. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  219. RXEN1 = 4; // Receiver Enable
  220. TXEN1 = 3; // Transmitter Enable
  221. UCSZ12 = 2; // Character Size
  222. RXB81 = 1; // Receive Data Bit 8
  223. TXB81 = 0; // Transmit Data Bit 8
  224. // UCSR1C
  225. URSEL1 = 7; // Register Select
  226. UMSEL1 = 6; // USART Mode Select
  227. UPM1 = 4; // Parity Mode Bits
  228. USBS1 = 3; // Stop Bit Select
  229. UCSZ1 = 1; // Character Size
  230. UCPOL1 = 0; // Clock Polarity
  231. // SPCR
  232. SPIE = 7; // SPI Interrupt Enable
  233. SPE = 6; // SPI Enable
  234. DORD = 5; // Data Order
  235. MSTR = 4; // Master/Slave Select
  236. CPOL = 3; // Clock polarity
  237. CPHA = 2; // Clock Phase
  238. SPR = 0; // SPI Clock Rate Selects
  239. // SPSR
  240. SPIF = 7; // SPI Interrupt Flag
  241. WCOL = 6; // Write Collision Flag
  242. SPI2X = 0; // Double SPI Speed Bit
  243. // SREG
  244. I = 7; // Global Interrupt Enable
  245. T = 6; // Bit Copy Storage
  246. H = 5; // Half Carry Flag
  247. S = 4; // Sign Bit
  248. V = 3; // Two's Complement Overflow Flag
  249. N = 2; // Negative Flag
  250. Z = 1; // Zero Flag
  251. C = 0; // Carry Flag
  252. // MCUCR
  253. SRE = 7; // External SRAM Enable
  254. SRW10 = 6; // External SRAM Wait State Select
  255. SE = 5; // Sleep Enable
  256. SM1 = 4; // Sleep Mode Select
  257. ISC1 = 2; // Interrupt Sense Control 1 bits
  258. ISC0 = 0; // Interrupt Sense Control 0 bits
  259. // MCUCSR
  260. JDT = 7; // JTAG Interface Disable
  261. SM2 = 5; // Sleep Mode Select Bit 2
  262. JTRF = 4; // JTAG Reset Flag
  263. WDRF = 3; // Watchdog Reset Flag
  264. BORF = 2; // Brown-out Reset Flag
  265. EXTRF = 1; // External Reset Flag
  266. PORF = 0; // Power-on reset flag
  267. // EMCUCR
  268. SM0 = 7; // Sleep mode Select Bit 0
  269. SRL = 4; // Wait State Sector Limit Bits
  270. SRW0 = 2; // Wait State Select Bit 1 for Lower Sector
  271. SRW11 = 1; // Wait State Select Bit 1 for Upper Sector
  272. ISC2 = 0; // Interrupt Sense Control 2
  273. // CLKPR
  274. CLKPCE = 7; // Clock Prescaler Change Enable
  275. CLKPS = 0; // Clock Prescaler Select Bits
  276. // SFIOR
  277. TSM = 7; // Timer/Counter Synchronization Mode
  278. XMBK = 6; // External Memory Bus Keeper Enable
  279. XMM = 3; // External Memory High Mask Bits
  280. PUD = 2; // Pull-up Disable
  281. PSR2 = 1; // Prescaler Reset Timer/Counter2
  282. PSR310 = 0; // Prescaler Reset Timer/Counter3, Timer/Counter1 and Timer/Counter0
  283. // OCDR
  284. // MCUCSR
  285. JTD = 7; // JTAG Interface Disable
  286. // SPMCR
  287. SPMIE = 7; // SPM Interrupt Enable
  288. RWWSB = 6; // Read While Write Section Busy
  289. RWWSRE = 4; // Read While Write secion read enable
  290. BLBSET = 3; // Boot Lock Bit Set
  291. PGWRT = 2; // Page Write
  292. PGERS = 1; // Page Erase
  293. SPMEN = 0; // Store Program Memory Enable
  294. // EECR
  295. EERIE = 3; // EEPROM Ready Interrupt Enable
  296. EEMWE = 2; // EEPROM Master Write Enable
  297. EEWE = 1; // EEPROM Write Enable
  298. EERE = 0; // EEPROM Read Enable
  299. // TCCR0
  300. FOC0 = 7; // Force Output Compare
  301. WGM00 = 6; // Waveform Generation Mode 0
  302. COM0 = 4; // Compare Match Output Modes
  303. WGM01 = 3; // Waveform Generation Mode 1
  304. CS0 = 0; // Clock Selects
  305. // TIMSK
  306. TOIE0 = 1; // Timer/Counter0 Overflow Interrupt Enable
  307. OCIE0 = 0; // Timer/Counter0 Output Compare Match Interrupt register
  308. // TIFR
  309. TOV0 = 1; // Timer/Counter0 Overflow Flag
  310. OCF0 = 0; // Output Compare Flag 0
  311. // WDTCR
  312. WDCE = 4; // Watchdog Change Enable
  313. WDE = 3; // Watch Dog Enable
  314. WDP = 0; // Watch Dog Timer Prescaler bits
  315. // MCUCR
  316. // EMCUCR
  317. // GICR
  318. INT = 6; // External Interrupt Request 1 Enable
  319. INT2 = 5; // External Interrupt Request 2 Enable
  320. PCIE = 3; // Pin Change Interrupt Enables
  321. IVSEL = 1; // Interrupt Vector Select
  322. IVCE = 0; // Interrupt Vector Change Enable
  323. // GIFR
  324. INTF = 6; // External Interrupt Flags
  325. INTF2 = 5; // External Interrupt Flag 2
  326. PCIF = 3; // Pin Change Interrupt Flags
  327. implementation
  328. {$i avrcommon.inc}
  329. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  330. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  331. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  332. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 4 Pin Change Interrupt Request 0
  333. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 5 Pin Change Interrupt Request 1
  334. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 6 Timer/Counter3 Capture Event
  335. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 7 Timer/Counter3 Compare Match A
  336. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 8 Timer/Counter3 Compare Match B
  337. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 9 Timer/Counter3 Overflow
  338. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 10 Timer/Counter2 Compare Match
  339. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 11 Timer/Counter2 Overflow
  340. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 12 Timer/Counter1 Capture Event
  341. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 13 Timer/Counter1 Compare Match A
  342. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 14 Timer/Counter Compare Match B
  343. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 15 Timer/Counter1 Overflow
  344. procedure TIMER0_COMP_ISR; external name 'TIMER0_COMP_ISR'; // Interrupt 16 Timer/Counter0 Compare Match
  345. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 17 Timer/Counter0 Overflow
  346. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 18 SPI Serial Transfer Complete
  347. procedure USART0__RXC_ISR; external name 'USART0__RXC_ISR'; // Interrupt 19 USART0, Rx Complete
  348. procedure USART1__RXC_ISR; external name 'USART1__RXC_ISR'; // Interrupt 20 USART1, Rx Complete
  349. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 21 USART0 Data register Empty
  350. procedure USART1__UDRE_ISR; external name 'USART1__UDRE_ISR'; // Interrupt 22 USART1, Data register Empty
  351. procedure USART0__TXC_ISR; external name 'USART0__TXC_ISR'; // Interrupt 23 USART0, Tx Complete
  352. procedure USART1__TXC_ISR; external name 'USART1__TXC_ISR'; // Interrupt 24 USART1, Tx Complete
  353. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 25 EEPROM Ready
  354. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 26 Analog Comparator
  355. procedure SPM_RDY_ISR; external name 'SPM_RDY_ISR'; // Interrupt 27 Store Program Memory Read
  356. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  357. asm
  358. jmp __dtors_end
  359. jmp INT0_ISR
  360. jmp INT1_ISR
  361. jmp INT2_ISR
  362. jmp PCINT0_ISR
  363. jmp PCINT1_ISR
  364. jmp TIMER3_CAPT_ISR
  365. jmp TIMER3_COMPA_ISR
  366. jmp TIMER3_COMPB_ISR
  367. jmp TIMER3_OVF_ISR
  368. jmp TIMER2_COMP_ISR
  369. jmp TIMER2_OVF_ISR
  370. jmp TIMER1_CAPT_ISR
  371. jmp TIMER1_COMPA_ISR
  372. jmp TIMER1_COMPB_ISR
  373. jmp TIMER1_OVF_ISR
  374. jmp TIMER0_COMP_ISR
  375. jmp TIMER0_OVF_ISR
  376. jmp SPI__STC_ISR
  377. jmp USART0__RXC_ISR
  378. jmp USART1__RXC_ISR
  379. jmp USART0__UDRE_ISR
  380. jmp USART1__UDRE_ISR
  381. jmp USART0__TXC_ISR
  382. jmp USART1__TXC_ISR
  383. jmp EE_RDY_ISR
  384. jmp ANA_COMP_ISR
  385. jmp SPM_RDY_ISR
  386. .weak INT0_ISR
  387. .weak INT1_ISR
  388. .weak INT2_ISR
  389. .weak PCINT0_ISR
  390. .weak PCINT1_ISR
  391. .weak TIMER3_CAPT_ISR
  392. .weak TIMER3_COMPA_ISR
  393. .weak TIMER3_COMPB_ISR
  394. .weak TIMER3_OVF_ISR
  395. .weak TIMER2_COMP_ISR
  396. .weak TIMER2_OVF_ISR
  397. .weak TIMER1_CAPT_ISR
  398. .weak TIMER1_COMPA_ISR
  399. .weak TIMER1_COMPB_ISR
  400. .weak TIMER1_OVF_ISR
  401. .weak TIMER0_COMP_ISR
  402. .weak TIMER0_OVF_ISR
  403. .weak SPI__STC_ISR
  404. .weak USART0__RXC_ISR
  405. .weak USART1__RXC_ISR
  406. .weak USART0__UDRE_ISR
  407. .weak USART1__UDRE_ISR
  408. .weak USART0__TXC_ISR
  409. .weak USART1__TXC_ISR
  410. .weak EE_RDY_ISR
  411. .weak ANA_COMP_ISR
  412. .weak SPM_RDY_ISR
  413. .set INT0_ISR, Default_IRQ_handler
  414. .set INT1_ISR, Default_IRQ_handler
  415. .set INT2_ISR, Default_IRQ_handler
  416. .set PCINT0_ISR, Default_IRQ_handler
  417. .set PCINT1_ISR, Default_IRQ_handler
  418. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  419. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  420. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  421. .set TIMER3_OVF_ISR, Default_IRQ_handler
  422. .set TIMER2_COMP_ISR, Default_IRQ_handler
  423. .set TIMER2_OVF_ISR, Default_IRQ_handler
  424. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  425. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  426. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  427. .set TIMER1_OVF_ISR, Default_IRQ_handler
  428. .set TIMER0_COMP_ISR, Default_IRQ_handler
  429. .set TIMER0_OVF_ISR, Default_IRQ_handler
  430. .set SPI__STC_ISR, Default_IRQ_handler
  431. .set USART0__RXC_ISR, Default_IRQ_handler
  432. .set USART1__RXC_ISR, Default_IRQ_handler
  433. .set USART0__UDRE_ISR, Default_IRQ_handler
  434. .set USART1__UDRE_ISR, Default_IRQ_handler
  435. .set USART0__TXC_ISR, Default_IRQ_handler
  436. .set USART1__TXC_ISR, Default_IRQ_handler
  437. .set EE_RDY_ISR, Default_IRQ_handler
  438. .set ANA_COMP_ISR, Default_IRQ_handler
  439. .set SPM_RDY_ISR, Default_IRQ_handler
  440. end;
  441. end.