atmega16u2.pp 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541
  1. unit ATmega16U2;
  2. interface
  3. var
  4. // PORTB
  5. PORTB : byte absolute $00+$25; // Port B Data Register
  6. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  7. PINB : byte absolute $00+$23; // Port B Input Pins
  8. // PORTD
  9. PORTD : byte absolute $00+$2B; // Port D Data Register
  10. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  11. PIND : byte absolute $00+$29; // Port D Input Pins
  12. // SPI
  13. SPCR : byte absolute $00+$4C; // SPI Control Register
  14. SPSR : byte absolute $00+$4D; // SPI Status Register
  15. SPDR : byte absolute $00+$4E; // SPI Data Register
  16. // BOOT_LOAD
  17. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  18. // EEPROM
  19. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  20. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  21. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  22. EEDR : byte absolute $00+$40; // EEPROM Data Register
  23. EECR : byte absolute $00+$3F; // EEPROM Control Register
  24. // TIMER_COUNTER_0
  25. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  26. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  27. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  28. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  29. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  30. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  31. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  32. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  33. // TIMER_COUNTER_1
  34. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  35. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  36. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  37. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  38. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  39. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  40. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  41. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  42. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  43. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  44. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  45. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  46. OCR1C : word absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  47. OCR1CL : byte absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  48. OCR1CH : byte absolute $00+$8C+1; // Timer/Counter1 Output Compare Register C Bytes
  49. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  50. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  51. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  52. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  53. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  54. // PLL
  55. PLLCSR : byte absolute $00+$49; // PLL Status and Control register
  56. // USB_DEVICE
  57. UEINT : byte absolute $00+$F4; //
  58. UEBCLX : byte absolute $00+$F2; //
  59. UEDATX : byte absolute $00+$F1; //
  60. UEIENX : byte absolute $00+$F0; //
  61. UESTA1X : byte absolute $00+$EF; //
  62. UESTA0X : byte absolute $00+$EE; //
  63. UECFG1X : byte absolute $00+$ED; //
  64. UECFG0X : byte absolute $00+$EC; //
  65. UECONX : byte absolute $00+$EB; //
  66. UERST : byte absolute $00+$EA; //
  67. UENUM : byte absolute $00+$E9; //
  68. UEINTX : byte absolute $00+$E8; //
  69. UDMFN : byte absolute $00+$E6; //
  70. UDFNUM : word absolute $00+$E4; //
  71. UDFNUML : byte absolute $00+$E4; //
  72. UDFNUMH : byte absolute $00+$E4+1; //
  73. UDADDR : byte absolute $00+$E3; //
  74. UDIEN : byte absolute $00+$E2; //
  75. UDINT : byte absolute $00+$E1; //
  76. UDCON : byte absolute $00+$E0; //
  77. USBCON : byte absolute $00+$D8; // USB General Control Register
  78. REGCR : byte absolute $00+$63; // Regulator Control Register
  79. // PS2
  80. UPOE : byte absolute $00+$FB; //
  81. PS2CON : byte absolute $00+$FA; // PS2 Pad Enable register
  82. // CPU
  83. SREG : byte absolute $00+$5F; // Status Register
  84. SP : word absolute $00+$5D; // Stack Pointer
  85. SPL : byte absolute $00+$5D; // Stack Pointer
  86. SPH : byte absolute $00+$5D+1; // Stack Pointer
  87. MCUCR : byte absolute $00+$55; // MCU Control Register
  88. MCUSR : byte absolute $00+$54; // MCU Status Register
  89. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  90. CLKPR : byte absolute $00+$61; //
  91. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  92. EIND : byte absolute $00+$5C; // Extended Indirect Register
  93. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  94. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  95. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  96. PRR1 : byte absolute $00+$65; // Power Reduction Register1
  97. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  98. CLKSTA : byte absolute $00+$D2; //
  99. CLKSEL1 : byte absolute $00+$D1; //
  100. CLKSEL0 : byte absolute $00+$D0; //
  101. DWDR : byte absolute $00+$51; // debugWire communication register
  102. // EXTERNAL_INTERRUPT
  103. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  104. EICRB : byte absolute $00+$6A; // External Interrupt Control Register B
  105. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  106. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  107. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  108. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  109. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  110. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  111. // USART1
  112. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  113. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  114. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  115. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  116. UCSR1D : byte absolute $00+$CB; // USART Control and Status Register D
  117. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register Bytes
  118. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register Bytes
  119. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register Bytes
  120. // WATCHDOG
  121. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  122. WDTCKD : byte absolute $00+$62; // Watchdog Timer Clock Divider
  123. // ANALOG_COMPARATOR
  124. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  125. DIDR1 : byte absolute $00+$7F; //
  126. // PORTC
  127. PORTC : byte absolute $00+$28; // Port C Data Register
  128. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  129. PINC : byte absolute $00+$26; // Port C Input Pins
  130. const
  131. // SPCR
  132. SPIE = 7; // SPI Interrupt Enable
  133. SPE = 6; // SPI Enable
  134. DORD = 5; // Data Order
  135. MSTR = 4; // Master/Slave Select
  136. CPOL = 3; // Clock polarity
  137. CPHA = 2; // Clock Phase
  138. SPR = 0; // SPI Clock Rate Selects
  139. // SPSR
  140. SPIF = 7; // SPI Interrupt Flag
  141. WCOL = 6; // Write Collision Flag
  142. SPI2X = 0; // Double SPI Speed Bit
  143. // SPMCSR
  144. SPMIE = 7; // SPM Interrupt Enable
  145. RWWSB = 6; // Read While Write Section Busy
  146. SIGRD = 5; // Signature Row Read
  147. RWWSRE = 4; // Read While Write section read enable
  148. BLBSET = 3; // Boot Lock Bit Set
  149. PGWRT = 2; // Page Write
  150. PGERS = 1; // Page Erase
  151. SPMEN = 0; // Store Program Memory Enable
  152. // EECR
  153. EEPM = 4; // EEPROM Programming Mode Bits
  154. EERIE = 3; // EEPROM Ready Interrupt Enable
  155. EEMPE = 2; // EEPROM Master Write Enable
  156. EEPE = 1; // EEPROM Write Enable
  157. EERE = 0; // EEPROM Read Enable
  158. // TCCR0B
  159. FOC0A = 7; // Force Output Compare A
  160. FOC0B = 6; // Force Output Compare B
  161. WGM02 = 3; //
  162. CS0 = 0; // Clock Select
  163. // TCCR0A
  164. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  165. COM0B = 4; // Compare Output Mode, Fast PWm
  166. WGM0 = 0; // Waveform Generation Mode
  167. // TIMSK0
  168. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  169. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  170. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  171. // TIFR0
  172. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  173. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  174. TOV0 = 0; // Timer/Counter0 Overflow Flag
  175. // GTCCR
  176. TSM = 7; // Timer/Counter Synchronization Mode
  177. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  178. // TCCR1A
  179. COM1A = 6; // Compare Output Mode 1A, bits
  180. COM1B = 4; // Compare Output Mode 1B, bits
  181. COM1C = 2; // Compare Output Mode 1C, bits
  182. WGM1 = 0; // Waveform Generation Mode
  183. // TCCR1B
  184. ICNC1 = 7; // Input Capture 1 Noise Canceler
  185. ICES1 = 6; // Input Capture 1 Edge Select
  186. CS1 = 0; // Prescaler source of Timer/Counter 1
  187. // TCCR1C
  188. FOC1A = 7; // Force Output Compare 1A
  189. FOC1B = 6; // Force Output Compare 1B
  190. FOC1C = 5; // Force Output Compare 1C
  191. // TIMSK1
  192. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  193. OCIE1C = 3; // Timer/Counter1 Output Compare C Match Interrupt Enable
  194. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  195. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  196. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  197. // TIFR1
  198. ICF1 = 5; // Input Capture Flag 1
  199. OCF1C = 3; // Output Compare Flag 1C
  200. OCF1B = 2; // Output Compare Flag 1B
  201. OCF1A = 1; // Output Compare Flag 1A
  202. TOV1 = 0; // Timer/Counter1 Overflow Flag
  203. // PLLCSR
  204. PLLP = 2; // PLL prescaler Bits
  205. PLLE = 1; // PLL Enable Bit
  206. PLOCK = 0; // PLL Lock Status Bit
  207. // UEIENX
  208. FLERRE = 7; //
  209. NAKINE = 6; //
  210. NAKOUTE = 4; //
  211. RXSTPE = 3; //
  212. RXOUTE = 2; //
  213. STALLEDE = 1; //
  214. TXINE = 0; //
  215. // UESTA1X
  216. CTRLDIR = 2; //
  217. CURRBK = 0; //
  218. // UESTA0X
  219. CFGOK = 7; //
  220. OVERFI = 6; //
  221. UNDERFI = 5; //
  222. DTSEQ = 2; //
  223. NBUSYBK = 0; //
  224. // UECFG1X
  225. EPSIZE = 4; //
  226. EPBK = 2; //
  227. ALLOC = 1; //
  228. // UECFG0X
  229. EPTYPE = 6; //
  230. EPDIR = 0; //
  231. // UECONX
  232. STALLRQ = 5; //
  233. STALLRQC = 4; //
  234. RSTDT = 3; //
  235. EPEN = 0; //
  236. // UERST
  237. EPRST = 0; //
  238. // UEINTX
  239. FIFOCON = 7; //
  240. NAKINI = 6; //
  241. RWAL = 5; //
  242. NAKOUTI = 4; //
  243. RXSTPI = 3; //
  244. RXOUTI = 2; //
  245. STALLEDI = 1; //
  246. TXINI = 0; //
  247. // UDMFN
  248. FNCERR = 4; //
  249. // UDADDR
  250. ADDEN = 7; //
  251. UADD = 0; //
  252. // UDIEN
  253. UPRSME = 6; //
  254. EORSME = 5; //
  255. WAKEUPE = 4; //
  256. EORSTE = 3; //
  257. SOFE = 2; //
  258. SUSPE = 0; //
  259. // UDINT
  260. UPRSMI = 6; //
  261. EORSMI = 5; //
  262. WAKEUPI = 4; //
  263. EORSTI = 3; //
  264. SOFI = 2; //
  265. SUSPI = 0; //
  266. // UDCON
  267. RSTCPU = 2; //
  268. RMWKUP = 1; //
  269. DETACH = 0; //
  270. // USBCON
  271. USBE = 7; //
  272. FRZCLK = 5; //
  273. // REGCR
  274. REGDIS = 0; //
  275. // UPOE
  276. UPWE = 6; //
  277. UPDRV = 4; //
  278. SCKI = 3; //
  279. DATAI = 2; //
  280. DPI = 1; //
  281. DMI = 0; //
  282. // PS2CON
  283. PS2EN = 0; // Enable
  284. // SREG
  285. I = 7; // Global Interrupt Enable
  286. T = 6; // Bit Copy Storage
  287. H = 5; // Half Carry Flag
  288. S = 4; // Sign Bit
  289. V = 3; // Two's Complement Overflow Flag
  290. N = 2; // Negative Flag
  291. Z = 1; // Zero Flag
  292. C = 0; // Carry Flag
  293. // MCUCR
  294. PUD = 4; // Pull-up disable
  295. IVSEL = 1; // Interrupt Vector Select
  296. IVCE = 0; // Interrupt Vector Change Enable
  297. // MCUSR
  298. USBRF = 5; // USB reset flag
  299. WDRF = 3; // Watchdog Reset Flag
  300. BORF = 2; // Brown-out Reset Flag
  301. EXTRF = 1; // External Reset Flag
  302. PORF = 0; // Power-on reset flag
  303. // CLKPR
  304. CLKPCE = 7; //
  305. CLKPS = 0; //
  306. // SMCR
  307. SM = 1; // Sleep Mode Select bits
  308. SE = 0; // Sleep Enable
  309. // GPIOR2
  310. GPIOR = 0; // General Purpose IO Register 2 bis
  311. // GPIOR1
  312. // GPIOR0
  313. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  314. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  315. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  316. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  317. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  318. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  319. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  320. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  321. // PRR1
  322. PRUSB = 7; // Power Reduction USB
  323. PRUSART1 = 0; // Power Reduction USART1
  324. // PRR0
  325. PRTIM0 = 5; // Power Reduction Timer/Counter0
  326. PRTIM1 = 3; // Power Reduction Timer/Counter1
  327. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  328. // CLKSTA
  329. RCON = 1; //
  330. EXTON = 0; //
  331. // CLKSEL1
  332. RCCKSEL = 4; //
  333. EXCKSEL = 0; //
  334. // CLKSEL0
  335. RCSUT = 6; //
  336. EXSUT = 4; //
  337. RCE = 3; //
  338. EXTE = 2; //
  339. CLKS = 0; //
  340. // EICRA
  341. ISC3 = 6; // External Interrupt Sense Control Bit
  342. ISC2 = 4; // External Interrupt Sense Control Bit
  343. ISC1 = 2; // External Interrupt Sense Control Bit
  344. ISC0 = 0; // External Interrupt Sense Control Bit
  345. // EICRB
  346. ISC7 = 6; // External Interrupt 7-4 Sense Control Bit
  347. ISC6 = 4; // External Interrupt 7-4 Sense Control Bit
  348. ISC5 = 2; // External Interrupt 7-4 Sense Control Bit
  349. ISC4 = 0; // External Interrupt 7-4 Sense Control Bit
  350. // EIMSK
  351. INT = 0; // External Interrupt Request 7 Enable
  352. // EIFR
  353. INTF = 0; // External Interrupt Flags
  354. // PCMSK0
  355. PCINT = 0; // Pin Change Enable Masks
  356. // PCMSK1
  357. // PCIFR
  358. PCIF = 0; // Pin Change Interrupt Flags
  359. // PCICR
  360. PCIE = 0; // Pin Change Interrupt Enables
  361. // UCSR1A
  362. RXC1 = 7; // USART Receive Complete
  363. TXC1 = 6; // USART Transmitt Complete
  364. UDRE1 = 5; // USART Data Register Empty
  365. FE1 = 4; // Framing Error
  366. DOR1 = 3; // Data overRun
  367. UPE1 = 2; // Parity Error
  368. U2X1 = 1; // Double the USART transmission speed
  369. MPCM1 = 0; // Multi-processor Communication Mode
  370. // UCSR1B
  371. RXCIE1 = 7; // RX Complete Interrupt Enable
  372. TXCIE1 = 6; // TX Complete Interrupt Enable
  373. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  374. RXEN1 = 4; // Receiver Enable
  375. TXEN1 = 3; // Transmitter Enable
  376. UCSZ12 = 2; // Character Size
  377. RXB81 = 1; // Receive Data Bit 8
  378. TXB81 = 0; // Transmit Data Bit 8
  379. // UCSR1C
  380. UMSEL1 = 6; // USART Mode Select
  381. UPM1 = 4; // Parity Mode Bits
  382. USBS1 = 3; // Stop Bit Select
  383. UCSZ1 = 1; // Character Size
  384. UCPOL1 = 0; // Clock Polarity
  385. // UCSR1D
  386. CTSEN = 1; // CTS Enable
  387. RTSEN = 0; // RTS Enable
  388. // WDTCSR
  389. WDIF = 7; // Watchdog Timeout Interrupt Flag
  390. WDIE = 6; // Watchdog Timeout Interrupt Enable
  391. WDP = 0; // Watchdog Timer Prescaler Bits
  392. WDCE = 4; // Watchdog Change Enable
  393. WDE = 3; // Watch Dog Enable
  394. // WDTCKD
  395. WDEWIF = 3; // Watchdog Early Warning Interrupt Flag
  396. WDEWIE = 2; // Watchdog Early Warning Interrupt Enable
  397. WCLKD = 0; // Watchdog Timer Clock Dividers
  398. // ACSR
  399. ACD = 7; // Analog Comparator Disable
  400. ACBG = 6; // Analog Comparator Bandgap Select
  401. ACO = 5; // Analog Compare Output
  402. ACI = 4; // Analog Comparator Interrupt Flag
  403. ACIE = 3; // Analog Comparator Interrupt Enable
  404. ACIC = 2; // Analog Comparator Input Capture Enable
  405. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  406. // DIDR1
  407. AIN1D = 1; // AIN1 Digital Input Disable
  408. AIN0D = 0; // AIN0 Digital Input Disable
  409. // PORTC
  410. // DDRC
  411. DDC = 4; // Port C Data Direction Register bits
  412. // PINC
  413. implementation
  414. {$i avrcommon.inc}
  415. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  416. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  417. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  418. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 4 External Interrupt Request 3
  419. procedure INT4_ISR; external name 'INT4_ISR'; // Interrupt 5 External Interrupt Request 4
  420. procedure INT5_ISR; external name 'INT5_ISR'; // Interrupt 6 External Interrupt Request 5
  421. procedure INT6_ISR; external name 'INT6_ISR'; // Interrupt 7 External Interrupt Request 6
  422. procedure INT7_ISR; external name 'INT7_ISR'; // Interrupt 8 External Interrupt Request 7
  423. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 9 Pin Change Interrupt Request 0
  424. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 10 Pin Change Interrupt Request 1
  425. procedure USB_GEN_ISR; external name 'USB_GEN_ISR'; // Interrupt 11 USB General Interrupt Request
  426. procedure USB_COM_ISR; external name 'USB_COM_ISR'; // Interrupt 12 USB Endpoint/Pipe Interrupt Communication Request
  427. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 13 Watchdog Time-out Interrupt
  428. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 14 Timer/Counter2 Capture Event
  429. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 15 Timer/Counter2 Compare Match B
  430. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 16 Timer/Counter2 Compare Match B
  431. procedure TIMER1_COMPC_ISR; external name 'TIMER1_COMPC_ISR'; // Interrupt 17 Timer/Counter2 Compare Match C
  432. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 18 Timer/Counter1 Overflow
  433. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 19 Timer/Counter0 Compare Match A
  434. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 20 Timer/Counter0 Compare Match B
  435. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 21 Timer/Counter0 Overflow
  436. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 22 SPI Serial Transfer Complete
  437. procedure USART1__RX_ISR; external name 'USART1__RX_ISR'; // Interrupt 23 USART1, Rx Complete
  438. procedure USART1__UDRE_ISR; external name 'USART1__UDRE_ISR'; // Interrupt 24 USART1 Data register Empty
  439. procedure USART1__TX_ISR; external name 'USART1__TX_ISR'; // Interrupt 25 USART1, Tx Complete
  440. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 26 Analog Comparator
  441. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 27 EEPROM Ready
  442. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 28 Store Program Memory Read
  443. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  444. asm
  445. jmp __dtors_end
  446. jmp INT0_ISR
  447. jmp INT1_ISR
  448. jmp INT2_ISR
  449. jmp INT3_ISR
  450. jmp INT4_ISR
  451. jmp INT5_ISR
  452. jmp INT6_ISR
  453. jmp INT7_ISR
  454. jmp PCINT0_ISR
  455. jmp PCINT1_ISR
  456. jmp USB_GEN_ISR
  457. jmp USB_COM_ISR
  458. jmp WDT_ISR
  459. jmp TIMER1_CAPT_ISR
  460. jmp TIMER1_COMPA_ISR
  461. jmp TIMER1_COMPB_ISR
  462. jmp TIMER1_COMPC_ISR
  463. jmp TIMER1_OVF_ISR
  464. jmp TIMER0_COMPA_ISR
  465. jmp TIMER0_COMPB_ISR
  466. jmp TIMER0_OVF_ISR
  467. jmp SPI__STC_ISR
  468. jmp USART1__RX_ISR
  469. jmp USART1__UDRE_ISR
  470. jmp USART1__TX_ISR
  471. jmp ANALOG_COMP_ISR
  472. jmp EE_READY_ISR
  473. jmp SPM_READY_ISR
  474. .weak INT0_ISR
  475. .weak INT1_ISR
  476. .weak INT2_ISR
  477. .weak INT3_ISR
  478. .weak INT4_ISR
  479. .weak INT5_ISR
  480. .weak INT6_ISR
  481. .weak INT7_ISR
  482. .weak PCINT0_ISR
  483. .weak PCINT1_ISR
  484. .weak USB_GEN_ISR
  485. .weak USB_COM_ISR
  486. .weak WDT_ISR
  487. .weak TIMER1_CAPT_ISR
  488. .weak TIMER1_COMPA_ISR
  489. .weak TIMER1_COMPB_ISR
  490. .weak TIMER1_COMPC_ISR
  491. .weak TIMER1_OVF_ISR
  492. .weak TIMER0_COMPA_ISR
  493. .weak TIMER0_COMPB_ISR
  494. .weak TIMER0_OVF_ISR
  495. .weak SPI__STC_ISR
  496. .weak USART1__RX_ISR
  497. .weak USART1__UDRE_ISR
  498. .weak USART1__TX_ISR
  499. .weak ANALOG_COMP_ISR
  500. .weak EE_READY_ISR
  501. .weak SPM_READY_ISR
  502. .set INT0_ISR, Default_IRQ_handler
  503. .set INT1_ISR, Default_IRQ_handler
  504. .set INT2_ISR, Default_IRQ_handler
  505. .set INT3_ISR, Default_IRQ_handler
  506. .set INT4_ISR, Default_IRQ_handler
  507. .set INT5_ISR, Default_IRQ_handler
  508. .set INT6_ISR, Default_IRQ_handler
  509. .set INT7_ISR, Default_IRQ_handler
  510. .set PCINT0_ISR, Default_IRQ_handler
  511. .set PCINT1_ISR, Default_IRQ_handler
  512. .set USB_GEN_ISR, Default_IRQ_handler
  513. .set USB_COM_ISR, Default_IRQ_handler
  514. .set WDT_ISR, Default_IRQ_handler
  515. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  516. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  517. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  518. .set TIMER1_COMPC_ISR, Default_IRQ_handler
  519. .set TIMER1_OVF_ISR, Default_IRQ_handler
  520. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  521. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  522. .set TIMER0_OVF_ISR, Default_IRQ_handler
  523. .set SPI__STC_ISR, Default_IRQ_handler
  524. .set USART1__RX_ISR, Default_IRQ_handler
  525. .set USART1__UDRE_ISR, Default_IRQ_handler
  526. .set USART1__TX_ISR, Default_IRQ_handler
  527. .set ANALOG_COMP_ISR, Default_IRQ_handler
  528. .set EE_READY_ISR, Default_IRQ_handler
  529. .set SPM_READY_ISR, Default_IRQ_handler
  530. end;
  531. end.