atmega16u4.pp 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754
  1. unit ATmega16U4;
  2. interface
  3. var
  4. // WATCHDOG
  5. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  6. // PORTD
  7. PORTD : byte absolute $00+$2B; // Port D Data Register
  8. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  9. PIND : byte absolute $00+$29; // Port D Input Pins
  10. // SPI
  11. SPCR : byte absolute $00+$4C; // SPI Control Register
  12. SPSR : byte absolute $00+$4D; // SPI Status Register
  13. SPDR : byte absolute $00+$4E; // SPI Data Register
  14. // USART1
  15. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  16. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  17. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  18. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  19. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register Bytes
  20. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register Bytes
  21. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register Bytes
  22. // BOOT_LOAD
  23. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  24. // EEPROM
  25. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  26. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  27. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  28. EEDR : byte absolute $00+$40; // EEPROM Data Register
  29. EECR : byte absolute $00+$3F; // EEPROM Control Register
  30. // TIMER_COUNTER_0
  31. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  32. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  33. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  34. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  35. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  36. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  37. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  38. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  39. // TIMER_COUNTER_3
  40. TCCR3A : byte absolute $00+$90; // Timer/Counter3 Control Register A
  41. TCCR3B : byte absolute $00+$91; // Timer/Counter3 Control Register B
  42. TCCR3C : byte absolute $00+$92; // Timer/Counter 3 Control Register C
  43. TCNT3 : word absolute $00+$94; // Timer/Counter3 Bytes
  44. TCNT3L : byte absolute $00+$94; // Timer/Counter3 Bytes
  45. TCNT3H : byte absolute $00+$94+1; // Timer/Counter3 Bytes
  46. OCR3A : word absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  47. OCR3AL : byte absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  48. OCR3AH : byte absolute $00+$98+1; // Timer/Counter3 Output Compare Register A Bytes
  49. OCR3B : word absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  50. OCR3BL : byte absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  51. OCR3BH : byte absolute $00+$9A+1; // Timer/Counter3 Output Compare Register B Bytes
  52. OCR3C : word absolute $00+$9C; // Timer/Counter3 Output Compare Register B Bytes
  53. OCR3CL : byte absolute $00+$9C; // Timer/Counter3 Output Compare Register B Bytes
  54. OCR3CH : byte absolute $00+$9C+1; // Timer/Counter3 Output Compare Register B Bytes
  55. ICR3 : word absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  56. ICR3L : byte absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  57. ICR3H : byte absolute $00+$96+1; // Timer/Counter3 Input Capture Register Bytes
  58. TIMSK3 : byte absolute $00+$71; // Timer/Counter3 Interrupt Mask Register
  59. TIFR3 : byte absolute $00+$38; // Timer/Counter3 Interrupt Flag register
  60. // TIMER_COUNTER_1
  61. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  62. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  63. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  64. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  65. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  66. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  67. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  68. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  69. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  70. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  71. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  72. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  73. OCR1C : word absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  74. OCR1CL : byte absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  75. OCR1CH : byte absolute $00+$8C+1; // Timer/Counter1 Output Compare Register C Bytes
  76. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  77. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  78. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  79. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  80. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  81. // JTAG
  82. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  83. MCUCR : byte absolute $00+$55; // MCU Control Register
  84. MCUSR : byte absolute $00+$54; // MCU Status Register
  85. // EXTERNAL_INTERRUPT
  86. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  87. EICRB : byte absolute $00+$6A; // External Interrupt Control Register B
  88. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  89. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  90. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  91. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  92. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  93. // TIMER_COUNTER_4
  94. TCCR4A : byte absolute $00+$C0; // Timer/Counter4 Control Register A
  95. TCCR4B : byte absolute $00+$C1; // Timer/Counter4 Control Register B
  96. TCCR4C : byte absolute $00+$C2; // Timer/Counter 4 Control Register C
  97. TCCR4D : byte absolute $00+$C3; // Timer/Counter 4 Control Register D
  98. TCCR4E : byte absolute $00+$C4; // Timer/Counter 4 Control Register E
  99. TCNT4 : byte absolute $00+$BE; // Timer/Counter4 Low Bytes
  100. TC4H : byte absolute $00+$BF; // Timer/Counter4
  101. OCR4A : byte absolute $00+$CF; // Timer/Counter4 Output Compare Register A
  102. OCR4B : byte absolute $00+$D0; // Timer/Counter4 Output Compare Register B
  103. OCR4C : byte absolute $00+$D1; // Timer/Counter4 Output Compare Register C
  104. OCR4D : byte absolute $00+$D2; // Timer/Counter4 Output Compare Register D
  105. TIMSK4 : byte absolute $00+$72; // Timer/Counter4 Interrupt Mask Register
  106. TIFR4 : byte absolute $00+$39; // Timer/Counter4 Interrupt Flag register
  107. DT4 : byte absolute $00+$D4; // Timer/Counter 4 Dead Time Value
  108. // PORTB
  109. PORTB : byte absolute $00+$25; // Port B Data Register
  110. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  111. PINB : byte absolute $00+$23; // Port B Input Pins
  112. // PORTC
  113. PORTC : byte absolute $00+$28; // Port C Data Register
  114. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  115. PINC : byte absolute $00+$26; // Port C Input Pins
  116. // PORTE
  117. PORTE : byte absolute $00+$2E; // Data Register, Port E
  118. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  119. PINE : byte absolute $00+$2C; // Input Pins, Port E
  120. // PORTF
  121. PORTF : byte absolute $00+$31; // Data Register, Port F
  122. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  123. PINF : byte absolute $00+$2F; // Input Pins, Port F
  124. // AD_CONVERTER
  125. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  126. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  127. ADC : word absolute $00+$78; // ADC Data Register Bytes
  128. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  129. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  130. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  131. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 1
  132. DIDR2 : byte absolute $00+$7D; // Digital Input Disable Register 1
  133. // ANALOG_COMPARATOR
  134. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  135. DIDR1 : byte absolute $00+$7F; //
  136. // CPU
  137. SREG : byte absolute $00+$5F; // Status Register
  138. SP : word absolute $00+$5D; // Stack Pointer
  139. SPL : byte absolute $00+$5D; // Stack Pointer
  140. SPH : byte absolute $00+$5D+1; // Stack Pointer
  141. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  142. RCCTRL : byte absolute $00+$67; // Oscillator Control Register
  143. CLKPR : byte absolute $00+$61; //
  144. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  145. EIND : byte absolute $00+$5C; // Extended Indirect Register
  146. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  147. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  148. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  149. PRR1 : byte absolute $00+$65; // Power Reduction Register1
  150. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  151. CLKSTA : byte absolute $00+$C7; //
  152. CLKSEL1 : byte absolute $00+$C6; //
  153. CLKSEL0 : byte absolute $00+$C5; //
  154. // PLL
  155. PLLCSR : byte absolute $00+$49; // PLL Status and Control register
  156. PLLFRQ : byte absolute $00+$52; // PLL Frequency Control Register
  157. // USB_DEVICE
  158. UEINT : byte absolute $00+$F4; //
  159. UEBCHX : byte absolute $00+$F3; //
  160. UEBCLX : byte absolute $00+$F2; //
  161. UEDATX : byte absolute $00+$F1; //
  162. UEIENX : byte absolute $00+$F0; //
  163. UESTA1X : byte absolute $00+$EF; //
  164. UESTA0X : byte absolute $00+$EE; //
  165. UECFG1X : byte absolute $00+$ED; //
  166. UECFG0X : byte absolute $00+$EC; //
  167. UECONX : byte absolute $00+$EB; //
  168. UERST : byte absolute $00+$EA; //
  169. UENUM : byte absolute $00+$E9; //
  170. UEINTX : byte absolute $00+$E8; //
  171. UDMFN : byte absolute $00+$E6; //
  172. UDFNUM : word absolute $00+$E4; //
  173. UDFNUML : byte absolute $00+$E4; //
  174. UDFNUMH : byte absolute $00+$E4+1; //
  175. UDADDR : byte absolute $00+$E3; //
  176. UDIEN : byte absolute $00+$E2; //
  177. UDINT : byte absolute $00+$E1; //
  178. UDCON : byte absolute $00+$E0; //
  179. USBCON : byte absolute $00+$D8; // USB General Control Register
  180. USBINT : byte absolute $00+$DA; //
  181. USBSTA : byte absolute $00+$D9; //
  182. UHWCON : byte absolute $00+$D7; //
  183. const
  184. // WDTCSR
  185. WDIF = 7; // Watchdog Timeout Interrupt Flag
  186. WDIE = 6; // Watchdog Timeout Interrupt Enable
  187. WDP = 0; // Watchdog Timer Prescaler Bits
  188. WDCE = 4; // Watchdog Change Enable
  189. WDE = 3; // Watch Dog Enable
  190. // SPCR
  191. SPIE = 7; // SPI Interrupt Enable
  192. SPE = 6; // SPI Enable
  193. DORD = 5; // Data Order
  194. MSTR = 4; // Master/Slave Select
  195. CPOL = 3; // Clock polarity
  196. CPHA = 2; // Clock Phase
  197. SPR = 0; // SPI Clock Rate Selects
  198. // SPSR
  199. SPIF = 7; // SPI Interrupt Flag
  200. WCOL = 6; // Write Collision Flag
  201. SPI2X = 0; // Double SPI Speed Bit
  202. // UCSR1A
  203. RXC1 = 7; // USART Receive Complete
  204. TXC1 = 6; // USART Transmitt Complete
  205. UDRE1 = 5; // USART Data Register Empty
  206. FE1 = 4; // Framing Error
  207. DOR1 = 3; // Data overRun
  208. UPE1 = 2; // Parity Error
  209. U2X1 = 1; // Double the USART transmission speed
  210. MPCM1 = 0; // Multi-processor Communication Mode
  211. // UCSR1B
  212. RXCIE1 = 7; // RX Complete Interrupt Enable
  213. TXCIE1 = 6; // TX Complete Interrupt Enable
  214. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  215. RXEN1 = 4; // Receiver Enable
  216. TXEN1 = 3; // Transmitter Enable
  217. UCSZ12 = 2; // Character Size
  218. RXB81 = 1; // Receive Data Bit 8
  219. TXB81 = 0; // Transmit Data Bit 8
  220. // UCSR1C
  221. UMSEL1 = 6; // USART Mode Select
  222. UPM1 = 4; // Parity Mode Bits
  223. USBS1 = 3; // Stop Bit Select
  224. UCSZ1 = 1; // Character Size
  225. UCPOL1 = 0; // Clock Polarity
  226. // SPMCSR
  227. SPMIE = 7; // SPM Interrupt Enable
  228. RWWSB = 6; // Read While Write Section Busy
  229. SIGRD = 5; // Signature Row Read
  230. RWWSRE = 4; // Read While Write section read enable
  231. BLBSET = 3; // Boot Lock Bit Set
  232. PGWRT = 2; // Page Write
  233. PGERS = 1; // Page Erase
  234. SPMEN = 0; // Store Program Memory Enable
  235. // EECR
  236. EEPM = 4; // EEPROM Programming Mode Bits
  237. EERIE = 3; // EEPROM Ready Interrupt Enable
  238. EEMPE = 2; // EEPROM Master Write Enable
  239. EEPE = 1; // EEPROM Write Enable
  240. EERE = 0; // EEPROM Read Enable
  241. // TCCR0B
  242. FOC0A = 7; // Force Output Compare A
  243. FOC0B = 6; // Force Output Compare B
  244. WGM02 = 3; //
  245. CS0 = 0; // Clock Select
  246. // TCCR0A
  247. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  248. COM0B = 4; // Compare Output Mode, Fast PWm
  249. WGM0 = 0; // Waveform Generation Mode
  250. // TIMSK0
  251. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  252. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  253. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  254. // TIFR0
  255. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  256. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  257. TOV0 = 0; // Timer/Counter0 Overflow Flag
  258. // GTCCR
  259. TSM = 7; // Timer/Counter Synchronization Mode
  260. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  261. // TCCR3A
  262. COM3A = 6; // Compare Output Mode 1A, bits
  263. COM3B = 4; // Compare Output Mode 3B, bits
  264. COM3C = 2; // Compare Output Mode 3C, bits
  265. WGM3 = 0; // Waveform Generation Mode
  266. // TCCR3B
  267. ICNC3 = 7; // Input Capture 3 Noise Canceler
  268. ICES3 = 6; // Input Capture 3 Edge Select
  269. CS3 = 0; // Prescaler source of Timer/Counter 3
  270. // TCCR3C
  271. FOC3A = 7; // Force Output Compare 3A
  272. FOC3B = 6; // Force Output Compare 3B
  273. FOC3C = 5; // Force Output Compare 3C
  274. // TIMSK3
  275. ICIE3 = 5; // Timer/Counter3 Input Capture Interrupt Enable
  276. OCIE3C = 3; // Timer/Counter3 Output Compare C Match Interrupt Enable
  277. OCIE3B = 2; // Timer/Counter3 Output Compare B Match Interrupt Enable
  278. OCIE3A = 1; // Timer/Counter3 Output Compare A Match Interrupt Enable
  279. TOIE3 = 0; // Timer/Counter3 Overflow Interrupt Enable
  280. // TIFR3
  281. ICF3 = 5; // Input Capture Flag 3
  282. OCF3C = 3; // Output Compare Flag 3C
  283. OCF3B = 2; // Output Compare Flag 3B
  284. OCF3A = 1; // Output Compare Flag 3A
  285. TOV3 = 0; // Timer/Counter3 Overflow Flag
  286. // TCCR1A
  287. COM1A = 6; // Compare Output Mode 1A, bits
  288. COM1B = 4; // Compare Output Mode 1B, bits
  289. COM1C = 2; // Compare Output Mode 1C, bits
  290. WGM1 = 0; // Waveform Generation Mode
  291. // TCCR1B
  292. ICNC1 = 7; // Input Capture 1 Noise Canceler
  293. ICES1 = 6; // Input Capture 1 Edge Select
  294. CS1 = 0; // Prescaler source of Timer/Counter 1
  295. // TCCR1C
  296. FOC1A = 7; // Force Output Compare 1A
  297. FOC1B = 6; // Force Output Compare 1B
  298. FOC1C = 5; // Force Output Compare 1C
  299. // TIMSK1
  300. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  301. OCIE1C = 3; // Timer/Counter1 Output Compare C Match Interrupt Enable
  302. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  303. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  304. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  305. // TIFR1
  306. ICF1 = 5; // Input Capture Flag 1
  307. OCF1C = 3; // Output Compare Flag 1C
  308. OCF1B = 2; // Output Compare Flag 1B
  309. OCF1A = 1; // Output Compare Flag 1A
  310. TOV1 = 0; // Timer/Counter1 Overflow Flag
  311. // MCUCR
  312. JTD = 7; // JTAG Interface Disable
  313. // MCUSR
  314. JTRF = 4; // JTAG Reset Flag
  315. // EICRA
  316. ISC3 = 6; // External Interrupt Sense Control Bit
  317. ISC2 = 4; // External Interrupt Sense Control Bit
  318. ISC1 = 2; // External Interrupt Sense Control Bit
  319. ISC0 = 0; // External Interrupt Sense Control Bit
  320. // EICRB
  321. ISC7 = 6; // External Interrupt 7-4 Sense Control Bit
  322. ISC6 = 4; // External Interrupt 7-4 Sense Control Bit
  323. ISC5 = 2; // External Interrupt 7-4 Sense Control Bit
  324. ISC4 = 0; // External Interrupt 7-4 Sense Control Bit
  325. // EIMSK
  326. INT = 0; // External Interrupt Request 7 Enable
  327. // EIFR
  328. INTF = 0; // External Interrupt Flags
  329. // PCIFR
  330. PCIF0 = 0; // Pin Change Interrupt Flag 0
  331. // PCICR
  332. PCIE0 = 0; // Pin Change Interrupt Enable 0
  333. // TCCR4A
  334. COM4A = 6; // Compare Output Mode 1A, bits
  335. COM4B = 4; // Compare Output Mode 4B, bits
  336. FOC4A = 3; // Force Output Compare Match 4A
  337. FOC4B = 2; // Force Output Compare Match 4B
  338. PWM4A = 1; //
  339. PWM4B = 0; //
  340. // TCCR4B
  341. PWM4X = 7; // PWM Inversion Mode
  342. PSR4 = 6; // Prescaler Reset Timer/Counter 4
  343. DTPS4 = 4; // Dead Time Prescaler Bits
  344. CS4 = 0; // Clock Select Bits
  345. // TCCR4C
  346. COM4A1S = 7; // Comparator A Output Mode
  347. COM4A0S = 6; // Comparator A Output Mode
  348. COM4B1S = 5; // Comparator B Output Mode
  349. COM4B0S = 4; // Comparator B Output Mode
  350. COM4D = 2; // Comparator D Output Mode
  351. FOC4D = 1; // Force Output Compare Match 4D
  352. PWM4D = 0; // Pulse Width Modulator D Enable
  353. // TCCR4D
  354. FPIE4 = 7; // Fault Protection Interrupt Enable
  355. FPEN4 = 6; // Fault Protection Mode Enable
  356. FPNC4 = 5; // Fault Protection Noise Canceler
  357. FPES4 = 4; // Fault Protection Edge Select
  358. FPAC4 = 3; // Fault Protection Analog Comparator Enable
  359. FPF4 = 2; // Fault Protection Interrupt Flag
  360. WGM4 = 0; // Waveform Generation Mode bits
  361. // TCCR4E
  362. TLOCK4 = 7; // Register Update Lock
  363. ENHC4 = 6; // Enhanced Compare/PWM Mode
  364. OC4OE = 0; // Output Compare Override Enable bit
  365. // TIMSK4
  366. OCIE4D = 7; // Timer/Counter4 Output Compare D Match Interrupt Enable
  367. OCIE4A = 6; // Timer/Counter4 Output Compare A Match Interrupt Enable
  368. OCIE4B = 5; // Timer/Counter4 Output Compare B Match Interrupt Enable
  369. TOIE4 = 2; // Timer/Counter4 Overflow Interrupt Enable
  370. // TIFR4
  371. OCF4D = 7; // Output Compare Flag 4D
  372. OCF4A = 6; // Output Compare Flag 4A
  373. OCF4B = 5; // Output Compare Flag 4B
  374. TOV4 = 2; // Timer/Counter4 Overflow Flag
  375. // DT4
  376. DT4L = 0; // Timer/Counter 4 Dead Time Value Bits
  377. // ADMUX
  378. REFS = 6; // Reference Selection Bits
  379. ADLAR = 5; // Left Adjust Result
  380. MUX = 0; // Analog Channel and Gain Selection Bits
  381. // ADCSRA
  382. ADEN = 7; // ADC Enable
  383. ADSC = 6; // ADC Start Conversion
  384. ADATE = 5; // ADC Auto Trigger Enable
  385. ADIF = 4; // ADC Interrupt Flag
  386. ADIE = 3; // ADC Interrupt Enable
  387. ADPS = 0; // ADC Prescaler Select Bits
  388. // ADCSRB
  389. ADHSM = 7; // ADC High Speed Mode
  390. MUX5 = 5; // Analog Channel and Gain Selection Bits
  391. ADTS = 0; // ADC Auto Trigger Sources
  392. // DIDR0
  393. ADC7D = 7; // ADC7 Digital input Disable
  394. ADC6D = 6; // ADC6 Digital input Disable
  395. ADC5D = 5; // ADC5 Digital input Disable
  396. ADC4D = 4; // ADC4 Digital input Disable
  397. ADC3D = 3; // ADC3 Digital input Disable
  398. ADC2D = 2; // ADC2 Digital input Disable
  399. ADC1D = 1; // ADC1 Digital input Disable
  400. ADC0D = 0; // ADC0 Digital input Disable
  401. // DIDR2
  402. ADC13D = 5; // ADC13 Digital input Disable
  403. ADC12D = 4; // ADC12 Digital input Disable
  404. ADC11D = 3; // ADC11 Digital input Disable
  405. ADC10D = 2; // ADC10 Digital input Disable
  406. ADC9D = 1; // ADC9 Digital input Disable
  407. ADC8D = 0; // ADC8 Digital input Disable
  408. // ADCSRB
  409. ACME = 6; // Analog Comparator Multiplexer Enable
  410. // ACSR
  411. ACD = 7; // Analog Comparator Disable
  412. ACBG = 6; // Analog Comparator Bandgap Select
  413. ACO = 5; // Analog Compare Output
  414. ACI = 4; // Analog Comparator Interrupt Flag
  415. ACIE = 3; // Analog Comparator Interrupt Enable
  416. ACIC = 2; // Analog Comparator Input Capture Enable
  417. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  418. // DIDR1
  419. AIN1D = 1; // AIN1 Digital Input Disable
  420. AIN0D = 0; // AIN0 Digital Input Disable
  421. // SREG
  422. I = 7; // Global Interrupt Enable
  423. T = 6; // Bit Copy Storage
  424. H = 5; // Half Carry Flag
  425. S = 4; // Sign Bit
  426. V = 3; // Two's Complement Overflow Flag
  427. N = 2; // Negative Flag
  428. Z = 1; // Zero Flag
  429. C = 0; // Carry Flag
  430. // MCUCR
  431. PUD = 4; // Pull-up disable
  432. IVSEL = 1; // Interrupt Vector Select
  433. IVCE = 0; // Interrupt Vector Change Enable
  434. // MCUSR
  435. WDRF = 3; // Watchdog Reset Flag
  436. BORF = 2; // Brown-out Reset Flag
  437. EXTRF = 1; // External Reset Flag
  438. PORF = 0; // Power-on reset flag
  439. // RCCTRL
  440. RCFREQ = 0; //
  441. // CLKPR
  442. CLKPCE = 7; //
  443. CLKPS = 0; //
  444. // SMCR
  445. SM = 1; // Sleep Mode Select bits
  446. SE = 0; // Sleep Enable
  447. // GPIOR2
  448. GPIOR = 0; // General Purpose IO Register 2 bis
  449. // GPIOR1
  450. // GPIOR0
  451. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  452. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  453. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  454. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  455. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  456. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  457. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  458. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  459. // PRR1
  460. PRUSB = 7; // Power Reduction USB
  461. PRTIM3 = 3; // Power Reduction Timer/Counter3
  462. PRUSART1 = 0; // Power Reduction USART1
  463. // PRR0
  464. PRTWI = 7; // Power Reduction TWI
  465. PRTIM2 = 6; // Power Reduction Timer/Counter2
  466. PRTIM0 = 5; // Power Reduction Timer/Counter0
  467. PRTIM1 = 3; // Power Reduction Timer/Counter1
  468. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  469. PRUSART0 = 1; // Power Reduction USART
  470. PRADC = 0; // Power Reduction ADC
  471. // CLKSTA
  472. RCON = 1; //
  473. EXTON = 0; //
  474. // CLKSEL1
  475. RCCKSEL = 4; //
  476. EXCKSEL = 0; //
  477. // CLKSEL0
  478. RCSUT = 6; //
  479. EXSUT = 4; //
  480. RCE = 3; //
  481. EXTE = 2; //
  482. CLKS = 0; //
  483. // PLLCSR
  484. PINDIV = 4; // PLL prescaler Bit 2
  485. PLLE = 1; // PLL Enable Bit
  486. PLOCK = 0; // PLL Lock Status Bit
  487. // PLLFRQ
  488. PINMUX = 7; //
  489. PLLUSB = 6; //
  490. PLLTM = 4; //
  491. PDIV = 0; //
  492. // UEDATX
  493. DAT = 0; //
  494. // UEIENX
  495. FLERRE = 7; //
  496. NAKINE = 6; //
  497. NAKOUTE = 4; //
  498. RXSTPE = 3; //
  499. RXOUTE = 2; //
  500. STALLEDE = 1; //
  501. TXINE = 0; //
  502. // UESTA1X
  503. CTRLDIR = 2; //
  504. CURRBK = 0; //
  505. // UESTA0X
  506. CFGOK = 7; //
  507. OVERFI = 6; //
  508. UNDERFI = 5; //
  509. DTSEQ = 2; //
  510. NBUSYBK = 0; //
  511. // UECFG1X
  512. EPSIZE = 4; //
  513. EPBK = 2; //
  514. ALLOC = 1; //
  515. // UECFG0X
  516. EPTYPE = 6; //
  517. EPDIR = 0; //
  518. // UECONX
  519. STALLRQ = 5; //
  520. STALLRQC = 4; //
  521. RSTDT = 3; //
  522. EPEN = 0; //
  523. // UERST
  524. EPRST = 0; //
  525. // UEINTX
  526. FIFOCON = 7; //
  527. NAKINI = 6; //
  528. RWAL = 5; //
  529. NAKOUTI = 4; //
  530. RXSTPI = 3; //
  531. RXOUTI = 2; //
  532. STALLEDI = 1; //
  533. TXINI = 0; //
  534. // UDMFN
  535. FNCERR = 4; //
  536. // UDADDR
  537. ADDEN = 7; //
  538. UADD = 0; //
  539. // UDIEN
  540. UPRSME = 6; //
  541. EORSME = 5; //
  542. WAKEUPE = 4; //
  543. EORSTE = 3; //
  544. SOFE = 2; //
  545. SUSPE = 0; //
  546. // UDINT
  547. UPRSMI = 6; //
  548. EORSMI = 5; //
  549. WAKEUPI = 4; //
  550. EORSTI = 3; //
  551. SOFI = 2; //
  552. SUSPI = 0; //
  553. // UDCON
  554. LSM = 2; // USB low speed mode
  555. RSTCPU = 3; //
  556. RMWKUP = 1; //
  557. DETACH = 0; //
  558. // USBCON
  559. USBE = 7; //
  560. FRZCLK = 5; //
  561. OTGPADE = 4; //
  562. VBUSTE = 0; //
  563. // USBINT
  564. VBUSTI = 0; //
  565. // USBSTA
  566. SPEED = 3; //
  567. VBUS = 0; //
  568. // UHWCON
  569. UVREGE = 0; //
  570. implementation
  571. {$i avrcommon.inc}
  572. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  573. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  574. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  575. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 4 External Interrupt Request 3
  576. procedure Reserved1_ISR; external name 'Reserved1_ISR'; // Interrupt 5 Reserved1
  577. procedure Reserved2_ISR; external name 'Reserved2_ISR'; // Interrupt 6 Reserved2
  578. procedure INT6_ISR; external name 'INT6_ISR'; // Interrupt 7 External Interrupt Request 6
  579. procedure Reserved3_ISR; external name 'Reserved3_ISR'; // Interrupt 8 Reserved3
  580. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 9 Pin Change Interrupt Request 0
  581. procedure USB_GEN_ISR; external name 'USB_GEN_ISR'; // Interrupt 10 USB General Interrupt Request
  582. procedure USB_COM_ISR; external name 'USB_COM_ISR'; // Interrupt 11 USB Endpoint/Pipe Interrupt Communication Request
  583. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 12 Watchdog Time-out Interrupt
  584. procedure Reserved4_ISR; external name 'Reserved4_ISR'; // Interrupt 13 Reserved4
  585. procedure Reserved5_ISR; external name 'Reserved5_ISR'; // Interrupt 14 Reserved5
  586. procedure Reserved6_ISR; external name 'Reserved6_ISR'; // Interrupt 15 Reserved6
  587. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 16 Timer/Counter1 Capture Event
  588. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 17 Timer/Counter1 Compare Match A
  589. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 18 Timer/Counter1 Compare Match B
  590. procedure TIMER1_COMPC_ISR; external name 'TIMER1_COMPC_ISR'; // Interrupt 19 Timer/Counter1 Compare Match C
  591. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 20 Timer/Counter1 Overflow
  592. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 21 Timer/Counter0 Compare Match A
  593. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 22 Timer/Counter0 Compare Match B
  594. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 23 Timer/Counter0 Overflow
  595. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 24 SPI Serial Transfer Complete
  596. procedure USART1__RX_ISR; external name 'USART1__RX_ISR'; // Interrupt 25 USART1, Rx Complete
  597. procedure USART1__UDRE_ISR; external name 'USART1__UDRE_ISR'; // Interrupt 26 USART1 Data register Empty
  598. procedure USART1__TX_ISR; external name 'USART1__TX_ISR'; // Interrupt 27 USART1, Tx Complete
  599. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 28 Analog Comparator
  600. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 29 ADC Conversion Complete
  601. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 30 EEPROM Ready
  602. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 31 Timer/Counter3 Capture Event
  603. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 32 Timer/Counter3 Compare Match A
  604. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 33 Timer/Counter3 Compare Match B
  605. procedure TIMER3_COMPC_ISR; external name 'TIMER3_COMPC_ISR'; // Interrupt 34 Timer/Counter3 Compare Match C
  606. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 35 Timer/Counter3 Overflow
  607. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 36 2-wire Serial Interface
  608. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 37 Store Program Memory Read
  609. procedure TIMER4_COMPA_ISR; external name 'TIMER4_COMPA_ISR'; // Interrupt 38 Timer/Counter4 Compare Match A
  610. procedure TIMER4_COMPB_ISR; external name 'TIMER4_COMPB_ISR'; // Interrupt 39 Timer/Counter4 Compare Match B
  611. procedure TIMER4_COMPD_ISR; external name 'TIMER4_COMPD_ISR'; // Interrupt 40 Timer/Counter4 Compare Match D
  612. procedure TIMER4_OVF_ISR; external name 'TIMER4_OVF_ISR'; // Interrupt 41 Timer/Counter4 Overflow
  613. procedure TIMER4_FPF_ISR; external name 'TIMER4_FPF_ISR'; // Interrupt 42 Timer/Counter4 Fault Protection Interrupt
  614. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  615. asm
  616. jmp __dtors_end
  617. jmp INT0_ISR
  618. jmp INT1_ISR
  619. jmp INT2_ISR
  620. jmp INT3_ISR
  621. jmp Reserved1_ISR
  622. jmp Reserved2_ISR
  623. jmp INT6_ISR
  624. jmp Reserved3_ISR
  625. jmp PCINT0_ISR
  626. jmp USB_GEN_ISR
  627. jmp USB_COM_ISR
  628. jmp WDT_ISR
  629. jmp Reserved4_ISR
  630. jmp Reserved5_ISR
  631. jmp Reserved6_ISR
  632. jmp TIMER1_CAPT_ISR
  633. jmp TIMER1_COMPA_ISR
  634. jmp TIMER1_COMPB_ISR
  635. jmp TIMER1_COMPC_ISR
  636. jmp TIMER1_OVF_ISR
  637. jmp TIMER0_COMPA_ISR
  638. jmp TIMER0_COMPB_ISR
  639. jmp TIMER0_OVF_ISR
  640. jmp SPI__STC_ISR
  641. jmp USART1__RX_ISR
  642. jmp USART1__UDRE_ISR
  643. jmp USART1__TX_ISR
  644. jmp ANALOG_COMP_ISR
  645. jmp ADC_ISR
  646. jmp EE_READY_ISR
  647. jmp TIMER3_CAPT_ISR
  648. jmp TIMER3_COMPA_ISR
  649. jmp TIMER3_COMPB_ISR
  650. jmp TIMER3_COMPC_ISR
  651. jmp TIMER3_OVF_ISR
  652. jmp TWI_ISR
  653. jmp SPM_READY_ISR
  654. jmp TIMER4_COMPA_ISR
  655. jmp TIMER4_COMPB_ISR
  656. jmp TIMER4_COMPD_ISR
  657. jmp TIMER4_OVF_ISR
  658. jmp TIMER4_FPF_ISR
  659. .weak INT0_ISR
  660. .weak INT1_ISR
  661. .weak INT2_ISR
  662. .weak INT3_ISR
  663. .weak Reserved1_ISR
  664. .weak Reserved2_ISR
  665. .weak INT6_ISR
  666. .weak Reserved3_ISR
  667. .weak PCINT0_ISR
  668. .weak USB_GEN_ISR
  669. .weak USB_COM_ISR
  670. .weak WDT_ISR
  671. .weak Reserved4_ISR
  672. .weak Reserved5_ISR
  673. .weak Reserved6_ISR
  674. .weak TIMER1_CAPT_ISR
  675. .weak TIMER1_COMPA_ISR
  676. .weak TIMER1_COMPB_ISR
  677. .weak TIMER1_COMPC_ISR
  678. .weak TIMER1_OVF_ISR
  679. .weak TIMER0_COMPA_ISR
  680. .weak TIMER0_COMPB_ISR
  681. .weak TIMER0_OVF_ISR
  682. .weak SPI__STC_ISR
  683. .weak USART1__RX_ISR
  684. .weak USART1__UDRE_ISR
  685. .weak USART1__TX_ISR
  686. .weak ANALOG_COMP_ISR
  687. .weak ADC_ISR
  688. .weak EE_READY_ISR
  689. .weak TIMER3_CAPT_ISR
  690. .weak TIMER3_COMPA_ISR
  691. .weak TIMER3_COMPB_ISR
  692. .weak TIMER3_COMPC_ISR
  693. .weak TIMER3_OVF_ISR
  694. .weak TWI_ISR
  695. .weak SPM_READY_ISR
  696. .weak TIMER4_COMPA_ISR
  697. .weak TIMER4_COMPB_ISR
  698. .weak TIMER4_COMPD_ISR
  699. .weak TIMER4_OVF_ISR
  700. .weak TIMER4_FPF_ISR
  701. .set INT0_ISR, Default_IRQ_handler
  702. .set INT1_ISR, Default_IRQ_handler
  703. .set INT2_ISR, Default_IRQ_handler
  704. .set INT3_ISR, Default_IRQ_handler
  705. .set Reserved1_ISR, Default_IRQ_handler
  706. .set Reserved2_ISR, Default_IRQ_handler
  707. .set INT6_ISR, Default_IRQ_handler
  708. .set Reserved3_ISR, Default_IRQ_handler
  709. .set PCINT0_ISR, Default_IRQ_handler
  710. .set USB_GEN_ISR, Default_IRQ_handler
  711. .set USB_COM_ISR, Default_IRQ_handler
  712. .set WDT_ISR, Default_IRQ_handler
  713. .set Reserved4_ISR, Default_IRQ_handler
  714. .set Reserved5_ISR, Default_IRQ_handler
  715. .set Reserved6_ISR, Default_IRQ_handler
  716. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  717. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  718. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  719. .set TIMER1_COMPC_ISR, Default_IRQ_handler
  720. .set TIMER1_OVF_ISR, Default_IRQ_handler
  721. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  722. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  723. .set TIMER0_OVF_ISR, Default_IRQ_handler
  724. .set SPI__STC_ISR, Default_IRQ_handler
  725. .set USART1__RX_ISR, Default_IRQ_handler
  726. .set USART1__UDRE_ISR, Default_IRQ_handler
  727. .set USART1__TX_ISR, Default_IRQ_handler
  728. .set ANALOG_COMP_ISR, Default_IRQ_handler
  729. .set ADC_ISR, Default_IRQ_handler
  730. .set EE_READY_ISR, Default_IRQ_handler
  731. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  732. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  733. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  734. .set TIMER3_COMPC_ISR, Default_IRQ_handler
  735. .set TIMER3_OVF_ISR, Default_IRQ_handler
  736. .set TWI_ISR, Default_IRQ_handler
  737. .set SPM_READY_ISR, Default_IRQ_handler
  738. .set TIMER4_COMPA_ISR, Default_IRQ_handler
  739. .set TIMER4_COMPB_ISR, Default_IRQ_handler
  740. .set TIMER4_COMPD_ISR, Default_IRQ_handler
  741. .set TIMER4_OVF_ISR, Default_IRQ_handler
  742. .set TIMER4_FPF_ISR, Default_IRQ_handler
  743. end;
  744. end.