atmega3290.pp 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. unit ATmega3290;
  2. interface
  3. var
  4. // TIMER_COUNTER_0
  5. TCCR0A : byte absolute $00+$44; // Timer/Counter0 Control Register
  6. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  7. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  8. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  9. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  10. GTCCR : byte absolute $00+$43; // General Timer/Control Register
  11. // TIMER_COUNTER_1
  12. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  13. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  14. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  15. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  16. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  17. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  18. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  19. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  20. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  21. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  22. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  23. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  24. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  25. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  26. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  27. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  28. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  29. // TIMER_COUNTER_2
  30. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register
  31. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  32. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register
  33. TIMSK2 : byte absolute $00+$70; // Timer/Counter2 Interrupt Mask register
  34. TIFR2 : byte absolute $00+$37; // Timer/Counter2 Interrupt Flag Register
  35. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  36. // WATCHDOG
  37. WDTCR : byte absolute $00+$60; // Watchdog Timer Control Register
  38. // EEPROM
  39. EEAR : word absolute $00+$41; // EEPROM Read/Write Access Bytes
  40. EEARL : byte absolute $00+$41; // EEPROM Read/Write Access Bytes
  41. EEARH : byte absolute $00+$41+1; // EEPROM Read/Write Access Bytes
  42. EEDR : byte absolute $00+$40; // EEPROM Data Register
  43. EECR : byte absolute $00+$3F; // EEPROM Control Register
  44. // SPI
  45. SPCR : byte absolute $00+$4C; // SPI Control Register
  46. SPSR : byte absolute $00+$4D; // SPI Status Register
  47. SPDR : byte absolute $00+$4E; // SPI Data Register
  48. // PORTA
  49. PORTA : byte absolute $00+$22; // Port A Data Register
  50. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  51. PINA : byte absolute $00+$20; // Port A Input Pins
  52. // PORTB
  53. PORTB : byte absolute $00+$25; // Port B Data Register
  54. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  55. PINB : byte absolute $00+$23; // Port B Input Pins
  56. // PORTC
  57. PORTC : byte absolute $00+$28; // Port C Data Register
  58. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  59. PINC : byte absolute $00+$26; // Port C Input Pins
  60. // PORTD
  61. PORTD : byte absolute $00+$2B; // Port D Data Register
  62. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  63. PIND : byte absolute $00+$29; // Port D Input Pins
  64. // ANALOG_COMPARATOR
  65. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  66. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  67. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  68. // PORTE
  69. PORTE : byte absolute $00+$2E; // Data Register, Port E
  70. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  71. PINE : byte absolute $00+$2C; // Input Pins, Port E
  72. // PORTF
  73. PORTF : byte absolute $00+$31; // Data Register, Port F
  74. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  75. PINF : byte absolute $00+$2F; // Input Pins, Port F
  76. // PORTG
  77. PORTG : byte absolute $00+$34; // Port G Data Register
  78. DDRG : byte absolute $00+$33; // Port G Data Direction Register
  79. PING : byte absolute $00+$32; // Port G Input Pins
  80. // JTAG
  81. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  82. MCUCR : byte absolute $00+$55; // MCU Control Register
  83. MCUSR : byte absolute $00+$54; // MCU Status Register
  84. // LCD
  85. LCDDR19 : byte absolute $00+$FF; // LCD Data Register 19
  86. LCDDR18 : byte absolute $00+$FE; // LCD Data Register 18
  87. LCDDR17 : byte absolute $00+$FD; // LCD Data Register 17
  88. LCDDR16 : byte absolute $00+$FC; // LCD Data Register 16
  89. LCDDR15 : byte absolute $00+$FB; // LCD Data Register 15
  90. LCDDR14 : byte absolute $00+$FA; // LCD Data Register 14
  91. LCDDR13 : byte absolute $00+$F9; // LCD Data Register 13
  92. LCDDR12 : byte absolute $00+$F8; // LCD Data Register 12
  93. LCDDR11 : byte absolute $00+$F7; // LCD Data Register 11
  94. LCDDR10 : byte absolute $00+$F6; // LCD Data Register 10
  95. LCDDR9 : byte absolute $00+$F5; // LCD Data Register 9
  96. LCDDR8 : byte absolute $00+$F4; // LCD Data Register 8
  97. LCDDR7 : byte absolute $00+$F3; // LCD Data Register 7
  98. LCDDR6 : byte absolute $00+$F2; // LCD Data Register 6
  99. LCDDR5 : byte absolute $00+$F1; // LCD Data Register 5
  100. LCDDR4 : byte absolute $00+$F0; // LCD Data Register 4
  101. LCDDR3 : byte absolute $00+$EF; // LCD Data Register 3
  102. LCDDR2 : byte absolute $00+$EE; // LCD Data Register 2
  103. LCDDR1 : byte absolute $00+$ED; // LCD Data Register 1
  104. LCDDR0 : byte absolute $00+$EC; // LCD Data Register 0
  105. LCDCCR : byte absolute $00+$E7; // LCD Contrast Control Register
  106. LCDFRR : byte absolute $00+$E6; // LCD Frame Rate Register
  107. LCDCRB : byte absolute $00+$E5; // LCD Control and Status Register B
  108. LCDCRA : byte absolute $00+$E4; // LCD Control and Status Register A
  109. // EXTERNAL_INTERRUPT
  110. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  111. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  112. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  113. PCMSK3 : byte absolute $00+$73; // Pin Change Mask Register 3
  114. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  115. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  116. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  117. // CPU
  118. SREG : byte absolute $00+$5F; // Status Register
  119. SP : word absolute $00+$5D; // Stack Pointer
  120. SPL : byte absolute $00+$5D; // Stack Pointer
  121. SPH : byte absolute $00+$5D+1; // Stack Pointer
  122. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  123. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  124. PRR : byte absolute $00+$64; // Power Reduction Register
  125. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  126. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  127. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  128. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  129. // USI
  130. USIDR : byte absolute $00+$BA; // USI Data Register
  131. USISR : byte absolute $00+$B9; // USI Status Register
  132. USICR : byte absolute $00+$B8; // USI Control Register
  133. // AD_CONVERTER
  134. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  135. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  136. ADC : word absolute $00+$78; // ADC Data Register Bytes
  137. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  138. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  139. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 0
  140. // BOOT_LOAD
  141. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  142. // USART0
  143. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  144. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  145. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  146. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  147. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  148. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  149. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  150. // PORTH
  151. PORTH : byte absolute $00+$DA; // PORT H Data Register
  152. DDRH : byte absolute $00+$D9; // PORT H Data Direction Register
  153. PINH : byte absolute $00+$D8; // PORT H Input Pins
  154. // PORTJ
  155. PORTJ : byte absolute $00+$DD; // PORT J Data Register
  156. DDRJ : byte absolute $00+$DC; // PORT J Data Direction Register
  157. PINJ : byte absolute $00+$DB; // PORT J Input Pins
  158. const
  159. // TCCR0A
  160. FOC0A = 7; // Force Output Compare
  161. WGM00 = 6; // Waveform Generation Mode 0
  162. COM0A = 4; // Compare Match Output Modes
  163. WGM01 = 3; // Waveform Generation Mode 1
  164. CS0 = 0; // Clock Selects
  165. // TIMSK0
  166. OCIE0A = 1; // Timer/Counter0 Output Compare Match Interrupt Enable
  167. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  168. // TIFR0
  169. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0
  170. TOV0 = 0; // Timer/Counter0 Overflow Flag
  171. // GTCCR
  172. TSM = 7; // Timer/Counter Synchronization Mode
  173. PSR310 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  174. // TCCR1A
  175. COM1A = 6; // Compare Output Mode 1A, bits
  176. COM1B = 4; // Compare Output Mode 1B, bits
  177. WGM1 = 0; // Waveform Generation Mode
  178. // TCCR1B
  179. ICNC1 = 7; // Input Capture 1 Noise Canceler
  180. ICES1 = 6; // Input Capture 1 Edge Select
  181. CS1 = 0; // Prescaler source of Timer/Counter 1
  182. // TCCR1C
  183. FOC1A = 7; // Force Output Compare 1A
  184. FOC1B = 6; // Force Output Compare 1B
  185. // TIMSK1
  186. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  187. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  188. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  189. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  190. // TIFR1
  191. ICF1 = 5; // Input Capture Flag 1
  192. OCF1B = 2; // Output Compare Flag 1B
  193. OCF1A = 1; // Output Compare Flag 1A
  194. TOV1 = 0; // Timer/Counter1 Overflow Flag
  195. // TCCR2A
  196. FOC2A = 7; // Force Output Compare A
  197. WGM20 = 6; // Waveform Generation Mode
  198. COM2A = 4; // Compare Output Mode bits
  199. WGM21 = 3; // Waveform Generation Mode
  200. CS2 = 0; // Clock Select bits
  201. // TIMSK2
  202. OCIE2A = 1; // Timer/Counter2 Output Compare Match Interrupt Enable
  203. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  204. // TIFR2
  205. OCF2A = 1; // Timer/Counter2 Output Compare Flag 2
  206. TOV2 = 0; // Timer/Counter2 Overflow Flag
  207. // GTCCR
  208. PSR2 = 1; // Prescaler Reset Timer/Counter2
  209. // ASSR
  210. EXCLK = 4; // Enable External Clock Interrupt
  211. AS2 = 3; // AS2: Asynchronous Timer/Counter2
  212. TCN2UB = 2; // TCN2UB: Timer/Counter2 Update Busy
  213. OCR2UB = 1; // Output Compare Register2 Update Busy
  214. TCR2UB = 0; // TCR2UB: Timer/Counter Control Register2 Update Busy
  215. // WDTCR
  216. WDCE = 4; // Watchdog Change Enable
  217. WDE = 3; // Watch Dog Enable
  218. WDP = 0; // Watch Dog Timer Prescaler bits
  219. // EECR
  220. EERIE = 3; // EEPROM Ready Interrupt Enable
  221. EEMWE = 2; // EEPROM Master Write Enable
  222. EEWE = 1; // EEPROM Write Enable
  223. EERE = 0; // EEPROM Read Enable
  224. // SPCR
  225. SPIE = 7; // SPI Interrupt Enable
  226. SPE = 6; // SPI Enable
  227. DORD = 5; // Data Order
  228. MSTR = 4; // Master/Slave Select
  229. CPOL = 3; // Clock polarity
  230. CPHA = 2; // Clock Phase
  231. SPR = 0; // SPI Clock Rate Selects
  232. // SPSR
  233. SPIF = 7; // SPI Interrupt Flag
  234. WCOL = 6; // Write Collision Flag
  235. SPI2X = 0; // Double SPI Speed Bit
  236. // ADCSRB
  237. ACME = 6; // Analog Comparator Multiplexer Enable
  238. // ACSR
  239. ACD = 7; // Analog Comparator Disable
  240. ACBG = 6; // Analog Comparator Bandgap Select
  241. ACO = 5; // Analog Compare Output
  242. ACI = 4; // Analog Comparator Interrupt Flag
  243. ACIE = 3; // Analog Comparator Interrupt Enable
  244. ACIC = 2; // Analog Comparator Input Capture Enable
  245. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  246. // DIDR1
  247. AIN1D = 1; // AIN1 Digital Input Disable
  248. AIN0D = 0; // AIN0 Digital Input Disable
  249. // MCUCR
  250. JTD = 7; // JTAG Interface Disable
  251. // MCUSR
  252. JTRF = 4; // JTAG Reset Flag
  253. // LCDFRR
  254. LCDPS = 4; // LCD Prescaler Selects
  255. LCDCD = 0; // LCD Clock Dividers
  256. // LCDCRB
  257. LCDCS = 7; // LCD CLock Select
  258. LCD2B = 6; // LCD 1/2 Bias Select
  259. LCDMUX = 4; // LCD Mux Selects
  260. LCDPM = 0; // LCD Port Masks
  261. // LCDCRA
  262. LCDEN = 7; // LCD Enable
  263. LCDAB = 6; // LCD A or B waveform
  264. LCDIF = 4; // LCD Interrupt Flag
  265. LCDIE = 3; // LCD Interrupt Enable
  266. LCDBL = 0; // LCD Blanking
  267. // EICRA
  268. ISC01 = 1; // External Interrupt Sense Control 0 Bit 1
  269. ISC00 = 0; // External Interrupt Sense Control 0 Bit 0
  270. // EIMSK
  271. PCIE = 4; // Pin Change Interrupt Enables
  272. INT0 = 0; // External Interrupt Request 0 Enable
  273. // EIFR
  274. PCIF = 4; // Pin Change Interrupt Flags
  275. INTF0 = 0; // External Interrupt Flag 0
  276. // SREG
  277. I = 7; // Global Interrupt Enable
  278. T = 6; // Bit Copy Storage
  279. H = 5; // Half Carry Flag
  280. S = 4; // Sign Bit
  281. V = 3; // Two's Complement Overflow Flag
  282. N = 2; // Negative Flag
  283. Z = 1; // Zero Flag
  284. C = 0; // Carry Flag
  285. // MCUCR
  286. PUD = 4; // Pull-up disable
  287. IVSEL = 1; // Interrupt Vector Select
  288. IVCE = 0; // Interrupt Vector Change Enable
  289. // MCUSR
  290. WDRF = 3; // Watchdog Reset Flag
  291. BORF = 2; // Brown-out Reset Flag
  292. EXTRF = 1; // External Reset Flag
  293. PORF = 0; // Power-on reset flag
  294. // CLKPR
  295. CLKPCE = 7; // Clock Prescaler Change Enable
  296. CLKPS = 0; // Clock Prescaler Select Bits
  297. // PRR
  298. PRLCD = 4; // Power Reduction LCD
  299. PRTIM1 = 3; // Power Reduction Timer/Counter1
  300. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  301. PRUSART0 = 1; // Power Reduction USART
  302. PRADC = 0; // Power Reduction ADC
  303. // SMCR
  304. SM = 1; // Sleep Mode Select bits
  305. SE = 0; // Sleep Enable
  306. // USISR
  307. USISIF = 7; // Start Condition Interrupt Flag
  308. USIOIF = 6; // Counter Overflow Interrupt Flag
  309. USIPF = 5; // Stop Condition Flag
  310. USIDC = 4; // Data Output Collision
  311. USICNT = 0; // USI Counter Value Bits
  312. // USICR
  313. USISIE = 7; // Start Condition Interrupt Enable
  314. USIOIE = 6; // Counter Overflow Interrupt Enable
  315. USIWM = 4; // USI Wire Mode Bits
  316. USICS = 2; // USI Clock Source Select Bits
  317. USICLK = 1; // Clock Strobe
  318. USITC = 0; // Toggle Clock Port Pin
  319. // ADMUX
  320. REFS = 6; // Reference Selection Bits
  321. ADLAR = 5; // Left Adjust Result
  322. MUX = 0; // Analog Channel and Gain Selection Bits
  323. // ADCSRA
  324. ADEN = 7; // ADC Enable
  325. ADSC = 6; // ADC Start Conversion
  326. ADATE = 5; // ADC Auto Trigger Enable
  327. ADIF = 4; // ADC Interrupt Flag
  328. ADIE = 3; // ADC Interrupt Enable
  329. ADPS = 0; // ADC Prescaler Select Bits
  330. // ADCSRB
  331. ADTS = 0; // ADC Auto Trigger Sources
  332. // DIDR0
  333. ADC7D = 7; // ADC7 Digital input Disable
  334. ADC6D = 6; // ADC6 Digital input Disable
  335. ADC5D = 5; // ADC5 Digital input Disable
  336. ADC4D = 4; // ADC4 Digital input Disable
  337. ADC3D = 3; // ADC3 Digital input Disable
  338. ADC2D = 2; // ADC2 Digital input Disable
  339. ADC1D = 1; // ADC1 Digital input Disable
  340. ADC0D = 0; // ADC0 Digital input Disable
  341. // SPMCSR
  342. SPMIE = 7; // SPM Interrupt Enable
  343. RWWSB = 6; // Read While Write Section Busy
  344. RWWSRE = 4; // Read While Write section read enable
  345. BLBSET = 3; // Boot Lock Bit Set
  346. PGWRT = 2; // Page Write
  347. PGERS = 1; // Page Erase
  348. SPMEN = 0; // Store Program Memory Enable
  349. // UCSR0A
  350. RXC0 = 7; // USART Receive Complete
  351. TXC0 = 6; // USART Transmit Complete
  352. UDRE0 = 5; // USART Data Register Empty
  353. FE0 = 4; // Framing Error
  354. DOR0 = 3; // Data OverRun
  355. UPE0 = 2; // USART Parity Error
  356. U2X0 = 1; // Double the USART Transmission Speed
  357. MPCM0 = 0; // Multi-processor Communication Mode
  358. // UCSR0B
  359. RXCIE0 = 7; // RX Complete Interrupt Enable
  360. TXCIE0 = 6; // TX Complete Interrupt Enable
  361. UDRIE0 = 5; // USART Data Register Empty Interrupt Enable
  362. RXEN0 = 4; // Receiver Enable
  363. TXEN0 = 3; // Transmitter Enable
  364. UCSZ02 = 2; // Character Size
  365. RXB80 = 1; // Receive Data Bit 8
  366. TXB80 = 0; // Transmit Data Bit 8
  367. // UCSR0C
  368. UMSEL0 = 6; // USART Mode Select
  369. UPM0 = 4; // Parity Mode Bits
  370. USBS0 = 3; // Stop Bit Select
  371. UCSZ0 = 1; // Character Size
  372. UCPOL0 = 0; // Clock Polarity
  373. implementation
  374. {$i avrcommon.inc}
  375. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  376. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin Change Interrupt Request 0
  377. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 3 Pin Change Interrupt Request 1
  378. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 4 Timer/Counter2 Compare Match
  379. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 5 Timer/Counter2 Overflow
  380. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 6 Timer/Counter1 Capture Event
  381. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 7 Timer/Counter1 Compare Match A
  382. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 8 Timer/Counter Compare Match B
  383. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 9 Timer/Counter1 Overflow
  384. procedure TIMER0_COMP_ISR; external name 'TIMER0_COMP_ISR'; // Interrupt 10 Timer/Counter0 Compare Match
  385. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 11 Timer/Counter0 Overflow
  386. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 12 SPI Serial Transfer Complete
  387. procedure USART__RX_ISR; external name 'USART__RX_ISR'; // Interrupt 13 USART, Rx Complete
  388. procedure USART__UDRE_ISR; external name 'USART__UDRE_ISR'; // Interrupt 14 USART Data register Empty
  389. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 15 USART0, Tx Complete
  390. procedure USI_START_ISR; external name 'USI_START_ISR'; // Interrupt 16 USI Start Condition
  391. procedure USI_OVERFLOW_ISR; external name 'USI_OVERFLOW_ISR'; // Interrupt 17 USI Overflow
  392. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 18 Analog Comparator
  393. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 19 ADC Conversion Complete
  394. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 20 EEPROM Ready
  395. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 21 Store Program Memory Read
  396. procedure LCD_ISR; external name 'LCD_ISR'; // Interrupt 22 LCD Start of Frame
  397. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 23 Pin Change Interrupt Request 2
  398. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 24 Pin Change Interrupt Request 3
  399. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  400. asm
  401. jmp __dtors_end
  402. jmp INT0_ISR
  403. jmp PCINT0_ISR
  404. jmp PCINT1_ISR
  405. jmp TIMER2_COMP_ISR
  406. jmp TIMER2_OVF_ISR
  407. jmp TIMER1_CAPT_ISR
  408. jmp TIMER1_COMPA_ISR
  409. jmp TIMER1_COMPB_ISR
  410. jmp TIMER1_OVF_ISR
  411. jmp TIMER0_COMP_ISR
  412. jmp TIMER0_OVF_ISR
  413. jmp SPI__STC_ISR
  414. jmp USART__RX_ISR
  415. jmp USART__UDRE_ISR
  416. jmp USART0__TX_ISR
  417. jmp USI_START_ISR
  418. jmp USI_OVERFLOW_ISR
  419. jmp ANALOG_COMP_ISR
  420. jmp ADC_ISR
  421. jmp EE_READY_ISR
  422. jmp SPM_READY_ISR
  423. jmp LCD_ISR
  424. jmp PCINT2_ISR
  425. jmp PCINT3_ISR
  426. .weak INT0_ISR
  427. .weak PCINT0_ISR
  428. .weak PCINT1_ISR
  429. .weak TIMER2_COMP_ISR
  430. .weak TIMER2_OVF_ISR
  431. .weak TIMER1_CAPT_ISR
  432. .weak TIMER1_COMPA_ISR
  433. .weak TIMER1_COMPB_ISR
  434. .weak TIMER1_OVF_ISR
  435. .weak TIMER0_COMP_ISR
  436. .weak TIMER0_OVF_ISR
  437. .weak SPI__STC_ISR
  438. .weak USART__RX_ISR
  439. .weak USART__UDRE_ISR
  440. .weak USART0__TX_ISR
  441. .weak USI_START_ISR
  442. .weak USI_OVERFLOW_ISR
  443. .weak ANALOG_COMP_ISR
  444. .weak ADC_ISR
  445. .weak EE_READY_ISR
  446. .weak SPM_READY_ISR
  447. .weak LCD_ISR
  448. .weak PCINT2_ISR
  449. .weak PCINT3_ISR
  450. .set INT0_ISR, Default_IRQ_handler
  451. .set PCINT0_ISR, Default_IRQ_handler
  452. .set PCINT1_ISR, Default_IRQ_handler
  453. .set TIMER2_COMP_ISR, Default_IRQ_handler
  454. .set TIMER2_OVF_ISR, Default_IRQ_handler
  455. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  456. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  457. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  458. .set TIMER1_OVF_ISR, Default_IRQ_handler
  459. .set TIMER0_COMP_ISR, Default_IRQ_handler
  460. .set TIMER0_OVF_ISR, Default_IRQ_handler
  461. .set SPI__STC_ISR, Default_IRQ_handler
  462. .set USART__RX_ISR, Default_IRQ_handler
  463. .set USART__UDRE_ISR, Default_IRQ_handler
  464. .set USART0__TX_ISR, Default_IRQ_handler
  465. .set USI_START_ISR, Default_IRQ_handler
  466. .set USI_OVERFLOW_ISR, Default_IRQ_handler
  467. .set ANALOG_COMP_ISR, Default_IRQ_handler
  468. .set ADC_ISR, Default_IRQ_handler
  469. .set EE_READY_ISR, Default_IRQ_handler
  470. .set SPM_READY_ISR, Default_IRQ_handler
  471. .set LCD_ISR, Default_IRQ_handler
  472. .set PCINT2_ISR, Default_IRQ_handler
  473. .set PCINT3_ISR, Default_IRQ_handler
  474. end;
  475. end.