atmega329p.pp 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. unit ATmega329P;
  2. interface
  3. var
  4. // TIMER_COUNTER_0
  5. TCCR0A : byte absolute $00+$44; // Timer/Counter0 Control Register
  6. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  7. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  8. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  9. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  10. GTCCR : byte absolute $00+$43; // General Timer/Control Register
  11. // TIMER_COUNTER_1
  12. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  13. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  14. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  15. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  16. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  17. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  18. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  19. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  20. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  21. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  22. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  23. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  24. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  25. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  26. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  27. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  28. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  29. // TIMER_COUNTER_2
  30. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register
  31. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  32. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register
  33. TIMSK2 : byte absolute $00+$70; // Timer/Counter2 Interrupt Mask register
  34. TIFR2 : byte absolute $00+$37; // Timer/Counter2 Interrupt Flag Register
  35. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  36. // WATCHDOG
  37. WDTCR : byte absolute $00+$60; // Watchdog Timer Control Register
  38. // EEPROM
  39. EEAR : word absolute $00+$41; // EEPROM Read/Write Access Bytes
  40. EEARL : byte absolute $00+$41; // EEPROM Read/Write Access Bytes
  41. EEARH : byte absolute $00+$41+1; // EEPROM Read/Write Access Bytes
  42. EEDR : byte absolute $00+$40; // EEPROM Data Register
  43. EECR : byte absolute $00+$3F; // EEPROM Control Register
  44. // SPI
  45. SPCR : byte absolute $00+$4C; // SPI Control Register
  46. SPSR : byte absolute $00+$4D; // SPI Status Register
  47. SPDR : byte absolute $00+$4E; // SPI Data Register
  48. // PORTA
  49. PORTA : byte absolute $00+$22; // Port A Data Register
  50. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  51. PINA : byte absolute $00+$20; // Port A Input Pins
  52. // PORTB
  53. PORTB : byte absolute $00+$25; // Port B Data Register
  54. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  55. PINB : byte absolute $00+$23; // Port B Input Pins
  56. // PORTC
  57. PORTC : byte absolute $00+$28; // Port C Data Register
  58. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  59. PINC : byte absolute $00+$26; // Port C Input Pins
  60. // PORTD
  61. PORTD : byte absolute $00+$2B; // Port D Data Register
  62. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  63. PIND : byte absolute $00+$29; // Port D Input Pins
  64. // ANALOG_COMPARATOR
  65. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  66. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  67. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  68. // PORTE
  69. PORTE : byte absolute $00+$2E; // Data Register, Port E
  70. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  71. PINE : byte absolute $00+$2C; // Input Pins, Port E
  72. // PORTF
  73. PORTF : byte absolute $00+$31; // Data Register, Port F
  74. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  75. PINF : byte absolute $00+$2F; // Input Pins, Port F
  76. // PORTG
  77. PORTG : byte absolute $00+$34; // Port G Data Register
  78. DDRG : byte absolute $00+$33; // Port G Data Direction Register
  79. PING : byte absolute $00+$32; // Port G Input Pins
  80. // JTAG
  81. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  82. MCUCR : byte absolute $00+$55; // MCU Control Register
  83. MCUSR : byte absolute $00+$54; // MCU Status Register
  84. // EXTERNAL_INTERRUPT
  85. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  86. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  87. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  88. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  89. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  90. // USI
  91. USIDR : byte absolute $00+$BA; // USI Data Register
  92. USISR : byte absolute $00+$B9; // USI Status Register
  93. USICR : byte absolute $00+$B8; // USI Control Register
  94. // AD_CONVERTER
  95. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  96. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  97. ADC : word absolute $00+$78; // ADC Data Register Bytes
  98. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  99. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  100. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 0
  101. // BOOT_LOAD
  102. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  103. // USART0
  104. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  105. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  106. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  107. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  108. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  109. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  110. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  111. // LCD
  112. LCDDR18 : byte absolute $00+$FE; // LCD Data Register 18
  113. LCDDR17 : byte absolute $00+$FD; // LCD Data Register 17
  114. LCDDR16 : byte absolute $00+$FC; // LCD Data Register 16
  115. LCDDR15 : byte absolute $00+$FB; // LCD Data Register 15
  116. LCDDR13 : byte absolute $00+$F9; // LCD Data Register 13
  117. LCDDR12 : byte absolute $00+$F8; // LCD Data Register 12
  118. LCDDR11 : byte absolute $00+$F7; // LCD Data Register 11
  119. LCDDR10 : byte absolute $00+$F6; // LCD Data Register 10
  120. LCDDR8 : byte absolute $00+$F4; // LCD Data Register 8
  121. LCDDR7 : byte absolute $00+$F3; // LCD Data Register 7
  122. LCDDR6 : byte absolute $00+$F2; // LCD Data Register 6
  123. LCDDR5 : byte absolute $00+$F1; // LCD Data Register 5
  124. LCDDR3 : byte absolute $00+$EF; // LCD Data Register 3
  125. LCDDR2 : byte absolute $00+$EE; // LCD Data Register 2
  126. LCDDR1 : byte absolute $00+$ED; // LCD Data Register 1
  127. LCDDR0 : byte absolute $00+$EC; // LCD Data Register 0
  128. LCDCCR : byte absolute $00+$E7; // LCD Contrast Control Register
  129. LCDFRR : byte absolute $00+$E6; // LCD Frame Rate Register
  130. LCDCRB : byte absolute $00+$E5; // LCD Control and Status Register B
  131. LCDCRA : byte absolute $00+$E4; // LCD Control Register A
  132. // CPU
  133. SREG : byte absolute $00+$5F; // Status Register
  134. SP : word absolute $00+$5D; // Stack Pointer
  135. SPL : byte absolute $00+$5D; // Stack Pointer
  136. SPH : byte absolute $00+$5D+1; // Stack Pointer
  137. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  138. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  139. PRR : byte absolute $00+$64; // Power Reduction Register
  140. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  141. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  142. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  143. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  144. const
  145. // TCCR0A
  146. FOC0A = 7; // Force Output Compare
  147. WGM00 = 6; // Waveform Generation Mode 0
  148. COM0A = 4; // Compare Match Output Modes
  149. WGM01 = 3; // Waveform Generation Mode 1
  150. CS0 = 0; // Clock Selects
  151. // TIMSK0
  152. OCIE0A = 1; // Timer/Counter0 Output Compare Match Interrupt Enable
  153. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  154. // TIFR0
  155. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0
  156. TOV0 = 0; // Timer/Counter0 Overflow Flag
  157. // GTCCR
  158. TSM = 7; // Timer/Counter Synchronization Mode
  159. PSR310 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  160. // TCCR1A
  161. COM1A = 6; // Compare Output Mode 1A, bits
  162. COM1B = 4; // Compare Output Mode 1B, bits
  163. WGM1 = 0; // Waveform Generation Mode
  164. // TCCR1B
  165. ICNC1 = 7; // Input Capture 1 Noise Canceler
  166. ICES1 = 6; // Input Capture 1 Edge Select
  167. CS1 = 0; // Prescaler source of Timer/Counter 1
  168. // TCCR1C
  169. FOC1A = 7; // Force Output Compare 1A
  170. FOC1B = 6; // Force Output Compare 1B
  171. // TIMSK1
  172. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  173. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  174. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  175. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  176. // TIFR1
  177. ICF1 = 5; // Input Capture Flag 1
  178. OCF1B = 2; // Output Compare Flag 1B
  179. OCF1A = 1; // Output Compare Flag 1A
  180. TOV1 = 0; // Timer/Counter1 Overflow Flag
  181. // TCCR2A
  182. FOC2A = 7; // Force Output Compare A
  183. WGM20 = 6; // Waveform Generation Mode
  184. COM2A = 4; // Compare Output Mode bits
  185. WGM21 = 3; // Waveform Generation Mode
  186. CS2 = 0; // Clock Select bits
  187. // TIMSK2
  188. OCIE2A = 1; // Timer/Counter2 Output Compare Match Interrupt Enable
  189. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  190. // TIFR2
  191. OCF2A = 1; // Timer/Counter2 Output Compare Flag 2
  192. TOV2 = 0; // Timer/Counter2 Overflow Flag
  193. // GTCCR
  194. PSR2 = 1; // Prescaler Reset Timer/Counter2
  195. // ASSR
  196. EXCLK = 4; // Enable External Clock Interrupt
  197. AS2 = 3; // AS2: Asynchronous Timer/Counter2
  198. TCN2UB = 2; // TCN2UB: Timer/Counter2 Update Busy
  199. OCR2UB = 1; // Output Compare Register2 Update Busy
  200. TCR2UB = 0; // TCR2UB: Timer/Counter Control Register2 Update Busy
  201. // WDTCR
  202. WDCE = 4; // Watchdog Change Enable
  203. WDE = 3; // Watch Dog Enable
  204. WDP = 0; // Watch Dog Timer Prescaler bits
  205. // EECR
  206. EERIE = 3; // EEPROM Ready Interrupt Enable
  207. EEMWE = 2; // EEPROM Master Write Enable
  208. EEWE = 1; // EEPROM Write Enable
  209. EERE = 0; // EEPROM Read Enable
  210. // SPCR
  211. SPIE = 7; // SPI Interrupt Enable
  212. SPE = 6; // SPI Enable
  213. DORD = 5; // Data Order
  214. MSTR = 4; // Master/Slave Select
  215. CPOL = 3; // Clock polarity
  216. CPHA = 2; // Clock Phase
  217. SPR = 0; // SPI Clock Rate Selects
  218. // SPSR
  219. SPIF = 7; // SPI Interrupt Flag
  220. WCOL = 6; // Write Collision Flag
  221. SPI2X = 0; // Double SPI Speed Bit
  222. // ADCSRB
  223. ACME = 6; // Analog Comparator Multiplexer Enable
  224. // ACSR
  225. ACD = 7; // Analog Comparator Disable
  226. ACBG = 6; // Analog Comparator Bandgap Select
  227. ACO = 5; // Analog Compare Output
  228. ACI = 4; // Analog Comparator Interrupt Flag
  229. ACIE = 3; // Analog Comparator Interrupt Enable
  230. ACIC = 2; // Analog Comparator Input Capture Enable
  231. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  232. // DIDR1
  233. AIN1D = 1; // AIN1 Digital Input Disable
  234. AIN0D = 0; // AIN0 Digital Input Disable
  235. // MCUCR
  236. JTD = 7; // JTAG Interface Disable
  237. // MCUSR
  238. JTRF = 4; // JTAG Reset Flag
  239. // EICRA
  240. ISC01 = 1; // External Interrupt Sense Control 0 Bit 1
  241. ISC00 = 0; // External Interrupt Sense Control 0 Bit 0
  242. // EIMSK
  243. PCIE = 4; // Pin Change Interrupt Enables
  244. INT0 = 0; // External Interrupt Request 0 Enable
  245. // EIFR
  246. PCIF = 4; // Pin Change Interrupt Flags
  247. INTF0 = 0; // External Interrupt Flag 0
  248. // PCMSK1
  249. PCINT8 = 0; // Pin Change Mask Register pin 8
  250. PCINT9 = 1; // Pin Change Mask Register pin 9
  251. PCINT10 = 2; // Pin Change Mask Register pin 10
  252. PCINT11 = 3; // Pin Change Mask Register pin 11
  253. PCINT12 = 4; // Pin Change Mask Register pin 12
  254. PCINT13 = 5; // Pin Change Mask Register pin 13
  255. PCINT14 = 6; // Pin Change Mask Register pin 14
  256. PCINT15 = 7; // Pin Change Mask Register pin 15
  257. // PCMSK0
  258. PCINT0 = 0; // Pin Change Mask Register pin 0
  259. PCINT1 = 1; // Pin Change Mask Register pin 1
  260. PCINT2 = 2; // Pin Change Mask Register pin 2
  261. PCINT3 = 3; // Pin Change Mask Register pin 3
  262. PCINT4 = 4; // Pin Change Mask Register pin 4
  263. PCINT5 = 5; // Pin Change Mask Register pin 5
  264. PCINT6 = 6; // Pin Change Mask Register pin 6
  265. PCINT7 = 7; // Pin Change Mask Register pin 7
  266. // USISR
  267. USISIF = 7; // Start Condition Interrupt Flag
  268. USIOIF = 6; // Counter Overflow Interrupt Flag
  269. USIPF = 5; // Stop Condition Flag
  270. USIDC = 4; // Data Output Collision
  271. USICNT = 0; // USI Counter Value Bits
  272. // USICR
  273. USISIE = 7; // Start Condition Interrupt Enable
  274. USIOIE = 6; // Counter Overflow Interrupt Enable
  275. USIWM = 4; // USI Wire Mode Bits
  276. USICS = 2; // USI Clock Source Select Bits
  277. USICLK = 1; // Clock Strobe
  278. USITC = 0; // Toggle Clock Port Pin
  279. // ADMUX
  280. REFS = 6; // Reference Selection Bits
  281. ADLAR = 5; // Left Adjust Result
  282. MUX = 0; // Analog Channel and Gain Selection Bits
  283. // ADCSRA
  284. ADEN = 7; // ADC Enable
  285. ADSC = 6; // ADC Start Conversion
  286. ADATE = 5; // ADC Auto Trigger Enable
  287. ADIF = 4; // ADC Interrupt Flag
  288. ADIE = 3; // ADC Interrupt Enable
  289. ADPS = 0; // ADC Prescaler Select Bits
  290. // ADCSRB
  291. ADTS = 0; // ADC Auto Trigger Sources
  292. // DIDR0
  293. ADC7D = 7; // ADC7 Digital input Disable
  294. ADC6D = 6; // ADC6 Digital input Disable
  295. ADC5D = 5; // ADC5 Digital input Disable
  296. ADC4D = 4; // ADC4 Digital input Disable
  297. ADC3D = 3; // ADC3 Digital input Disable
  298. ADC2D = 2; // ADC2 Digital input Disable
  299. ADC1D = 1; // ADC1 Digital input Disable
  300. ADC0D = 0; // ADC0 Digital input Disable
  301. // SPMCSR
  302. SPMIE = 7; // SPM Interrupt Enable
  303. RWWSB = 6; // Read While Write Section Busy
  304. RWWSRE = 4; // Read While Write section read enable
  305. BLBSET = 3; // Boot Lock Bit Set
  306. PGWRT = 2; // Page Write
  307. PGERS = 1; // Page Erase
  308. SPMEN = 0; // Store Program Memory Enable
  309. // UCSR0A
  310. RXC0 = 7; // USART Receive Complete
  311. TXC0 = 6; // USART Transmit Complete
  312. UDRE0 = 5; // USART Data Register Empty
  313. FE0 = 4; // Framing Error
  314. DOR0 = 3; // Data OverRun
  315. UPE0 = 2; // USART Parity Error
  316. U2X0 = 1; // Double the USART Transmission Speed
  317. MPCM0 = 0; // Multi-processor Communication Mode
  318. // UCSR0B
  319. RXCIE0 = 7; // RX Complete Interrupt Enable
  320. TXCIE0 = 6; // TX Complete Interrupt Enable
  321. UDRIE0 = 5; // USART Data Register Empty Interrupt Enable
  322. RXEN0 = 4; // Receiver Enable
  323. TXEN0 = 3; // Transmitter Enable
  324. UCSZ02 = 2; // Character Size
  325. RXB80 = 1; // Receive Data Bit 8
  326. TXB80 = 0; // Transmit Data Bit 8
  327. // UCSR0C
  328. UMSEL0 = 6; // USART Mode Select
  329. UPM0 = 4; // Parity Mode Bits
  330. USBS0 = 3; // Stop Bit Select
  331. UCSZ0 = 1; // Character Size
  332. UCPOL0 = 0; // Clock Polarity
  333. // LCDDR18
  334. SEG324 = 0; // LCD memory bit segment
  335. SEG325 = 1; // LCD memory bit segment
  336. SEG326 = 2; // LCD memory bit segment
  337. SEG327 = 3; // LCD memory bit segment
  338. SEG328 = 4; // LCD memory bit segment
  339. SEG329 = 5; // LCD memory bit segment
  340. SEG330 = 6; // LCD memory bit segment
  341. SEG331 = 7; // LCD memory bit segment
  342. // LCDDR17
  343. SEG316 = 0; // LCD memory bit segment
  344. SEG317 = 1; // LCD memory bit segment
  345. SEG318 = 2; // LCD memory bit segment
  346. SEG319 = 3; // LCD memory bit segment
  347. SEG320 = 4; // LCD memory bit segment
  348. SEG321 = 5; // LCD memory bit segment
  349. SEG322 = 6; // LCD memory bit segment
  350. SEG323 = 7; // LCD memory bit segment
  351. // LCDDR16
  352. SEG308 = 0; // LCD memory bit segment
  353. SEG309 = 1; // LCD memory bit segment
  354. SEG310 = 2; // LCD memory bit segment
  355. SEG311 = 3; // LCD memory bit segment
  356. SEG312 = 4; // LCD memory bit segment
  357. SEG313 = 5; // LCD memory bit segment
  358. SEG314 = 6; // LCD memory bit segment
  359. SEG315 = 7; // LCD memory bit segment
  360. // LCDDR15
  361. SEG300 = 0; // LCD memory bit segment
  362. SEG301 = 1; // LCD memory bit segment
  363. SEG302 = 2; // LCD memory bit segment
  364. SEG304 = 4; // LCD memory bit segment
  365. SEG305 = 5; // LCD memory bit segment
  366. SEG306 = 6; // LCD memory bit segment
  367. SEG307 = 7; // LCD memory bit segment
  368. // LCDDR13
  369. SEG224 = 0; // LCD memory bit segment
  370. SEG225 = 1; // LCD memory bit segment
  371. SEG226 = 2; // LCD memory bit segment
  372. SEG227 = 3; // LCD memory bit segment
  373. SEG228 = 4; // LCD memory bit segment
  374. SEG229 = 5; // LCD memory bit segment
  375. SEG230 = 6; // LCD memory bit segment
  376. SEG231 = 7; // LCD memory bit segment
  377. // LCDDR12
  378. SEG216 = 0; // LCD memory bit segment
  379. SEG217 = 1; // LCD memory bit segment
  380. SEG218 = 2; // LCD memory bit segment
  381. SEG219 = 3; // LCD memory bit segment
  382. SEG220 = 4; // LCD memory bit segment
  383. SEG221 = 5; // LCD memory bit segment
  384. SEG222 = 6; // LCD memory bit segment
  385. SEG223 = 7; // LCD memory bit segment
  386. // LCDDR11
  387. SEG208 = 0; // LCD memory bit segment
  388. SEG209 = 1; // LCD memory bit segment
  389. SEG210 = 2; // LCD memory bit segment
  390. SEG211 = 3; // LCD memory bit segment
  391. SEG212 = 4; // LCD memory bit segment
  392. SEG213 = 5; // LCD memory bit segment
  393. SEG214 = 6; // LCD memory bit segment
  394. SEG215 = 7; // LCD memory bit segment
  395. // LCDDR10
  396. SEG200 = 0; // LCD memory bit segment
  397. SEG201 = 1; // LCD memory bit segment
  398. SEG202 = 2; // LCD memory bit segment
  399. SEG203 = 3; // LCD memory bit segment
  400. SEG204 = 4; // LCD memory bit segment
  401. SEG205 = 5; // LCD memory bit segment
  402. SEG206 = 6; // LCD memory bit segment
  403. SEG207 = 7; // LCD memory bit segment
  404. // LCDDR8
  405. SEG124 = 0; // LCD memory bit segment
  406. SEG125 = 1; // LCD memory bit segment
  407. SEG126 = 2; // LCD memory bit segment
  408. SEG127 = 3; // LCD memory bit segment
  409. SEG128 = 4; // LCD memory bit segment
  410. SEG129 = 5; // LCD memory bit segment
  411. SEG130 = 6; // LCD memory bit segment
  412. SEG131 = 7; // LCD memory bit segment
  413. // LCDDR7
  414. SEG116 = 0; // LCD memory bit segment
  415. SEG117 = 1; // LCD memory bit segment
  416. SEG118 = 2; // LCD memory bit segment
  417. SEG119 = 3; // LCD memory bit segment
  418. SEG120 = 4; // LCD memory bit segment
  419. SEG121 = 5; // LCD memory bit segment
  420. SEG122 = 6; // LCD memory bit segment
  421. SEG123 = 7; // LCD memory bit segment
  422. // LCDDR6
  423. SEG108 = 0; // LCD memory bit segment
  424. SEG109 = 1; // LCD memory bit segment
  425. SEG110 = 2; // LCD memory bit segment
  426. SEG111 = 3; // LCD memory bit segment
  427. SEG112 = 4; // LCD memory bit segment
  428. SEG113 = 5; // LCD memory bit segment
  429. SEG114 = 6; // LCD memory bit segment
  430. SEG115 = 7; // LCD memory bit segment
  431. // LCDDR5
  432. SEG100 = 0; // LCD memory bit segment
  433. SEG101 = 1; // LCD memory bit segment
  434. SEG102 = 2; // LCD memory bit segment
  435. SEG103 = 3; // LCD memory bit segment
  436. SEG104 = 4; // LCD memory bit segment
  437. SEG105 = 5; // LCD memory bit segment
  438. SEG106 = 6; // LCD memory bit segment
  439. SEG107 = 7; // LCD memory bit segment
  440. // LCDDR3
  441. SEG024 = 0; // LCD memory bit segment
  442. SEG025 = 1; // LCD memory bit segment
  443. SEG026 = 2; // LCD memory bit segment
  444. SEG027 = 3; // LCD memory bit segment
  445. SEG028 = 4; // LCD memory bit segment
  446. SEG029 = 5; // LCD memory bit segment
  447. SEG030 = 6; // LCD memory bit segment
  448. SEG031 = 7; // LCD memory bit segment
  449. // LCDDR2
  450. SEG016 = 0; // LCD memory bit segment
  451. SEG017 = 1; // LCD memory bit segment
  452. SEG018 = 2; // LCD memory bit segment
  453. SEG019 = 3; // LCD memory bit segment
  454. SEG020 = 4; // LCD memory bit segment
  455. SEG021 = 5; // LCD memory bit segment
  456. SEG022 = 6; // LCD memory bit segment
  457. SEG023 = 7; // LCD memory bit segment
  458. // LCDDR1
  459. SEG008 = 0; // LCD memory bit segment
  460. SEG009 = 1; // LCD memory bit segment
  461. SEG010 = 2; // LCD memory bit segment
  462. SEG011 = 3; // LCD memory bit segment
  463. SEG012 = 4; // LCD memory bit segment
  464. SEG013 = 5; // LCD memory bit segment
  465. SEG014 = 6; // LCD memory bit segment
  466. SEG015 = 7; // LCD memory bit segment
  467. // LCDDR0
  468. SEG000 = 0; // LCD memory bit segment
  469. SEG001 = 1; // LCD memory bit segment
  470. SEG002 = 2; // LCD memory bit segment
  471. SEG003 = 3; // LCD memory bit segment
  472. SEG004 = 4; // LCD memory bit segment
  473. SEG005 = 5; // LCD memory bit segment
  474. SEG006 = 6; // LCD memory bit segment
  475. SEG007 = 7; // LCD memory bit segment
  476. // LCDCCR
  477. LCDDC = 5; //
  478. LCDMDT = 4; // LCD Maximum Drive Time
  479. LCDCC = 0; // LCD Contrast Controls
  480. // LCDFRR
  481. LCDPS = 4; // LCD Prescaler Selects
  482. LCDCD = 0; // LCD Clock Dividers
  483. // LCDCRB
  484. LCDCS = 7; // LCD CLock Select
  485. LCD2B = 6; // LCD 1/2 Bias Select
  486. LCDMUX = 4; // LCD Mux Selects
  487. LCDPM = 0; // LCD Port Masks
  488. // LCDCRA
  489. LCDEN = 7; // LCD Enable
  490. LCDAB = 6; // LCD A or B waveform
  491. LCDIF = 4; // LCD Interrupt Flag
  492. LCDIE = 3; // LCD Interrupt Enable
  493. LCDBD = 2; // LCD Buffer Disable
  494. LCDCCD = 1; // LCD Contrast Control Disable
  495. LCDBL = 0; // LCD Blanking
  496. // SREG
  497. I = 7; // Global Interrupt Enable
  498. T = 6; // Bit Copy Storage
  499. H = 5; // Half Carry Flag
  500. S = 4; // Sign Bit
  501. V = 3; // Two's Complement Overflow Flag
  502. N = 2; // Negative Flag
  503. Z = 1; // Zero Flag
  504. C = 0; // Carry Flag
  505. // MCUCR
  506. BODS = 6; // BOD Sleep
  507. BODSE = 5; // BOD Sleep Enable
  508. PUD = 4; // Pull-up disable
  509. IVSEL = 1; // Interrupt Vector Select
  510. IVCE = 0; // Interrupt Vector Change Enable
  511. // MCUSR
  512. WDRF = 3; // Watchdog Reset Flag
  513. BORF = 2; // Brown-out Reset Flag
  514. EXTRF = 1; // External Reset Flag
  515. PORF = 0; // Power-on reset flag
  516. // CLKPR
  517. CLKPCE = 7; // Clock Prescaler Change Enable
  518. CLKPS = 0; // Clock Prescaler Select Bits
  519. // PRR
  520. PRLCD = 4; // Power Reduction LCD
  521. PRTIM1 = 3; // Power Reduction Timer/Counter1
  522. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  523. PRUSART0 = 1; // Power Reduction USART
  524. PRADC = 0; // Power Reduction ADC
  525. // SMCR
  526. SM = 1; // Sleep Mode Select bits
  527. SE = 0; // Sleep Enable
  528. implementation
  529. {$i avrcommon.inc}
  530. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  531. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin Change Interrupt Request 0
  532. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 3 Pin Change Interrupt Request 1
  533. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 4 Timer/Counter2 Compare Match
  534. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 5 Timer/Counter2 Overflow
  535. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 6 Timer/Counter1 Capture Event
  536. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 7 Timer/Counter1 Compare Match A
  537. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 8 Timer/Counter Compare Match B
  538. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 9 Timer/Counter1 Overflow
  539. procedure TIMER0_COMP_ISR; external name 'TIMER0_COMP_ISR'; // Interrupt 10 Timer/Counter0 Compare Match
  540. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 11 Timer/Counter0 Overflow
  541. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 12 SPI Serial Transfer Complete
  542. procedure USART0__RX_ISR; external name 'USART0__RX_ISR'; // Interrupt 13 USART0, Rx Complete
  543. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 14 USART0 Data register Empty
  544. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 15 USART0, Tx Complete
  545. procedure USI_START_ISR; external name 'USI_START_ISR'; // Interrupt 16 USI Start Condition
  546. procedure USI_OVERFLOW_ISR; external name 'USI_OVERFLOW_ISR'; // Interrupt 17 USI Overflow
  547. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 18 Analog Comparator
  548. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 19 ADC Conversion Complete
  549. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 20 EEPROM Ready
  550. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 21 Store Program Memory Read
  551. procedure LCD_ISR; external name 'LCD_ISR'; // Interrupt 22 LCD Start of Frame
  552. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  553. asm
  554. jmp __dtors_end
  555. jmp INT0_ISR
  556. jmp PCINT0_ISR
  557. jmp PCINT1_ISR
  558. jmp TIMER2_COMP_ISR
  559. jmp TIMER2_OVF_ISR
  560. jmp TIMER1_CAPT_ISR
  561. jmp TIMER1_COMPA_ISR
  562. jmp TIMER1_COMPB_ISR
  563. jmp TIMER1_OVF_ISR
  564. jmp TIMER0_COMP_ISR
  565. jmp TIMER0_OVF_ISR
  566. jmp SPI__STC_ISR
  567. jmp USART0__RX_ISR
  568. jmp USART0__UDRE_ISR
  569. jmp USART0__TX_ISR
  570. jmp USI_START_ISR
  571. jmp USI_OVERFLOW_ISR
  572. jmp ANALOG_COMP_ISR
  573. jmp ADC_ISR
  574. jmp EE_READY_ISR
  575. jmp SPM_READY_ISR
  576. jmp LCD_ISR
  577. .weak INT0_ISR
  578. .weak PCINT0_ISR
  579. .weak PCINT1_ISR
  580. .weak TIMER2_COMP_ISR
  581. .weak TIMER2_OVF_ISR
  582. .weak TIMER1_CAPT_ISR
  583. .weak TIMER1_COMPA_ISR
  584. .weak TIMER1_COMPB_ISR
  585. .weak TIMER1_OVF_ISR
  586. .weak TIMER0_COMP_ISR
  587. .weak TIMER0_OVF_ISR
  588. .weak SPI__STC_ISR
  589. .weak USART0__RX_ISR
  590. .weak USART0__UDRE_ISR
  591. .weak USART0__TX_ISR
  592. .weak USI_START_ISR
  593. .weak USI_OVERFLOW_ISR
  594. .weak ANALOG_COMP_ISR
  595. .weak ADC_ISR
  596. .weak EE_READY_ISR
  597. .weak SPM_READY_ISR
  598. .weak LCD_ISR
  599. .set INT0_ISR, Default_IRQ_handler
  600. .set PCINT0_ISR, Default_IRQ_handler
  601. .set PCINT1_ISR, Default_IRQ_handler
  602. .set TIMER2_COMP_ISR, Default_IRQ_handler
  603. .set TIMER2_OVF_ISR, Default_IRQ_handler
  604. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  605. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  606. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  607. .set TIMER1_OVF_ISR, Default_IRQ_handler
  608. .set TIMER0_COMP_ISR, Default_IRQ_handler
  609. .set TIMER0_OVF_ISR, Default_IRQ_handler
  610. .set SPI__STC_ISR, Default_IRQ_handler
  611. .set USART0__RX_ISR, Default_IRQ_handler
  612. .set USART0__UDRE_ISR, Default_IRQ_handler
  613. .set USART0__TX_ISR, Default_IRQ_handler
  614. .set USI_START_ISR, Default_IRQ_handler
  615. .set USI_OVERFLOW_ISR, Default_IRQ_handler
  616. .set ANALOG_COMP_ISR, Default_IRQ_handler
  617. .set ADC_ISR, Default_IRQ_handler
  618. .set EE_READY_ISR, Default_IRQ_handler
  619. .set SPM_READY_ISR, Default_IRQ_handler
  620. .set LCD_ISR, Default_IRQ_handler
  621. end;
  622. end.