atmega48pb.pp 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. unit ATmega48PB;
  2. interface
  3. var
  4. PINB: byte absolute $23; // Port B Input Pins
  5. DDRB: byte absolute $24; // Port B Data Direction Register
  6. PORTB: byte absolute $25; // Port B Data Register
  7. PINC: byte absolute $26; // Port C Input Pins
  8. DDRC: byte absolute $27; // Port C Data Direction Register
  9. PORTC: byte absolute $28; // Port C Data Register
  10. PIND: byte absolute $29; // Port D Input Pins
  11. DDRD: byte absolute $2A; // Port D Data Direction Register
  12. PORTD: byte absolute $2B; // Port D Data Register
  13. PINE: byte absolute $2C; // Port E Input Pins
  14. DDRE: byte absolute $2D; // Port E Data Direction Register
  15. PORTE: byte absolute $2E; // Port E Data Register
  16. TIFR0: byte absolute $35; // Timer/Counter0 Interrupt Flag register
  17. TIFR1: byte absolute $36; // Timer/Counter Interrupt Flag register
  18. TIFR2: byte absolute $37; // Timer/Counter Interrupt Flag Register
  19. PCIFR: byte absolute $3B; // Pin Change Interrupt Flag Register
  20. EIFR: byte absolute $3C; // External Interrupt Flag Register
  21. EIMSK: byte absolute $3D; // External Interrupt Mask Register
  22. GPIOR0: byte absolute $3E; // General Purpose I/O Register 0
  23. EECR: byte absolute $3F; // EEPROM Control Register
  24. EEDR: byte absolute $40; // EEPROM Data Register
  25. EEARL: byte absolute $41; // EEPROM Address Register Low Byte
  26. GTCCR: byte absolute $43; // General Timer/Counter Control Register
  27. TCCR0A: byte absolute $44; // Timer/Counter Control Register A
  28. TCCR0B: byte absolute $45; // Timer/Counter Control Register B
  29. TCNT0: byte absolute $46; // Timer/Counter0
  30. OCR0A: byte absolute $47; // Timer/Counter0 Output Compare Register
  31. OCR0B: byte absolute $48; // Timer/Counter0 Output Compare Register
  32. GPIOR1: byte absolute $4A; // General Purpose I/O Register 1
  33. GPIOR2: byte absolute $4B; // General Purpose I/O Register 2
  34. SPCR: byte absolute $4C; // SPI Control Register
  35. SPSR: byte absolute $4D; // SPI Status Register
  36. SPDR: byte absolute $4E; // SPI Data Register
  37. ACSRB: byte absolute $4F; // Analog Comparator Status Register B
  38. ACSR: byte absolute $50; // Analog Comparator Control And Status Register
  39. SMCR: byte absolute $53; // Sleep Mode Control Register
  40. MCUSR: byte absolute $54; // MCU Status Register
  41. MCUCR: byte absolute $55; // MCU Control Register
  42. SPMCSR: byte absolute $57; // Store Program Memory Control and Status Register
  43. SP: word absolute $5D; // Stack Pointer
  44. SPL: byte absolute $5D; // Stack Pointer
  45. SPH: byte absolute $5E; // Stack Pointer ;
  46. SREG: byte absolute $5F; // Status Register
  47. WDTCSR: byte absolute $60; // Watchdog Timer Control Register
  48. CLKPR: byte absolute $61; // Clock Prescale Register
  49. PRR: byte absolute $64; // Power Reduction Register
  50. OSCCAL: byte absolute $66; // Oscillator Calibration Value
  51. PCICR: byte absolute $68; // Pin Change Interrupt Control Register
  52. EICRA: byte absolute $69; // External Interrupt Control Register
  53. PCMSK0: byte absolute $6B; // Pin Change Mask Register 0
  54. PCMSK1: byte absolute $6C; // Pin Change Mask Register 1
  55. PCMSK2: byte absolute $6D; // Pin Change Mask Register 2
  56. TIMSK0: byte absolute $6E; // Timer/Counter0 Interrupt Mask Register
  57. TIMSK1: byte absolute $6F; // Timer/Counter Interrupt Mask Register
  58. TIMSK2: byte absolute $70; // Timer/Counter Interrupt Mask register
  59. ADC: word absolute $78; // ADC Data Register Bytes
  60. ADCL: byte absolute $78; // ADC Data Register Bytes
  61. ADCH: byte absolute $79; // ADC Data Register Bytes;
  62. ADCSRA: byte absolute $7A; // The ADC Control and Status register A
  63. ADCSRB: byte absolute $7B; // The ADC Control and Status register B
  64. ADMUX: byte absolute $7C; // The ADC multiplexer Selection Register
  65. DIDR0: byte absolute $7E; // Digital Input Disable Register
  66. DIDR1: byte absolute $7F; // Digital Input Disable Register 1
  67. TCCR1A: byte absolute $80; // Timer/Counter1 Control Register A
  68. TCCR1B: byte absolute $81; // Timer/Counter1 Control Register B
  69. TCCR1C: byte absolute $82; // Timer/Counter1 Control Register C
  70. TCNT1: word absolute $84; // Timer/Counter1 Bytes
  71. TCNT1L: byte absolute $84; // Timer/Counter1 Bytes
  72. TCNT1H: byte absolute $85; // Timer/Counter1 Bytes;
  73. ICR1: word absolute $86; // Timer/Counter1 Input Capture Register Bytes
  74. ICR1L: byte absolute $86; // Timer/Counter1 Input Capture Register Bytes
  75. ICR1H: byte absolute $87; // Timer/Counter1 Input Capture Register Bytes;
  76. OCR1A: word absolute $88; // Timer/Counter1 Output Compare Register Bytes
  77. OCR1AL: byte absolute $88; // Timer/Counter1 Output Compare Register Bytes
  78. OCR1AH: byte absolute $89; // Timer/Counter1 Output Compare Register Bytes;
  79. OCR1B: word absolute $8A; // Timer/Counter1 Output Compare Register Bytes
  80. OCR1BL: byte absolute $8A; // Timer/Counter1 Output Compare Register Bytes
  81. OCR1BH: byte absolute $8B; // Timer/Counter1 Output Compare Register Bytes;
  82. TCCR2A: byte absolute $B0; // Timer/Counter2 Control Register A
  83. TCCR2B: byte absolute $B1; // Timer/Counter2 Control Register B
  84. TCNT2: byte absolute $B2; // Timer/Counter2
  85. OCR2A: byte absolute $B3; // Timer/Counter2 Output Compare Register A
  86. OCR2B: byte absolute $B4; // Timer/Counter2 Output Compare Register B
  87. ASSR: byte absolute $B6; // Asynchronous Status Register
  88. TWBR: byte absolute $B8; // TWI Bit Rate register
  89. TWSR: byte absolute $B9; // TWI Status Register
  90. TWAR: byte absolute $BA; // TWI (Slave) Address register
  91. TWDR: byte absolute $BB; // TWI Data register
  92. TWCR: byte absolute $BC; // TWI Control Register
  93. TWAMR: byte absolute $BD; // TWI (Slave) Address Mask Register
  94. UCSR0A: byte absolute $C0; // USART Control and Status Register A
  95. UCSR0B: byte absolute $C1; // USART Control and Status Register B
  96. UCSR0C: byte absolute $C2; // USART Control and Status Register C
  97. UCSR0D: byte absolute $C3; // USART Control and Status Register D
  98. UBRR0: word absolute $C4; // USART Baud Rate Register Bytes
  99. UBRR0L: byte absolute $C4; // USART Baud Rate Register Bytes
  100. UBRR0H: byte absolute $C5; // USART Baud Rate Register Bytes;
  101. UDR0: byte absolute $C6; // USART I/O Data Register
  102. DEVID0: byte absolute $F0;
  103. DEVID1: byte absolute $F1;
  104. DEVID2: byte absolute $F2;
  105. DEVID3: byte absolute $F3;
  106. DEVID4: byte absolute $F4;
  107. DEVID5: byte absolute $F5;
  108. DEVID6: byte absolute $F6;
  109. DEVID7: byte absolute $F7;
  110. DEVID8: byte absolute $F8;
  111. const
  112. // Port B Data Register
  113. PB0 = $00;
  114. PB1 = $01;
  115. PB2 = $02;
  116. PB3 = $03;
  117. PB4 = $04;
  118. PB5 = $05;
  119. PB6 = $06;
  120. PB7 = $07;
  121. // Port C Data Register
  122. PC0 = $00;
  123. PC1 = $01;
  124. PC2 = $02;
  125. PC3 = $03;
  126. PC4 = $04;
  127. PC5 = $05;
  128. PC6 = $06;
  129. // Port D Data Register
  130. PD0 = $00;
  131. PD1 = $01;
  132. PD2 = $02;
  133. PD3 = $03;
  134. PD4 = $04;
  135. PD5 = $05;
  136. PD6 = $06;
  137. PD7 = $07;
  138. // Port E Data Register
  139. PE0 = $00;
  140. PE1 = $01;
  141. PE2 = $02;
  142. PE3 = $03;
  143. // Timer/Counter0 Interrupt Flag register
  144. TOV0 = $00;
  145. OCF0A = $01;
  146. OCF0B = $02;
  147. // Timer/Counter Interrupt Flag register
  148. TOV1 = $00;
  149. OCF1A = $01;
  150. OCF1B = $02;
  151. ICF1 = $05;
  152. // Timer/Counter Interrupt Flag Register
  153. TOV2 = $00;
  154. OCF2A = $01;
  155. OCF2B = $02;
  156. // Pin Change Interrupt Flag Register
  157. PCIF0 = $00; // Pin Change Interrupt Flags
  158. PCIF1 = $01; // Pin Change Interrupt Flags
  159. PCIF2 = $02; // Pin Change Interrupt Flags
  160. // External Interrupt Flag Register
  161. INTF0 = $00; // External Interrupt Flags
  162. INTF1 = $01; // External Interrupt Flags
  163. // External Interrupt Mask Register
  164. INT0 = $00; // External Interrupt Request 1 Enable
  165. INT1 = $01; // External Interrupt Request 1 Enable
  166. // EEPROM Control Register
  167. EERE = $00;
  168. EEPE = $01;
  169. EEMPE = $02;
  170. EERIE = $03;
  171. EEPM0 = $04; // EEPROM Programming Mode Bits
  172. EEPM1 = $05; // EEPROM Programming Mode Bits
  173. // General Timer/Counter Control Register
  174. PSRSYNC = $00;
  175. PSRASY = $01;
  176. TSM = $07;
  177. // Timer/Counter Control Register A
  178. WGM00 = $00; // Waveform Generation Mode
  179. WGM01 = $01; // Waveform Generation Mode
  180. COM0B0 = $04; // Compare Output Mode, Fast PWm
  181. COM0B1 = $05; // Compare Output Mode, Fast PWm
  182. COM0A0 = $06; // Compare Output Mode, Phase Correct PWM Mode
  183. COM0A1 = $07; // Compare Output Mode, Phase Correct PWM Mode
  184. // Timer/Counter Control Register B
  185. CS00 = $00; // Clock Select
  186. CS01 = $01; // Clock Select
  187. CS02 = $02; // Clock Select
  188. WGM02 = $03;
  189. FOC0B = $06;
  190. FOC0A = $07;
  191. // SPI Control Register
  192. SPR0 = $00; // SPI Clock Rate Selects
  193. SPR1 = $01; // SPI Clock Rate Selects
  194. CPHA = $02;
  195. CPOL = $03;
  196. MSTR = $04;
  197. DORD = $05;
  198. SPE = $06;
  199. SPIE = $07;
  200. // SPI Status Register
  201. SPI2X = $00;
  202. WCOL = $06;
  203. SPIF = $07;
  204. // Analog Comparator Status Register B
  205. ACOE = $00;
  206. // Analog Comparator Control And Status Register
  207. ACIS0 = $00; // Analog Comparator Interrupt Mode Select bits
  208. ACIS1 = $01; // Analog Comparator Interrupt Mode Select bits
  209. ACIC = $02;
  210. ACIE = $03;
  211. ACI = $04;
  212. ACO = $05;
  213. ACBG = $06;
  214. ACD = $07;
  215. // Sleep Mode Control Register
  216. SE = $00;
  217. SM0 = $01; // Sleep Mode Select Bits
  218. SM1 = $02; // Sleep Mode Select Bits
  219. SM2 = $03; // Sleep Mode Select Bits
  220. // MCU Status Register
  221. PORF = $00;
  222. EXTRF = $01;
  223. BORF = $02;
  224. WDRF = $03;
  225. // MCU Control Register
  226. PUD = $04;
  227. BODSE = $05;
  228. BODS = $06;
  229. // Store Program Memory Control and Status Register
  230. SELFPRGEN = $00;
  231. PGERS = $01;
  232. PGWRT = $02;
  233. BLBSET = $03;
  234. RWWSRE = $04;
  235. RWWSB = $06;
  236. SPMIE = $07;
  237. // Status Register
  238. C = $00;
  239. Z = $01;
  240. N = $02;
  241. V = $03;
  242. S = $04;
  243. H = $05;
  244. T = $06;
  245. I = $07;
  246. // Watchdog Timer Control Register
  247. WDE = $03;
  248. WDCE = $04;
  249. WDP0 = $00; // Watchdog Timer Prescaler Bits
  250. WDP1 = $01; // Watchdog Timer Prescaler Bits
  251. WDP2 = $02; // Watchdog Timer Prescaler Bits
  252. WDP3 = $05; // Watchdog Timer Prescaler Bits
  253. WDIE = $06;
  254. WDIF = $07;
  255. // Clock Prescale Register
  256. CLKPS0 = $00; // Clock Prescaler Select Bits
  257. CLKPS1 = $01; // Clock Prescaler Select Bits
  258. CLKPS2 = $02; // Clock Prescaler Select Bits
  259. CLKPS3 = $03; // Clock Prescaler Select Bits
  260. CLKPCE = $07;
  261. // Power Reduction Register
  262. PRADC = $00;
  263. PRUSART0 = $01;
  264. PRSPI = $02;
  265. PRTIM1 = $03;
  266. PRTIM0 = $05;
  267. PRTIM2 = $06;
  268. PRTWI = $07;
  269. // Oscillator Calibration Value
  270. OSCCAL0 = $00; // Oscillator Calibration
  271. OSCCAL1 = $01; // Oscillator Calibration
  272. OSCCAL2 = $02; // Oscillator Calibration
  273. OSCCAL3 = $03; // Oscillator Calibration
  274. OSCCAL4 = $04; // Oscillator Calibration
  275. OSCCAL5 = $05; // Oscillator Calibration
  276. OSCCAL6 = $06; // Oscillator Calibration
  277. OSCCAL7 = $07; // Oscillator Calibration
  278. // Pin Change Interrupt Control Register
  279. PCIE0 = $00; // Pin Change Interrupt Enables
  280. PCIE1 = $01; // Pin Change Interrupt Enables
  281. PCIE2 = $02; // Pin Change Interrupt Enables
  282. // External Interrupt Control Register
  283. ISC00 = $00; // External Interrupt Sense Control 0 Bits
  284. ISC01 = $01; // External Interrupt Sense Control 0 Bits
  285. ISC10 = $02; // External Interrupt Sense Control 1 Bits
  286. ISC11 = $03; // External Interrupt Sense Control 1 Bits
  287. // Pin Change Mask Register 2
  288. PCINT16 = $00; // Pin Change Enable Masks
  289. PCINT17 = $01; // Pin Change Enable Masks
  290. PCINT18 = $02; // Pin Change Enable Masks
  291. PCINT19 = $03; // Pin Change Enable Masks
  292. PCINT20 = $04; // Pin Change Enable Masks
  293. PCINT21 = $05; // Pin Change Enable Masks
  294. PCINT22 = $06; // Pin Change Enable Masks
  295. PCINT23 = $07; // Pin Change Enable Masks
  296. // Timer/Counter0 Interrupt Mask Register
  297. TOIE0 = $00;
  298. OCIE0A = $01;
  299. OCIE0B = $02;
  300. // Timer/Counter Interrupt Mask Register
  301. TOIE1 = $00;
  302. OCIE1A = $01;
  303. OCIE1B = $02;
  304. ICIE1 = $05;
  305. // Timer/Counter Interrupt Mask register
  306. TOIE2 = $00;
  307. OCIE2A = $01;
  308. OCIE2B = $02;
  309. // The ADC Control and Status register A
  310. ADPS0 = $00; // ADC Prescaler Select Bits
  311. ADPS1 = $01; // ADC Prescaler Select Bits
  312. ADPS2 = $02; // ADC Prescaler Select Bits
  313. ADIE = $03;
  314. ADIF = $04;
  315. ADATE = $05;
  316. ADSC = $06;
  317. ADEN = $07;
  318. // The ADC Control and Status register B
  319. ADTS0 = $00; // ADC Auto Trigger Source bits
  320. ADTS1 = $01; // ADC Auto Trigger Source bits
  321. ADTS2 = $02; // ADC Auto Trigger Source bits
  322. ACME = $06;
  323. // The ADC multiplexer Selection Register
  324. MUX0 = $00; // Analog Channel Selection Bits
  325. MUX1 = $01; // Analog Channel Selection Bits
  326. MUX2 = $02; // Analog Channel Selection Bits
  327. MUX3 = $03; // Analog Channel Selection Bits
  328. ADLAR = $05;
  329. REFS0 = $06; // Reference Selection Bits
  330. REFS1 = $07; // Reference Selection Bits
  331. // Digital Input Disable Register
  332. ADC0D = $00;
  333. ADC1D = $01;
  334. ADC2D = $02;
  335. ADC3D = $03;
  336. ADC4D = $04;
  337. ADC5D = $05;
  338. // Digital Input Disable Register 1
  339. AIN0D = $00;
  340. AIN1D = $01;
  341. // Timer/Counter1 Control Register A
  342. WGM10 = $00; // Waveform Generation Mode
  343. WGM11 = $01; // Waveform Generation Mode
  344. COM1B0 = $04; // Compare Output Mode 1B, bits
  345. COM1B1 = $05; // Compare Output Mode 1B, bits
  346. COM1A0 = $06; // Compare Output Mode 1A, bits
  347. COM1A1 = $07; // Compare Output Mode 1A, bits
  348. // Timer/Counter1 Control Register B
  349. CS10 = $00; // Prescaler source of Timer/Counter 1
  350. CS11 = $01; // Prescaler source of Timer/Counter 1
  351. CS12 = $02; // Prescaler source of Timer/Counter 1
  352. ICES1 = $06;
  353. ICNC1 = $07;
  354. // Timer/Counter1 Control Register C
  355. FOC1B = $06;
  356. FOC1A = $07;
  357. // Timer/Counter2 Control Register A
  358. WGM20 = $00; // Waveform Genration Mode
  359. WGM21 = $01; // Waveform Genration Mode
  360. COM2B0 = $04; // Compare Output Mode bits
  361. COM2B1 = $05; // Compare Output Mode bits
  362. COM2A0 = $06; // Compare Output Mode bits
  363. COM2A1 = $07; // Compare Output Mode bits
  364. // Timer/Counter2 Control Register B
  365. CS20 = $00; // Clock Select bits
  366. CS21 = $01; // Clock Select bits
  367. CS22 = $02; // Clock Select bits
  368. WGM22 = $03;
  369. FOC2B = $06;
  370. FOC2A = $07;
  371. // Asynchronous Status Register
  372. TCR2BUB = $00;
  373. TCR2AUB = $01;
  374. OCR2BUB = $02;
  375. OCR2AUB = $03;
  376. TCN2UB = $04;
  377. AS2 = $05;
  378. EXCLK = $06;
  379. // TWI Status Register
  380. TWPS0 = $00; // TWI Prescaler
  381. TWPS1 = $01; // TWI Prescaler
  382. TWS3 = $03; // TWI Status
  383. TWS4 = $04; // TWI Status
  384. TWS5 = $05; // TWI Status
  385. TWS6 = $06; // TWI Status
  386. TWS7 = $07; // TWI Status
  387. // TWI (Slave) Address register
  388. TWGCE = $00;
  389. TWA0 = $01; // TWI (Slave) Address register Bits
  390. TWA1 = $02; // TWI (Slave) Address register Bits
  391. TWA2 = $03; // TWI (Slave) Address register Bits
  392. TWA3 = $04; // TWI (Slave) Address register Bits
  393. TWA4 = $05; // TWI (Slave) Address register Bits
  394. TWA5 = $06; // TWI (Slave) Address register Bits
  395. TWA6 = $07; // TWI (Slave) Address register Bits
  396. // TWI Control Register
  397. TWIE = $00;
  398. TWEN = $02;
  399. TWWC = $03;
  400. TWSTO = $04;
  401. TWSTA = $05;
  402. TWEA = $06;
  403. TWINT = $07;
  404. // TWI (Slave) Address Mask Register
  405. TWAM0 = $01;
  406. TWAM1 = $02;
  407. TWAM2 = $03;
  408. TWAM3 = $04;
  409. TWAM4 = $05;
  410. TWAM5 = $06;
  411. TWAM6 = $07;
  412. // USART Control and Status Register A
  413. MPCM0 = $00;
  414. U2X0 = $01;
  415. UPE0 = $02;
  416. DOR0 = $03;
  417. FE0 = $04;
  418. UDRE0 = $05;
  419. TXC0 = $06;
  420. RXC0 = $07;
  421. // USART Control and Status Register B
  422. TXB80 = $00;
  423. RXB80 = $01;
  424. UCSZ02 = $02;
  425. TXEN0 = $03;
  426. RXEN0 = $04;
  427. UDRIE0 = $05;
  428. TXCIE0 = $06;
  429. RXCIE0 = $07;
  430. // USART Control and Status Register C
  431. UCPOL0 = $00;
  432. UCSZ00 = $01; // Character Size - together with UCSZ2 in UCSR0B
  433. UCSZ01 = $02; // Character Size - together with UCSZ2 in UCSR0B
  434. USBS0 = $03;
  435. UPM00 = $04; // Parity Mode Bits
  436. UPM01 = $05; // Parity Mode Bits
  437. UMSEL00 = $06; // USART Mode Select
  438. UMSEL01 = $07; // USART Mode Select
  439. // USART Control and Status Register D
  440. SFDE = $05;
  441. RXS = $06;
  442. RXSIE = $07;
  443. implementation
  444. {$define RELBRANCHES}
  445. {$i avrcommon.inc}
  446. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  447. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  448. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 3 Pin Change Interrupt Request 0
  449. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 4 Pin Change Interrupt Request 0
  450. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 5 Pin Change Interrupt Request 1
  451. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 6 Watchdog Time-out Interrupt
  452. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 7 Timer/Counter2 Compare Match A
  453. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 8 Timer/Counter2 Compare Match A
  454. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 9 Timer/Counter2 Overflow
  455. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 10 Timer/Counter1 Capture Event
  456. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 11 Timer/Counter1 Compare Match A
  457. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 12 Timer/Counter1 Compare Match B
  458. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 13 Timer/Counter1 Overflow
  459. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 14 TimerCounter0 Compare Match A
  460. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 15 TimerCounter0 Compare Match B
  461. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 16 Timer/Couner0 Overflow
  462. procedure SPI_STC_ISR; external name 'SPI_STC_ISR'; // Interrupt 17 SPI Serial Transfer Complete
  463. procedure USART_RX_ISR; external name 'USART_RX_ISR'; // Interrupt 18 USART Rx Complete
  464. procedure USART_UDRE_ISR; external name 'USART_UDRE_ISR'; // Interrupt 19 USART, Data Register Empty
  465. procedure USART_TX_ISR; external name 'USART_TX_ISR'; // Interrupt 20 USART Tx Complete
  466. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 21 ADC Conversion Complete
  467. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 22 EEPROM Ready
  468. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 23 Analog Comparator
  469. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 24 Two-wire Serial Interface
  470. procedure SPM_Ready_ISR; external name 'SPM_Ready_ISR'; // Interrupt 25 Store Program Memory Read
  471. procedure USART_START_ISR; external name 'USART_START_ISR'; // Interrupt 26 USART Start Edge Interrupt
  472. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  473. asm
  474. rjmp __dtors_end
  475. rjmp INT0_ISR
  476. rjmp INT1_ISR
  477. rjmp PCINT0_ISR
  478. rjmp PCINT1_ISR
  479. rjmp PCINT2_ISR
  480. rjmp WDT_ISR
  481. rjmp TIMER2_COMPA_ISR
  482. rjmp TIMER2_COMPB_ISR
  483. rjmp TIMER2_OVF_ISR
  484. rjmp TIMER1_CAPT_ISR
  485. rjmp TIMER1_COMPA_ISR
  486. rjmp TIMER1_COMPB_ISR
  487. rjmp TIMER1_OVF_ISR
  488. rjmp TIMER0_COMPA_ISR
  489. rjmp TIMER0_COMPB_ISR
  490. rjmp TIMER0_OVF_ISR
  491. rjmp SPI_STC_ISR
  492. rjmp USART_RX_ISR
  493. rjmp USART_UDRE_ISR
  494. rjmp USART_TX_ISR
  495. rjmp ADC_ISR
  496. rjmp EE_READY_ISR
  497. rjmp ANALOG_COMP_ISR
  498. rjmp TWI_ISR
  499. rjmp SPM_Ready_ISR
  500. rjmp USART_START_ISR
  501. .weak INT0_ISR
  502. .weak INT1_ISR
  503. .weak PCINT0_ISR
  504. .weak PCINT1_ISR
  505. .weak PCINT2_ISR
  506. .weak WDT_ISR
  507. .weak TIMER2_COMPA_ISR
  508. .weak TIMER2_COMPB_ISR
  509. .weak TIMER2_OVF_ISR
  510. .weak TIMER1_CAPT_ISR
  511. .weak TIMER1_COMPA_ISR
  512. .weak TIMER1_COMPB_ISR
  513. .weak TIMER1_OVF_ISR
  514. .weak TIMER0_COMPA_ISR
  515. .weak TIMER0_COMPB_ISR
  516. .weak TIMER0_OVF_ISR
  517. .weak SPI_STC_ISR
  518. .weak USART_RX_ISR
  519. .weak USART_UDRE_ISR
  520. .weak USART_TX_ISR
  521. .weak ADC_ISR
  522. .weak EE_READY_ISR
  523. .weak ANALOG_COMP_ISR
  524. .weak TWI_ISR
  525. .weak SPM_Ready_ISR
  526. .weak USART_START_ISR
  527. .set INT0_ISR, Default_IRQ_handler
  528. .set INT1_ISR, Default_IRQ_handler
  529. .set PCINT0_ISR, Default_IRQ_handler
  530. .set PCINT1_ISR, Default_IRQ_handler
  531. .set PCINT2_ISR, Default_IRQ_handler
  532. .set WDT_ISR, Default_IRQ_handler
  533. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  534. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  535. .set TIMER2_OVF_ISR, Default_IRQ_handler
  536. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  537. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  538. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  539. .set TIMER1_OVF_ISR, Default_IRQ_handler
  540. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  541. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  542. .set TIMER0_OVF_ISR, Default_IRQ_handler
  543. .set SPI_STC_ISR, Default_IRQ_handler
  544. .set USART_RX_ISR, Default_IRQ_handler
  545. .set USART_UDRE_ISR, Default_IRQ_handler
  546. .set USART_TX_ISR, Default_IRQ_handler
  547. .set ADC_ISR, Default_IRQ_handler
  548. .set EE_READY_ISR, Default_IRQ_handler
  549. .set ANALOG_COMP_ISR, Default_IRQ_handler
  550. .set TWI_ISR, Default_IRQ_handler
  551. .set SPM_Ready_ISR, Default_IRQ_handler
  552. .set USART_START_ISR, Default_IRQ_handler
  553. end;
  554. end.