2
0

atmega640.pp 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902
  1. unit ATmega640;
  2. interface
  3. var
  4. // ANALOG_COMPARATOR
  5. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  6. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  7. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  8. // USART0
  9. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  10. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  11. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  12. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  13. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  14. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  15. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  16. // TWI
  17. TWAMR : byte absolute $00+$BD; // TWI (Slave) Address Mask Register
  18. TWBR : byte absolute $00+$B8; // TWI Bit Rate register
  19. TWCR : byte absolute $00+$BC; // TWI Control Register
  20. TWSR : byte absolute $00+$B9; // TWI Status Register
  21. TWDR : byte absolute $00+$BB; // TWI Data register
  22. TWAR : byte absolute $00+$BA; // TWI (Slave) Address register
  23. // SPI
  24. SPCR : byte absolute $00+$4C; // SPI Control Register
  25. SPSR : byte absolute $00+$4D; // SPI Status Register
  26. SPDR : byte absolute $00+$4E; // SPI Data Register
  27. // PORTA
  28. PORTA : byte absolute $00+$22; // Port A Data Register
  29. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  30. PINA : byte absolute $00+$20; // Port A Input Pins
  31. // PORTB
  32. PORTB : byte absolute $00+$25; // Port B Data Register
  33. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  34. PINB : byte absolute $00+$23; // Port B Input Pins
  35. // PORTC
  36. PORTC : byte absolute $00+$28; // Port C Data Register
  37. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  38. PINC : byte absolute $00+$26; // Port C Input Pins
  39. // PORTD
  40. PORTD : byte absolute $00+$2B; // Port D Data Register
  41. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  42. PIND : byte absolute $00+$29; // Port D Input Pins
  43. // PORTE
  44. PORTE : byte absolute $00+$2E; // Data Register, Port E
  45. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  46. PINE : byte absolute $00+$2C; // Input Pins, Port E
  47. // PORTF
  48. PORTF : byte absolute $00+$31; // Data Register, Port F
  49. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  50. PINF : byte absolute $00+$2F; // Input Pins, Port F
  51. // PORTG
  52. PORTG : byte absolute $00+$34; // Data Register, Port G
  53. DDRG : byte absolute $00+$33; // Data Direction Register, Port G
  54. PING : byte absolute $00+$32; // Input Pins, Port G
  55. // PORTH
  56. PORTH : byte absolute $00+$102; // PORT H Data Register
  57. DDRH : byte absolute $00+$101; // PORT H Data Direction Register
  58. PINH : byte absolute $00+$100; // PORT H Input Pins
  59. // PORTJ
  60. PORTJ : byte absolute $00+$105; // PORT J Data Register
  61. DDRJ : byte absolute $00+$104; // PORT J Data Direction Register
  62. PINJ : byte absolute $00+$103; // PORT J Input Pins
  63. // PORTK
  64. PORTK : byte absolute $00+$108; // PORT K Data Register
  65. DDRK : byte absolute $00+$107; // PORT K Data Direction Register
  66. PINK : byte absolute $00+$106; // PORT K Input Pins
  67. // PORTL
  68. PORTL : byte absolute $00+$10B; // PORT L Data Register
  69. DDRL : byte absolute $00+$10A; // PORT L Data Direction Register
  70. PINL : byte absolute $00+$109; // PORT L Input Pins
  71. // TIMER_COUNTER_0
  72. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  73. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  74. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  75. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  76. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  77. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  78. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  79. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  80. // TIMER_COUNTER_2
  81. TIMSK2 : byte absolute $00+$70; // Timer/Counter Interrupt Mask register
  82. TIFR2 : byte absolute $00+$37; // Timer/Counter Interrupt Flag Register
  83. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register A
  84. TCCR2B : byte absolute $00+$B1; // Timer/Counter2 Control Register B
  85. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  86. OCR2B : byte absolute $00+$B4; // Timer/Counter2 Output Compare Register B
  87. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register A
  88. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  89. // WATCHDOG
  90. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  91. // USART1
  92. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  93. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  94. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  95. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  96. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register Bytes
  97. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register Bytes
  98. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register Bytes
  99. // EEPROM
  100. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  101. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  102. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  103. EEDR : byte absolute $00+$40; // EEPROM Data Register
  104. EECR : byte absolute $00+$3F; // EEPROM Control Register
  105. // TIMER_COUNTER_5
  106. TCCR5A : byte absolute $00+$120; // Timer/Counter5 Control Register A
  107. TCCR5B : byte absolute $00+$121; // Timer/Counter5 Control Register B
  108. TCCR5C : byte absolute $00+$122; // Timer/Counter 5 Control Register C
  109. TCNT5 : word absolute $00+$124; // Timer/Counter5 Bytes
  110. TCNT5L : byte absolute $00+$124; // Timer/Counter5 Bytes
  111. TCNT5H : byte absolute $00+$124+1; // Timer/Counter5 Bytes
  112. OCR5A : word absolute $00+$128; // Timer/Counter5 Output Compare Register A Bytes
  113. OCR5AL : byte absolute $00+$128; // Timer/Counter5 Output Compare Register A Bytes
  114. OCR5AH : byte absolute $00+$128+1; // Timer/Counter5 Output Compare Register A Bytes
  115. OCR5B : word absolute $00+$12A; // Timer/Counter5 Output Compare Register B Bytes
  116. OCR5BL : byte absolute $00+$12A; // Timer/Counter5 Output Compare Register B Bytes
  117. OCR5BH : byte absolute $00+$12A+1; // Timer/Counter5 Output Compare Register B Bytes
  118. OCR5C : word absolute $00+$12C; // Timer/Counter5 Output Compare Register B Bytes
  119. OCR5CL : byte absolute $00+$12C; // Timer/Counter5 Output Compare Register B Bytes
  120. OCR5CH : byte absolute $00+$12C+1; // Timer/Counter5 Output Compare Register B Bytes
  121. ICR5 : word absolute $00+$126; // Timer/Counter5 Input Capture Register Bytes
  122. ICR5L : byte absolute $00+$126; // Timer/Counter5 Input Capture Register Bytes
  123. ICR5H : byte absolute $00+$126+1; // Timer/Counter5 Input Capture Register Bytes
  124. TIMSK5 : byte absolute $00+$73; // Timer/Counter5 Interrupt Mask Register
  125. TIFR5 : byte absolute $00+$3A; // Timer/Counter5 Interrupt Flag register
  126. // TIMER_COUNTER_4
  127. TCCR4A : byte absolute $00+$A0; // Timer/Counter4 Control Register A
  128. TCCR4B : byte absolute $00+$A1; // Timer/Counter4 Control Register B
  129. TCCR4C : byte absolute $00+$A2; // Timer/Counter 4 Control Register C
  130. TCNT4 : word absolute $00+$A4; // Timer/Counter4 Bytes
  131. TCNT4L : byte absolute $00+$A4; // Timer/Counter4 Bytes
  132. TCNT4H : byte absolute $00+$A4+1; // Timer/Counter4 Bytes
  133. OCR4A : word absolute $00+$A8; // Timer/Counter4 Output Compare Register A Bytes
  134. OCR4AL : byte absolute $00+$A8; // Timer/Counter4 Output Compare Register A Bytes
  135. OCR4AH : byte absolute $00+$A8+1; // Timer/Counter4 Output Compare Register A Bytes
  136. OCR4B : word absolute $00+$AA; // Timer/Counter4 Output Compare Register B Bytes
  137. OCR4BL : byte absolute $00+$AA; // Timer/Counter4 Output Compare Register B Bytes
  138. OCR4BH : byte absolute $00+$AA+1; // Timer/Counter4 Output Compare Register B Bytes
  139. OCR4C : word absolute $00+$AC; // Timer/Counter4 Output Compare Register B Bytes
  140. OCR4CL : byte absolute $00+$AC; // Timer/Counter4 Output Compare Register B Bytes
  141. OCR4CH : byte absolute $00+$AC+1; // Timer/Counter4 Output Compare Register B Bytes
  142. ICR4 : word absolute $00+$A6; // Timer/Counter4 Input Capture Register Bytes
  143. ICR4L : byte absolute $00+$A6; // Timer/Counter4 Input Capture Register Bytes
  144. ICR4H : byte absolute $00+$A6+1; // Timer/Counter4 Input Capture Register Bytes
  145. TIMSK4 : byte absolute $00+$72; // Timer/Counter4 Interrupt Mask Register
  146. TIFR4 : byte absolute $00+$39; // Timer/Counter4 Interrupt Flag register
  147. // TIMER_COUNTER_3
  148. TCCR3A : byte absolute $00+$90; // Timer/Counter3 Control Register A
  149. TCCR3B : byte absolute $00+$91; // Timer/Counter3 Control Register B
  150. TCCR3C : byte absolute $00+$92; // Timer/Counter 3 Control Register C
  151. TCNT3 : word absolute $00+$94; // Timer/Counter3 Bytes
  152. TCNT3L : byte absolute $00+$94; // Timer/Counter3 Bytes
  153. TCNT3H : byte absolute $00+$94+1; // Timer/Counter3 Bytes
  154. OCR3A : word absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  155. OCR3AL : byte absolute $00+$98; // Timer/Counter3 Output Compare Register A Bytes
  156. OCR3AH : byte absolute $00+$98+1; // Timer/Counter3 Output Compare Register A Bytes
  157. OCR3B : word absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  158. OCR3BL : byte absolute $00+$9A; // Timer/Counter3 Output Compare Register B Bytes
  159. OCR3BH : byte absolute $00+$9A+1; // Timer/Counter3 Output Compare Register B Bytes
  160. OCR3C : word absolute $00+$9C; // Timer/Counter3 Output Compare Register B Bytes
  161. OCR3CL : byte absolute $00+$9C; // Timer/Counter3 Output Compare Register B Bytes
  162. OCR3CH : byte absolute $00+$9C+1; // Timer/Counter3 Output Compare Register B Bytes
  163. ICR3 : word absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  164. ICR3L : byte absolute $00+$96; // Timer/Counter3 Input Capture Register Bytes
  165. ICR3H : byte absolute $00+$96+1; // Timer/Counter3 Input Capture Register Bytes
  166. TIMSK3 : byte absolute $00+$71; // Timer/Counter3 Interrupt Mask Register
  167. TIFR3 : byte absolute $00+$38; // Timer/Counter3 Interrupt Flag register
  168. // TIMER_COUNTER_1
  169. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  170. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  171. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  172. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  173. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  174. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  175. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  176. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  177. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  178. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  179. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  180. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  181. OCR1C : word absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  182. OCR1CL : byte absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  183. OCR1CH : byte absolute $00+$8C+1; // Timer/Counter1 Output Compare Register C Bytes
  184. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  185. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  186. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  187. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  188. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  189. // JTAG
  190. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  191. MCUCR : byte absolute $00+$55; // MCU Control Register
  192. MCUSR : byte absolute $00+$54; // MCU Status Register
  193. // EXTERNAL_INTERRUPT
  194. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  195. EICRB : byte absolute $00+$6A; // External Interrupt Control Register B
  196. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  197. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  198. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  199. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  200. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  201. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  202. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  203. // CPU
  204. SREG : byte absolute $00+$5F; // Status Register
  205. SP : word absolute $00+$5D; // Stack Pointer
  206. SPL : byte absolute $00+$5D; // Stack Pointer
  207. SPH : byte absolute $00+$5D+1; // Stack Pointer
  208. XMCRA : byte absolute $00+$74; // External Memory Control Register A
  209. XMCRB : byte absolute $00+$75; // External Memory Control Register B
  210. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  211. CLKPR : byte absolute $00+$61; //
  212. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  213. EIND : byte absolute $00+$5C; // Extended Indirect Register
  214. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  215. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  216. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  217. PRR1 : byte absolute $00+$65; // Power Reduction Register1
  218. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  219. // AD_CONVERTER
  220. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  221. ADC : word absolute $00+$78; // ADC Data Register Bytes
  222. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  223. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  224. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register A
  225. DIDR2 : byte absolute $00+$7D; // Digital Input Disable Register
  226. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register
  227. // BOOT_LOAD
  228. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  229. // USART2
  230. UDR2 : byte absolute $00+$D6; // USART I/O Data Register
  231. UCSR2A : byte absolute $00+$D0; // USART Control and Status Register A
  232. UCSR2B : byte absolute $00+$D1; // USART Control and Status Register B
  233. UCSR2C : byte absolute $00+$D2; // USART Control and Status Register C
  234. UBRR2 : word absolute $00+$D4; // USART Baud Rate Register Bytes
  235. UBRR2L : byte absolute $00+$D4; // USART Baud Rate Register Bytes
  236. UBRR2H : byte absolute $00+$D4+1; // USART Baud Rate Register Bytes
  237. // USART3
  238. UDR3 : byte absolute $00+$136; // USART I/O Data Register
  239. UCSR3A : byte absolute $00+$130; // USART Control and Status Register A
  240. UCSR3B : byte absolute $00+$131; // USART Control and Status Register B
  241. UCSR3C : byte absolute $00+$132; // USART Control and Status Register C
  242. UBRR3 : word absolute $00+$134; // USART Baud Rate Register Bytes
  243. UBRR3L : byte absolute $00+$134; // USART Baud Rate Register Bytes
  244. UBRR3H : byte absolute $00+$134+1; // USART Baud Rate Register Bytes
  245. const
  246. // ADCSRB
  247. ACME = 6; // Analog Comparator Multiplexer Enable
  248. // ACSR
  249. ACD = 7; // Analog Comparator Disable
  250. ACBG = 6; // Analog Comparator Bandgap Select
  251. ACO = 5; // Analog Compare Output
  252. ACI = 4; // Analog Comparator Interrupt Flag
  253. ACIE = 3; // Analog Comparator Interrupt Enable
  254. ACIC = 2; // Analog Comparator Input Capture Enable
  255. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  256. // DIDR1
  257. AIN1D = 1; // AIN1 Digital Input Disable
  258. AIN0D = 0; // AIN0 Digital Input Disable
  259. // UCSR0A
  260. RXC0 = 7; // USART Receive Complete
  261. TXC0 = 6; // USART Transmitt Complete
  262. UDRE0 = 5; // USART Data Register Empty
  263. FE0 = 4; // Framing Error
  264. DOR0 = 3; // Data overRun
  265. UPE0 = 2; // Parity Error
  266. U2X0 = 1; // Double the USART transmission speed
  267. MPCM0 = 0; // Multi-processor Communication Mode
  268. // UCSR0B
  269. RXCIE0 = 7; // RX Complete Interrupt Enable
  270. TXCIE0 = 6; // TX Complete Interrupt Enable
  271. UDRIE0 = 5; // USART Data register Empty Interrupt Enable
  272. RXEN0 = 4; // Receiver Enable
  273. TXEN0 = 3; // Transmitter Enable
  274. UCSZ02 = 2; // Character Size
  275. RXB80 = 1; // Receive Data Bit 8
  276. TXB80 = 0; // Transmit Data Bit 8
  277. // UCSR0C
  278. UMSEL0 = 6; // USART Mode Select
  279. UPM0 = 4; // Parity Mode Bits
  280. USBS0 = 3; // Stop Bit Select
  281. UCSZ0 = 1; // Character Size
  282. UCPOL0 = 0; // Clock Polarity
  283. // TWAMR
  284. TWAM = 1; //
  285. // TWCR
  286. TWINT = 7; // TWI Interrupt Flag
  287. TWEA = 6; // TWI Enable Acknowledge Bit
  288. TWSTA = 5; // TWI Start Condition Bit
  289. TWSTO = 4; // TWI Stop Condition Bit
  290. TWWC = 3; // TWI Write Collition Flag
  291. TWEN = 2; // TWI Enable Bit
  292. TWIE = 0; // TWI Interrupt Enable
  293. // TWSR
  294. TWS = 3; // TWI Status
  295. TWPS = 0; // TWI Prescaler
  296. // TWAR
  297. TWA = 1; // TWI (Slave) Address register Bits
  298. TWGCE = 0; // TWI General Call Recognition Enable Bit
  299. // SPCR
  300. SPIE = 7; // SPI Interrupt Enable
  301. SPE = 6; // SPI Enable
  302. DORD = 5; // Data Order
  303. MSTR = 4; // Master/Slave Select
  304. CPOL = 3; // Clock polarity
  305. CPHA = 2; // Clock Phase
  306. SPR = 0; // SPI Clock Rate Selects
  307. // SPSR
  308. SPIF = 7; // SPI Interrupt Flag
  309. WCOL = 6; // Write Collision Flag
  310. SPI2X = 0; // Double SPI Speed Bit
  311. // TCCR0B
  312. FOC0A = 7; // Force Output Compare A
  313. FOC0B = 6; // Force Output Compare B
  314. WGM02 = 3; //
  315. CS0 = 0; // Clock Select
  316. // TCCR0A
  317. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  318. COM0B = 4; // Compare Output Mode, Fast PWm
  319. WGM0 = 0; // Waveform Generation Mode
  320. // TIMSK0
  321. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  322. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  323. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  324. // TIFR0
  325. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  326. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  327. TOV0 = 0; // Timer/Counter0 Overflow Flag
  328. // GTCCR
  329. TSM = 7; // Timer/Counter Synchronization Mode
  330. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  331. // TIMSK2
  332. OCIE2B = 2; // Timer/Counter2 Output Compare Match B Interrupt Enable
  333. OCIE2A = 1; // Timer/Counter2 Output Compare Match A Interrupt Enable
  334. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  335. // TIFR2
  336. OCF2B = 2; // Output Compare Flag 2B
  337. OCF2A = 1; // Output Compare Flag 2A
  338. TOV2 = 0; // Timer/Counter2 Overflow Flag
  339. // TCCR2A
  340. COM2A = 6; // Compare Output Mode bits
  341. COM2B = 4; // Compare Output Mode bits
  342. WGM2 = 0; // Waveform Genration Mode
  343. // TCCR2B
  344. FOC2A = 7; // Force Output Compare A
  345. FOC2B = 6; // Force Output Compare B
  346. WGM22 = 3; // Waveform Generation Mode
  347. CS2 = 0; // Clock Select bits
  348. // ASSR
  349. EXCLK = 6; // Enable External Clock Input
  350. AS2 = 5; // Asynchronous Timer/Counter2
  351. TCN2UB = 4; // Timer/Counter2 Update Busy
  352. OCR2AUB = 3; // Output Compare Register2 Update Busy
  353. OCR2BUB = 2; // Output Compare Register 2 Update Busy
  354. TCR2AUB = 1; // Timer/Counter Control Register2 Update Busy
  355. TCR2BUB = 0; // Timer/Counter Control Register2 Update Busy
  356. // GTCCR
  357. PSRASY = 1; // Prescaler Reset Timer/Counter2
  358. // WDTCSR
  359. WDIF = 7; // Watchdog Timeout Interrupt Flag
  360. WDIE = 6; // Watchdog Timeout Interrupt Enable
  361. WDP = 0; // Watchdog Timer Prescaler Bits
  362. WDCE = 4; // Watchdog Change Enable
  363. WDE = 3; // Watch Dog Enable
  364. // UCSR1A
  365. RXC1 = 7; // USART Receive Complete
  366. TXC1 = 6; // USART Transmitt Complete
  367. UDRE1 = 5; // USART Data Register Empty
  368. FE1 = 4; // Framing Error
  369. DOR1 = 3; // Data overRun
  370. UPE1 = 2; // Parity Error
  371. U2X1 = 1; // Double the USART transmission speed
  372. MPCM1 = 0; // Multi-processor Communication Mode
  373. // UCSR1B
  374. RXCIE1 = 7; // RX Complete Interrupt Enable
  375. TXCIE1 = 6; // TX Complete Interrupt Enable
  376. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  377. RXEN1 = 4; // Receiver Enable
  378. TXEN1 = 3; // Transmitter Enable
  379. UCSZ12 = 2; // Character Size
  380. RXB81 = 1; // Receive Data Bit 8
  381. TXB81 = 0; // Transmit Data Bit 8
  382. // UCSR1C
  383. UMSEL1 = 6; // USART Mode Select
  384. UPM1 = 4; // Parity Mode Bits
  385. USBS1 = 3; // Stop Bit Select
  386. UCSZ1 = 1; // Character Size
  387. UCPOL1 = 0; // Clock Polarity
  388. // EECR
  389. EEPM = 4; // EEPROM Programming Mode Bits
  390. EERIE = 3; // EEPROM Ready Interrupt Enable
  391. EEMPE = 2; // EEPROM Master Write Enable
  392. EEPE = 1; // EEPROM Write Enable
  393. EERE = 0; // EEPROM Read Enable
  394. // TCCR5A
  395. COM5A = 6; // Compare Output Mode 1A, bits
  396. COM5B = 4; // Compare Output Mode 5B, bits
  397. COM5C = 2; // Compare Output Mode 5C, bits
  398. WGM5 = 0; // Waveform Generation Mode
  399. // TCCR5B
  400. ICNC5 = 7; // Input Capture 5 Noise Canceler
  401. ICES5 = 6; // Input Capture 5 Edge Select
  402. CS5 = 0; // Prescaler source of Timer/Counter 5
  403. // TCCR5C
  404. FOC5A = 7; // Force Output Compare 5A
  405. FOC5B = 6; // Force Output Compare 5B
  406. FOC5C = 5; // Force Output Compare 5C
  407. // TIMSK5
  408. ICIE5 = 5; // Timer/Counter5 Input Capture Interrupt Enable
  409. OCIE5C = 3; // Timer/Counter5 Output Compare C Match Interrupt Enable
  410. OCIE5B = 2; // Timer/Counter5 Output Compare B Match Interrupt Enable
  411. OCIE5A = 1; // Timer/Counter5 Output Compare A Match Interrupt Enable
  412. TOIE5 = 0; // Timer/Counter5 Overflow Interrupt Enable
  413. // TIFR5
  414. ICF5 = 5; // Input Capture Flag 5
  415. OCF5C = 3; // Output Compare Flag 5C
  416. OCF5B = 2; // Output Compare Flag 5B
  417. OCF5A = 1; // Output Compare Flag 5A
  418. TOV5 = 0; // Timer/Counter5 Overflow Flag
  419. // TCCR4A
  420. COM4A = 6; // Compare Output Mode 1A, bits
  421. COM4B = 4; // Compare Output Mode 4B, bits
  422. COM4C = 2; // Compare Output Mode 4C, bits
  423. WGM4 = 0; // Waveform Generation Mode
  424. // TCCR4B
  425. ICNC4 = 7; // Input Capture 4 Noise Canceler
  426. ICES4 = 6; // Input Capture 4 Edge Select
  427. CS4 = 0; // Prescaler source of Timer/Counter 4
  428. // TCCR4C
  429. FOC4A = 7; // Force Output Compare 4A
  430. FOC4B = 6; // Force Output Compare 4B
  431. FOC4C = 5; // Force Output Compare 4C
  432. // TIMSK4
  433. ICIE4 = 5; // Timer/Counter4 Input Capture Interrupt Enable
  434. OCIE4C = 3; // Timer/Counter4 Output Compare C Match Interrupt Enable
  435. OCIE4B = 2; // Timer/Counter4 Output Compare B Match Interrupt Enable
  436. OCIE4A = 1; // Timer/Counter4 Output Compare A Match Interrupt Enable
  437. TOIE4 = 0; // Timer/Counter4 Overflow Interrupt Enable
  438. // TIFR4
  439. ICF4 = 5; // Input Capture Flag 4
  440. OCF4C = 3; // Output Compare Flag 4C
  441. OCF4B = 2; // Output Compare Flag 4B
  442. OCF4A = 1; // Output Compare Flag 4A
  443. TOV4 = 0; // Timer/Counter4 Overflow Flag
  444. // TCCR3A
  445. COM3A = 6; // Compare Output Mode 1A, bits
  446. COM3B = 4; // Compare Output Mode 3B, bits
  447. COM3C = 2; // Compare Output Mode 3C, bits
  448. WGM3 = 0; // Waveform Generation Mode
  449. // TCCR3B
  450. ICNC3 = 7; // Input Capture 3 Noise Canceler
  451. ICES3 = 6; // Input Capture 3 Edge Select
  452. CS3 = 0; // Prescaler source of Timer/Counter 3
  453. // TCCR3C
  454. FOC3A = 7; // Force Output Compare 3A
  455. FOC3B = 6; // Force Output Compare 3B
  456. FOC3C = 5; // Force Output Compare 3C
  457. // TIMSK3
  458. ICIE3 = 5; // Timer/Counter3 Input Capture Interrupt Enable
  459. OCIE3C = 3; // Timer/Counter3 Output Compare C Match Interrupt Enable
  460. OCIE3B = 2; // Timer/Counter3 Output Compare B Match Interrupt Enable
  461. OCIE3A = 1; // Timer/Counter3 Output Compare A Match Interrupt Enable
  462. TOIE3 = 0; // Timer/Counter3 Overflow Interrupt Enable
  463. // TIFR3
  464. ICF3 = 5; // Input Capture Flag 3
  465. OCF3C = 3; // Output Compare Flag 3C
  466. OCF3B = 2; // Output Compare Flag 3B
  467. OCF3A = 1; // Output Compare Flag 3A
  468. TOV3 = 0; // Timer/Counter3 Overflow Flag
  469. // TCCR1A
  470. COM1A = 6; // Compare Output Mode 1A, bits
  471. COM1B = 4; // Compare Output Mode 1B, bits
  472. COM1C = 2; // Compare Output Mode 1C, bits
  473. WGM1 = 0; // Waveform Generation Mode
  474. // TCCR1B
  475. ICNC1 = 7; // Input Capture 1 Noise Canceler
  476. ICES1 = 6; // Input Capture 1 Edge Select
  477. CS1 = 0; // Prescaler source of Timer/Counter 1
  478. // TCCR1C
  479. FOC1A = 7; // Force Output Compare 1A
  480. FOC1B = 6; // Force Output Compare 1B
  481. FOC1C = 5; // Force Output Compare 1C
  482. // TIMSK1
  483. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  484. OCIE1C = 3; // Timer/Counter1 Output Compare C Match Interrupt Enable
  485. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  486. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  487. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  488. // TIFR1
  489. ICF1 = 5; // Input Capture Flag 1
  490. OCF1C = 3; // Output Compare Flag 1C
  491. OCF1B = 2; // Output Compare Flag 1B
  492. OCF1A = 1; // Output Compare Flag 1A
  493. TOV1 = 0; // Timer/Counter1 Overflow Flag
  494. // MCUCR
  495. JTD = 7; // JTAG Interface Disable
  496. // MCUSR
  497. JTRF = 4; // JTAG Reset Flag
  498. // EICRA
  499. ISC3 = 6; // External Interrupt Sense Control Bit
  500. ISC2 = 4; // External Interrupt Sense Control Bit
  501. ISC1 = 2; // External Interrupt Sense Control Bit
  502. ISC0 = 0; // External Interrupt Sense Control Bit
  503. // EICRB
  504. ISC7 = 6; // External Interrupt 7-4 Sense Control Bit
  505. ISC6 = 4; // External Interrupt 7-4 Sense Control Bit
  506. ISC5 = 2; // External Interrupt 7-4 Sense Control Bit
  507. ISC4 = 0; // External Interrupt 7-4 Sense Control Bit
  508. // EIMSK
  509. INT = 0; // External Interrupt Request 7 Enable
  510. // EIFR
  511. INTF = 0; // External Interrupt Flags
  512. // PCIFR
  513. PCIF = 0; // Pin Change Interrupt Flags
  514. // PCICR
  515. PCIE = 0; // Pin Change Interrupt Enables
  516. // SREG
  517. I = 7; // Global Interrupt Enable
  518. T = 6; // Bit Copy Storage
  519. H = 5; // Half Carry Flag
  520. S = 4; // Sign Bit
  521. V = 3; // Two's Complement Overflow Flag
  522. N = 2; // Negative Flag
  523. Z = 1; // Zero Flag
  524. C = 0; // Carry Flag
  525. // MCUCR
  526. PUD = 4; // Pull-up disable
  527. IVSEL = 1; // Interrupt Vector Select
  528. IVCE = 0; // Interrupt Vector Change Enable
  529. // MCUSR
  530. WDRF = 3; // Watchdog Reset Flag
  531. BORF = 2; // Brown-out Reset Flag
  532. EXTRF = 1; // External Reset Flag
  533. PORF = 0; // Power-on reset flag
  534. // XMCRA
  535. SRE = 7; // External SRAM Enable
  536. SRL = 4; // Wait state page limit
  537. SRW1 = 2; // Wait state select bit upper page
  538. SRW0 = 0; // Wait state select bit lower page
  539. // XMCRB
  540. XMBK = 7; // External Memory Bus Keeper Enable
  541. XMM = 0; // External Memory High Mask
  542. // CLKPR
  543. CLKPCE = 7; //
  544. CLKPS = 0; //
  545. // SMCR
  546. SM = 1; // Sleep Mode Select bits
  547. SE = 0; // Sleep Enable
  548. // GPIOR2
  549. GPIOR = 0; // General Purpose IO Register 2 bis
  550. // GPIOR1
  551. // GPIOR0
  552. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  553. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  554. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  555. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  556. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  557. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  558. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  559. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  560. // PRR1
  561. PRTIM5 = 5; // Power Reduction Timer/Counter5
  562. PRTIM4 = 4; // Power Reduction Timer/Counter4
  563. PRTIM3 = 3; // Power Reduction Timer/Counter3
  564. PRUSART = 0; // Power Reduction USART3
  565. // PRR0
  566. PRTWI = 7; // Power Reduction TWI
  567. PRTIM2 = 6; // Power Reduction Timer/Counter2
  568. PRTIM0 = 5; // Power Reduction Timer/Counter0
  569. PRTIM1 = 3; // Power Reduction Timer/Counter1
  570. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  571. PRUSART0 = 1; // Power Reduction USART
  572. PRADC = 0; // Power Reduction ADC
  573. // ADMUX
  574. REFS = 6; // Reference Selection Bits
  575. ADLAR = 5; // Left Adjust Result
  576. MUX = 0; // Analog Channel and Gain Selection Bits
  577. // ADCSRA
  578. ADEN = 7; // ADC Enable
  579. ADSC = 6; // ADC Start Conversion
  580. ADATE = 5; // ADC Auto Trigger Enable
  581. ADIF = 4; // ADC Interrupt Flag
  582. ADIE = 3; // ADC Interrupt Enable
  583. ADPS = 0; // ADC Prescaler Select Bits
  584. // ADCSRB
  585. MUX5 = 3; // Analog Channel and Gain Selection Bits
  586. ADTS = 0; // ADC Auto Trigger Source bits
  587. // DIDR2
  588. ADC15D = 7; //
  589. ADC14D = 6; //
  590. ADC13D = 5; //
  591. ADC12D = 4; //
  592. ADC11D = 3; //
  593. ADC10D = 2; //
  594. ADC9D = 1; //
  595. ADC8D = 0; //
  596. // DIDR0
  597. ADC7D = 7; //
  598. ADC6D = 6; //
  599. ADC5D = 5; //
  600. ADC4D = 4; //
  601. ADC3D = 3; //
  602. ADC2D = 2; //
  603. ADC1D = 1; //
  604. ADC0D = 0; //
  605. // SPMCSR
  606. SPMIE = 7; // SPM Interrupt Enable
  607. RWWSB = 6; // Read While Write Section Busy
  608. SIGRD = 5; // Signature Row Read
  609. RWWSRE = 4; // Read While Write section read enable
  610. BLBSET = 3; // Boot Lock Bit Set
  611. PGWRT = 2; // Page Write
  612. PGERS = 1; // Page Erase
  613. SPMEN = 0; // Store Program Memory Enable
  614. // UCSR2A
  615. RXC2 = 7; // USART Receive Complete
  616. TXC2 = 6; // USART Transmitt Complete
  617. UDRE2 = 5; // USART Data Register Empty
  618. FE2 = 4; // Framing Error
  619. DOR2 = 3; // Data overRun
  620. UPE2 = 2; // Parity Error
  621. U2X2 = 1; // Double the USART transmission speed
  622. MPCM2 = 0; // Multi-processor Communication Mode
  623. // UCSR2B
  624. RXCIE2 = 7; // RX Complete Interrupt Enable
  625. TXCIE2 = 6; // TX Complete Interrupt Enable
  626. UDRIE2 = 5; // USART Data register Empty Interrupt Enable
  627. RXEN2 = 4; // Receiver Enable
  628. TXEN2 = 3; // Transmitter Enable
  629. UCSZ22 = 2; // Character Size
  630. RXB82 = 1; // Receive Data Bit 8
  631. TXB82 = 0; // Transmit Data Bit 8
  632. // UCSR2C
  633. UMSEL2 = 6; // USART Mode Select
  634. UPM2 = 4; // Parity Mode Bits
  635. USBS2 = 3; // Stop Bit Select
  636. UCSZ2 = 1; // Character Size
  637. UCPOL2 = 0; // Clock Polarity
  638. // UCSR3A
  639. RXC3 = 7; // USART Receive Complete
  640. TXC3 = 6; // USART Transmitt Complete
  641. UDRE3 = 5; // USART Data Register Empty
  642. FE3 = 4; // Framing Error
  643. DOR3 = 3; // Data overRun
  644. UPE3 = 2; // Parity Error
  645. U2X3 = 1; // Double the USART transmission speed
  646. MPCM3 = 0; // Multi-processor Communication Mode
  647. // UCSR3B
  648. RXCIE3 = 7; // RX Complete Interrupt Enable
  649. TXCIE3 = 6; // TX Complete Interrupt Enable
  650. UDRIE3 = 5; // USART Data register Empty Interrupt Enable
  651. RXEN3 = 4; // Receiver Enable
  652. TXEN3 = 3; // Transmitter Enable
  653. UCSZ32 = 2; // Character Size
  654. RXB83 = 1; // Receive Data Bit 8
  655. TXB83 = 0; // Transmit Data Bit 8
  656. // UCSR3C
  657. UMSEL3 = 6; // USART Mode Select
  658. UPM3 = 4; // Parity Mode Bits
  659. USBS3 = 3; // Stop Bit Select
  660. UCSZ3 = 1; // Character Size
  661. UCPOL3 = 0; // Clock Polarity
  662. implementation
  663. {$i avrcommon.inc}
  664. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  665. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  666. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  667. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 4 External Interrupt Request 3
  668. procedure INT4_ISR; external name 'INT4_ISR'; // Interrupt 5 External Interrupt Request 4
  669. procedure INT5_ISR; external name 'INT5_ISR'; // Interrupt 6 External Interrupt Request 5
  670. procedure INT6_ISR; external name 'INT6_ISR'; // Interrupt 7 External Interrupt Request 6
  671. procedure INT7_ISR; external name 'INT7_ISR'; // Interrupt 8 External Interrupt Request 7
  672. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 9 Pin Change Interrupt Request 0
  673. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 10 Pin Change Interrupt Request 1
  674. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 11 Pin Change Interrupt Request 2
  675. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 12 Watchdog Time-out Interrupt
  676. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 13 Timer/Counter2 Compare Match A
  677. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 14 Timer/Counter2 Compare Match B
  678. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 15 Timer/Counter2 Overflow
  679. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 16 Timer/Counter1 Capture Event
  680. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 17 Timer/Counter1 Compare Match A
  681. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 18 Timer/Counter1 Compare Match B
  682. procedure TIMER1_COMPC_ISR; external name 'TIMER1_COMPC_ISR'; // Interrupt 19 Timer/Counter1 Compare Match C
  683. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 20 Timer/Counter1 Overflow
  684. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 21 Timer/Counter0 Compare Match A
  685. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 22 Timer/Counter0 Compare Match B
  686. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 23 Timer/Counter0 Overflow
  687. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 24 SPI Serial Transfer Complete
  688. procedure USART0__RX_ISR; external name 'USART0__RX_ISR'; // Interrupt 25 USART0, Rx Complete
  689. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 26 USART0 Data register Empty
  690. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 27 USART0, Tx Complete
  691. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 28 Analog Comparator
  692. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 29 ADC Conversion Complete
  693. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 30 EEPROM Ready
  694. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 31 Timer/Counter3 Capture Event
  695. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 32 Timer/Counter3 Compare Match A
  696. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 33 Timer/Counter3 Compare Match B
  697. procedure TIMER3_COMPC_ISR; external name 'TIMER3_COMPC_ISR'; // Interrupt 34 Timer/Counter3 Compare Match C
  698. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 35 Timer/Counter3 Overflow
  699. procedure USART1__RX_ISR; external name 'USART1__RX_ISR'; // Interrupt 36 USART1, Rx Complete
  700. procedure USART1__UDRE_ISR; external name 'USART1__UDRE_ISR'; // Interrupt 37 USART1 Data register Empty
  701. procedure USART1__TX_ISR; external name 'USART1__TX_ISR'; // Interrupt 38 USART1, Tx Complete
  702. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 39 2-wire Serial Interface
  703. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 40 Store Program Memory Read
  704. procedure TIMER4_CAPT_ISR; external name 'TIMER4_CAPT_ISR'; // Interrupt 41 Timer/Counter4 Capture Event
  705. procedure TIMER4_COMPA_ISR; external name 'TIMER4_COMPA_ISR'; // Interrupt 42 Timer/Counter4 Compare Match A
  706. procedure TIMER4_COMPB_ISR; external name 'TIMER4_COMPB_ISR'; // Interrupt 43 Timer/Counter4 Compare Match B
  707. procedure TIMER4_COMPC_ISR; external name 'TIMER4_COMPC_ISR'; // Interrupt 44 Timer/Counter4 Compare Match C
  708. procedure TIMER4_OVF_ISR; external name 'TIMER4_OVF_ISR'; // Interrupt 45 Timer/Counter4 Overflow
  709. procedure TIMER5_CAPT_ISR; external name 'TIMER5_CAPT_ISR'; // Interrupt 46 Timer/Counter5 Capture Event
  710. procedure TIMER5_COMPA_ISR; external name 'TIMER5_COMPA_ISR'; // Interrupt 47 Timer/Counter5 Compare Match A
  711. procedure TIMER5_COMPB_ISR; external name 'TIMER5_COMPB_ISR'; // Interrupt 48 Timer/Counter5 Compare Match B
  712. procedure TIMER5_COMPC_ISR; external name 'TIMER5_COMPC_ISR'; // Interrupt 49 Timer/Counter5 Compare Match C
  713. procedure TIMER5_OVF_ISR; external name 'TIMER5_OVF_ISR'; // Interrupt 50 Timer/Counter5 Overflow
  714. procedure USART2__RX_ISR; external name 'USART2__RX_ISR'; // Interrupt 51 USART2, Rx Complete
  715. procedure USART2__UDRE_ISR; external name 'USART2__UDRE_ISR'; // Interrupt 52 USART2 Data register Empty
  716. procedure USART2__TX_ISR; external name 'USART2__TX_ISR'; // Interrupt 53 USART2, Tx Complete
  717. procedure USART3__RX_ISR; external name 'USART3__RX_ISR'; // Interrupt 54 USART3, Rx Complete
  718. procedure USART3__UDRE_ISR; external name 'USART3__UDRE_ISR'; // Interrupt 55 USART3 Data register Empty
  719. procedure USART3__TX_ISR; external name 'USART3__TX_ISR'; // Interrupt 56 USART3, Tx Complete
  720. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  721. asm
  722. jmp __dtors_end
  723. jmp INT0_ISR
  724. jmp INT1_ISR
  725. jmp INT2_ISR
  726. jmp INT3_ISR
  727. jmp INT4_ISR
  728. jmp INT5_ISR
  729. jmp INT6_ISR
  730. jmp INT7_ISR
  731. jmp PCINT0_ISR
  732. jmp PCINT1_ISR
  733. jmp PCINT2_ISR
  734. jmp WDT_ISR
  735. jmp TIMER2_COMPA_ISR
  736. jmp TIMER2_COMPB_ISR
  737. jmp TIMER2_OVF_ISR
  738. jmp TIMER1_CAPT_ISR
  739. jmp TIMER1_COMPA_ISR
  740. jmp TIMER1_COMPB_ISR
  741. jmp TIMER1_COMPC_ISR
  742. jmp TIMER1_OVF_ISR
  743. jmp TIMER0_COMPA_ISR
  744. jmp TIMER0_COMPB_ISR
  745. jmp TIMER0_OVF_ISR
  746. jmp SPI__STC_ISR
  747. jmp USART0__RX_ISR
  748. jmp USART0__UDRE_ISR
  749. jmp USART0__TX_ISR
  750. jmp ANALOG_COMP_ISR
  751. jmp ADC_ISR
  752. jmp EE_READY_ISR
  753. jmp TIMER3_CAPT_ISR
  754. jmp TIMER3_COMPA_ISR
  755. jmp TIMER3_COMPB_ISR
  756. jmp TIMER3_COMPC_ISR
  757. jmp TIMER3_OVF_ISR
  758. jmp USART1__RX_ISR
  759. jmp USART1__UDRE_ISR
  760. jmp USART1__TX_ISR
  761. jmp TWI_ISR
  762. jmp SPM_READY_ISR
  763. jmp TIMER4_CAPT_ISR
  764. jmp TIMER4_COMPA_ISR
  765. jmp TIMER4_COMPB_ISR
  766. jmp TIMER4_COMPC_ISR
  767. jmp TIMER4_OVF_ISR
  768. jmp TIMER5_CAPT_ISR
  769. jmp TIMER5_COMPA_ISR
  770. jmp TIMER5_COMPB_ISR
  771. jmp TIMER5_COMPC_ISR
  772. jmp TIMER5_OVF_ISR
  773. jmp USART2__RX_ISR
  774. jmp USART2__UDRE_ISR
  775. jmp USART2__TX_ISR
  776. jmp USART3__RX_ISR
  777. jmp USART3__UDRE_ISR
  778. jmp USART3__TX_ISR
  779. .weak INT0_ISR
  780. .weak INT1_ISR
  781. .weak INT2_ISR
  782. .weak INT3_ISR
  783. .weak INT4_ISR
  784. .weak INT5_ISR
  785. .weak INT6_ISR
  786. .weak INT7_ISR
  787. .weak PCINT0_ISR
  788. .weak PCINT1_ISR
  789. .weak PCINT2_ISR
  790. .weak WDT_ISR
  791. .weak TIMER2_COMPA_ISR
  792. .weak TIMER2_COMPB_ISR
  793. .weak TIMER2_OVF_ISR
  794. .weak TIMER1_CAPT_ISR
  795. .weak TIMER1_COMPA_ISR
  796. .weak TIMER1_COMPB_ISR
  797. .weak TIMER1_COMPC_ISR
  798. .weak TIMER1_OVF_ISR
  799. .weak TIMER0_COMPA_ISR
  800. .weak TIMER0_COMPB_ISR
  801. .weak TIMER0_OVF_ISR
  802. .weak SPI__STC_ISR
  803. .weak USART0__RX_ISR
  804. .weak USART0__UDRE_ISR
  805. .weak USART0__TX_ISR
  806. .weak ANALOG_COMP_ISR
  807. .weak ADC_ISR
  808. .weak EE_READY_ISR
  809. .weak TIMER3_CAPT_ISR
  810. .weak TIMER3_COMPA_ISR
  811. .weak TIMER3_COMPB_ISR
  812. .weak TIMER3_COMPC_ISR
  813. .weak TIMER3_OVF_ISR
  814. .weak USART1__RX_ISR
  815. .weak USART1__UDRE_ISR
  816. .weak USART1__TX_ISR
  817. .weak TWI_ISR
  818. .weak SPM_READY_ISR
  819. .weak TIMER4_CAPT_ISR
  820. .weak TIMER4_COMPA_ISR
  821. .weak TIMER4_COMPB_ISR
  822. .weak TIMER4_COMPC_ISR
  823. .weak TIMER4_OVF_ISR
  824. .weak TIMER5_CAPT_ISR
  825. .weak TIMER5_COMPA_ISR
  826. .weak TIMER5_COMPB_ISR
  827. .weak TIMER5_COMPC_ISR
  828. .weak TIMER5_OVF_ISR
  829. .weak USART2__RX_ISR
  830. .weak USART2__UDRE_ISR
  831. .weak USART2__TX_ISR
  832. .weak USART3__RX_ISR
  833. .weak USART3__UDRE_ISR
  834. .weak USART3__TX_ISR
  835. .set INT0_ISR, Default_IRQ_handler
  836. .set INT1_ISR, Default_IRQ_handler
  837. .set INT2_ISR, Default_IRQ_handler
  838. .set INT3_ISR, Default_IRQ_handler
  839. .set INT4_ISR, Default_IRQ_handler
  840. .set INT5_ISR, Default_IRQ_handler
  841. .set INT6_ISR, Default_IRQ_handler
  842. .set INT7_ISR, Default_IRQ_handler
  843. .set PCINT0_ISR, Default_IRQ_handler
  844. .set PCINT1_ISR, Default_IRQ_handler
  845. .set PCINT2_ISR, Default_IRQ_handler
  846. .set WDT_ISR, Default_IRQ_handler
  847. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  848. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  849. .set TIMER2_OVF_ISR, Default_IRQ_handler
  850. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  851. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  852. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  853. .set TIMER1_COMPC_ISR, Default_IRQ_handler
  854. .set TIMER1_OVF_ISR, Default_IRQ_handler
  855. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  856. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  857. .set TIMER0_OVF_ISR, Default_IRQ_handler
  858. .set SPI__STC_ISR, Default_IRQ_handler
  859. .set USART0__RX_ISR, Default_IRQ_handler
  860. .set USART0__UDRE_ISR, Default_IRQ_handler
  861. .set USART0__TX_ISR, Default_IRQ_handler
  862. .set ANALOG_COMP_ISR, Default_IRQ_handler
  863. .set ADC_ISR, Default_IRQ_handler
  864. .set EE_READY_ISR, Default_IRQ_handler
  865. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  866. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  867. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  868. .set TIMER3_COMPC_ISR, Default_IRQ_handler
  869. .set TIMER3_OVF_ISR, Default_IRQ_handler
  870. .set USART1__RX_ISR, Default_IRQ_handler
  871. .set USART1__UDRE_ISR, Default_IRQ_handler
  872. .set USART1__TX_ISR, Default_IRQ_handler
  873. .set TWI_ISR, Default_IRQ_handler
  874. .set SPM_READY_ISR, Default_IRQ_handler
  875. .set TIMER4_CAPT_ISR, Default_IRQ_handler
  876. .set TIMER4_COMPA_ISR, Default_IRQ_handler
  877. .set TIMER4_COMPB_ISR, Default_IRQ_handler
  878. .set TIMER4_COMPC_ISR, Default_IRQ_handler
  879. .set TIMER4_OVF_ISR, Default_IRQ_handler
  880. .set TIMER5_CAPT_ISR, Default_IRQ_handler
  881. .set TIMER5_COMPA_ISR, Default_IRQ_handler
  882. .set TIMER5_COMPB_ISR, Default_IRQ_handler
  883. .set TIMER5_COMPC_ISR, Default_IRQ_handler
  884. .set TIMER5_OVF_ISR, Default_IRQ_handler
  885. .set USART2__RX_ISR, Default_IRQ_handler
  886. .set USART2__UDRE_ISR, Default_IRQ_handler
  887. .set USART2__TX_ISR, Default_IRQ_handler
  888. .set USART3__RX_ISR, Default_IRQ_handler
  889. .set USART3__UDRE_ISR, Default_IRQ_handler
  890. .set USART3__TX_ISR, Default_IRQ_handler
  891. end;
  892. end.