2
0

atmega644.pp 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. unit ATmega644;
  2. interface
  3. var
  4. // ANALOG_COMPARATOR
  5. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  6. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  7. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  8. // USART0
  9. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  10. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  11. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  12. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  13. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  14. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  15. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  16. // PORTA
  17. PORTA : byte absolute $00+$22; // Port A Data Register
  18. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  19. PINA : byte absolute $00+$20; // Port A Input Pins
  20. // PORTB
  21. PORTB : byte absolute $00+$25; // Port B Data Register
  22. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  23. PINB : byte absolute $00+$23; // Port B Input Pins
  24. // PORTC
  25. PORTC : byte absolute $00+$28; // Port C Data Register
  26. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  27. PINC : byte absolute $00+$26; // Port C Input Pins
  28. // PORTD
  29. PORTD : byte absolute $00+$2B; // Port D Data Register
  30. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  31. PIND : byte absolute $00+$29; // Port D Input Pins
  32. // TIMER_COUNTER_0
  33. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  34. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  35. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  36. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  37. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  38. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  39. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  40. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  41. // TIMER_COUNTER_2
  42. TIMSK2 : byte absolute $00+$70; // Timer/Counter Interrupt Mask register
  43. TIFR2 : byte absolute $00+$37; // Timer/Counter Interrupt Flag Register
  44. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register A
  45. TCCR2B : byte absolute $00+$B1; // Timer/Counter2 Control Register B
  46. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  47. OCR2B : byte absolute $00+$B4; // Timer/Counter2 Output Compare Register B
  48. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register A
  49. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  50. // WATCHDOG
  51. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  52. // JTAG
  53. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  54. MCUCR : byte absolute $00+$55; // MCU Control Register
  55. MCUSR : byte absolute $00+$54; // MCU Status Register
  56. // BOOT_LOAD
  57. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  58. // EXTERNAL_INTERRUPT
  59. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  60. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  61. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  62. PCMSK3 : byte absolute $00+$73; // Pin Change Mask Register 3
  63. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  64. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  65. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  66. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  67. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  68. // AD_CONVERTER
  69. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  70. ADC : word absolute $00+$78; // ADC Data Register Bytes
  71. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  72. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  73. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register A
  74. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register
  75. // TIMER_COUNTER_1
  76. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  77. TIFR1 : byte absolute $00+$36; // Timer/Counter Interrupt Flag register
  78. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  79. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  80. TCCR1C : byte absolute $00+$82; // Timer/Counter1 Control Register C
  81. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  82. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  83. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  84. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  85. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  86. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  87. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  88. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  89. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  90. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  91. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  92. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  93. // EEPROM
  94. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  95. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  96. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  97. EEDR : byte absolute $00+$40; // EEPROM Data Register
  98. EECR : byte absolute $00+$3F; // EEPROM Control Register
  99. // TWI
  100. TWAMR : byte absolute $00+$BD; // TWI (Slave) Address Mask Register
  101. TWBR : byte absolute $00+$B8; // TWI Bit Rate register
  102. TWCR : byte absolute $00+$BC; // TWI Control Register
  103. TWSR : byte absolute $00+$B9; // TWI Status Register
  104. TWDR : byte absolute $00+$BB; // TWI Data register
  105. TWAR : byte absolute $00+$BA; // TWI (Slave) Address register
  106. // SPI
  107. SPDR : byte absolute $00+$4E; // SPI Data Register
  108. SPSR : byte absolute $00+$4D; // SPI Status Register
  109. SPCR : byte absolute $00+$4C; // SPI Control Register
  110. // CPU
  111. SREG : byte absolute $00+$5F; // Status Register
  112. SP : word absolute $00+$5D; // Stack Pointer
  113. SPL : byte absolute $00+$5D; // Stack Pointer
  114. SPH : byte absolute $00+$5D+1; // Stack Pointer
  115. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  116. CLKPR : byte absolute $00+$61; //
  117. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  118. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  119. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  120. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  121. PRR : byte absolute $00+$64; // Power Reduction Register
  122. const
  123. // ADCSRB
  124. ACME = 6; // Analog Comparator Multiplexer Enable
  125. // ACSR
  126. ACD = 7; // Analog Comparator Disable
  127. ACBG = 6; // Analog Comparator Bandgap Select
  128. ACO = 5; // Analog Compare Output
  129. ACI = 4; // Analog Comparator Interrupt Flag
  130. ACIE = 3; // Analog Comparator Interrupt Enable
  131. ACIC = 2; // Analog Comparator Input Capture Enable
  132. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  133. // DIDR1
  134. AIN1D = 1; // AIN1 Digital Input Disable
  135. AIN0D = 0; // AIN0 Digital Input Disable
  136. // UCSR0A
  137. RXC0 = 7; // USART Receive Complete
  138. TXC0 = 6; // USART Transmitt Complete
  139. UDRE0 = 5; // USART Data Register Empty
  140. FE0 = 4; // Framing Error
  141. DOR0 = 3; // Data overRun
  142. UPE0 = 2; // Parity Error
  143. U2X0 = 1; // Double the USART transmission speed
  144. MPCM0 = 0; // Multi-processor Communication Mode
  145. // UCSR0B
  146. RXCIE0 = 7; // RX Complete Interrupt Enable
  147. TXCIE0 = 6; // TX Complete Interrupt Enable
  148. UDRIE0 = 5; // USART Data register Empty Interrupt Enable
  149. RXEN0 = 4; // Receiver Enable
  150. TXEN0 = 3; // Transmitter Enable
  151. UCSZ02 = 2; // Character Size
  152. RXB80 = 1; // Receive Data Bit 8
  153. TXB80 = 0; // Transmit Data Bit 8
  154. // UCSR0C
  155. UMSEL0 = 6; // USART Mode Select
  156. UPM0 = 4; // Parity Mode Bits
  157. USBS0 = 3; // Stop Bit Select
  158. UCSZ0 = 1; // Character Size
  159. UCPOL0 = 0; // Clock Polarity
  160. // TCCR0B
  161. FOC0A = 7; // Force Output Compare A
  162. FOC0B = 6; // Force Output Compare B
  163. WGM02 = 3; //
  164. CS0 = 0; // Clock Select
  165. // TCCR0A
  166. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  167. COM0B = 4; // Compare Output Mode, Fast PWm
  168. WGM0 = 0; // Waveform Generation Mode
  169. // TIMSK0
  170. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  171. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  172. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  173. // TIFR0
  174. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  175. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  176. TOV0 = 0; // Timer/Counter0 Overflow Flag
  177. // GTCCR
  178. TSM = 7; // Timer/Counter Synchronization Mode
  179. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  180. // TIMSK2
  181. OCIE2B = 2; // Timer/Counter2 Output Compare Match B Interrupt Enable
  182. OCIE2A = 1; // Timer/Counter2 Output Compare Match A Interrupt Enable
  183. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  184. // TIFR2
  185. OCF2B = 2; // Output Compare Flag 2B
  186. OCF2A = 1; // Output Compare Flag 2A
  187. TOV2 = 0; // Timer/Counter2 Overflow Flag
  188. // TCCR2A
  189. COM2A = 6; // Compare Output Mode bits
  190. COM2B = 4; // Compare Output Mode bits
  191. WGM2 = 0; // Waveform Genration Mode
  192. // TCCR2B
  193. FOC2A = 7; // Force Output Compare A
  194. FOC2B = 6; // Force Output Compare B
  195. WGM22 = 3; // Waveform Generation Mode
  196. CS2 = 0; // Clock Select bits
  197. // ASSR
  198. EXCLK = 6; // Enable External Clock Input
  199. AS2 = 5; // Asynchronous Timer/Counter2
  200. TCN2UB = 4; // Timer/Counter2 Update Busy
  201. OCR2AUB = 3; // Output Compare Register2 Update Busy
  202. OCR2BUB = 2; // Output Compare Register 2 Update Busy
  203. TCR2AUB = 1; // Timer/Counter Control Register2 Update Busy
  204. TCR2BUB = 0; // Timer/Counter Control Register2 Update Busy
  205. // GTCCR
  206. PSRASY = 1; // Prescaler Reset Timer/Counter2
  207. // WDTCSR
  208. WDIF = 7; // Watchdog Timeout Interrupt Flag
  209. WDIE = 6; // Watchdog Timeout Interrupt Enable
  210. WDP = 0; // Watchdog Timer Prescaler Bits
  211. WDCE = 4; // Watchdog Change Enable
  212. WDE = 3; // Watch Dog Enable
  213. // MCUCR
  214. JTD = 7; // JTAG Interface Disable
  215. // MCUSR
  216. JTRF = 4; // JTAG Reset Flag
  217. // SPMCSR
  218. SPMIE = 7; // SPM Interrupt Enable
  219. RWWSB = 6; // Read While Write Section Busy
  220. SIGRD = 5; // Signature Row Read
  221. RWWSRE = 4; // Read While Write section read enable
  222. BLBSET = 3; // Boot Lock Bit Set
  223. PGWRT = 2; // Page Write
  224. PGERS = 1; // Page Erase
  225. SPMEN = 0; // Store Program Memory Enable
  226. // EICRA
  227. ISC2 = 4; // External Interrupt Sense Control Bit
  228. ISC1 = 2; // External Interrupt Sense Control Bit
  229. ISC0 = 0; // External Interrupt Sense Control Bit
  230. // EIMSK
  231. INT = 0; // External Interrupt Request 2 Enable
  232. // EIFR
  233. INTF = 0; // External Interrupt Flags
  234. // PCMSK3
  235. PCINT = 0; // Pin Change Enable Masks
  236. // PCMSK2
  237. // PCMSK1
  238. // PCMSK0
  239. // PCIFR
  240. PCIF = 0; // Pin Change Interrupt Flags
  241. // PCICR
  242. PCIE = 0; // Pin Change Interrupt Enables
  243. // ADMUX
  244. REFS = 6; // Reference Selection Bits
  245. ADLAR = 5; // Left Adjust Result
  246. MUX = 0; // Analog Channel and Gain Selection Bits
  247. // ADCSRA
  248. ADEN = 7; // ADC Enable
  249. ADSC = 6; // ADC Start Conversion
  250. ADATE = 5; // ADC Auto Trigger Enable
  251. ADIF = 4; // ADC Interrupt Flag
  252. ADIE = 3; // ADC Interrupt Enable
  253. ADPS = 0; // ADC Prescaler Select Bits
  254. // ADCSRB
  255. ADTS = 0; // ADC Auto Trigger Source bits
  256. // DIDR0
  257. ADC7D = 7; //
  258. ADC6D = 6; //
  259. ADC5D = 5; //
  260. ADC4D = 4; //
  261. ADC3D = 3; //
  262. ADC2D = 2; //
  263. ADC1D = 1; //
  264. ADC0D = 0; //
  265. // TIMSK1
  266. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  267. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  268. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  269. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  270. // TIFR1
  271. ICF1 = 5; // Timer/Counter1 Input Capture Flag
  272. OCF1B = 2; // Timer/Counter1 Output Compare B Match Flag
  273. OCF1A = 1; // Timer/Counter1 Output Compare A Match Flag
  274. TOV1 = 0; // Timer/Counter1 Overflow Flag
  275. // TCCR1A
  276. COM1A = 6; // Compare Output Mode 1A, bits
  277. COM1B = 4; // Compare Output Mode 1B, bits
  278. WGM1 = 0; // Pulse Width Modulator Select Bits
  279. // TCCR1B
  280. ICNC1 = 7; // Input Capture 1 Noise Canceler
  281. ICES1 = 6; // Input Capture 1 Edge Select
  282. CS1 = 0; // Clock Select1 bits
  283. // TCCR1C
  284. FOC1A = 7; // Force Output Compare for Channel A
  285. FOC1B = 6; // Force Output Compare for Channel B
  286. // EECR
  287. EEPM = 4; // EEPROM Programming Mode Bits
  288. EERIE = 3; // EEPROM Ready Interrupt Enable
  289. EEMPE = 2; // EEPROM Master Write Enable
  290. EEPE = 1; // EEPROM Write Enable
  291. EERE = 0; // EEPROM Read Enable
  292. // TWAMR
  293. TWAM = 1; //
  294. // TWCR
  295. TWINT = 7; // TWI Interrupt Flag
  296. TWEA = 6; // TWI Enable Acknowledge Bit
  297. TWSTA = 5; // TWI Start Condition Bit
  298. TWSTO = 4; // TWI Stop Condition Bit
  299. TWWC = 3; // TWI Write Collition Flag
  300. TWEN = 2; // TWI Enable Bit
  301. TWIE = 0; // TWI Interrupt Enable
  302. // TWSR
  303. TWS = 3; // TWI Status
  304. TWPS = 0; // TWI Prescaler
  305. // TWAR
  306. TWA = 1; // TWI (Slave) Address register Bits
  307. TWGCE = 0; // TWI General Call Recognition Enable Bit
  308. // SPSR
  309. SPIF = 7; // SPI Interrupt Flag
  310. WCOL = 6; // Write Collision Flag
  311. SPI2X = 0; // Double SPI Speed Bit
  312. // SPCR
  313. SPIE = 7; // SPI Interrupt Enable
  314. SPE = 6; // SPI Enable
  315. DORD = 5; // Data Order
  316. MSTR = 4; // Master/Slave Select
  317. CPOL = 3; // Clock polarity
  318. CPHA = 2; // Clock Phase
  319. SPR = 0; // SPI Clock Rate Selects
  320. // SREG
  321. I = 7; // Global Interrupt Enable
  322. T = 6; // Bit Copy Storage
  323. H = 5; // Half Carry Flag
  324. S = 4; // Sign Bit
  325. V = 3; // Two's Complement Overflow Flag
  326. N = 2; // Negative Flag
  327. Z = 1; // Zero Flag
  328. C = 0; // Carry Flag
  329. // MCUCR
  330. PUD = 4; // Pull-up disable
  331. IVSEL = 1; // Interrupt Vector Select
  332. IVCE = 0; // Interrupt Vector Change Enable
  333. // MCUSR
  334. WDRF = 3; // Watchdog Reset Flag
  335. BORF = 2; // Brown-out Reset Flag
  336. EXTRF = 1; // External Reset Flag
  337. PORF = 0; // Power-on reset flag
  338. // CLKPR
  339. CLKPCE = 7; //
  340. CLKPS = 0; //
  341. // SMCR
  342. SM = 1; // Sleep Mode Select bits
  343. SE = 0; // Sleep Enable
  344. // GPIOR2
  345. GPIOR = 0; // General Purpose IO Register 2 bis
  346. // GPIOR1
  347. // GPIOR0
  348. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  349. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  350. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  351. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  352. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  353. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  354. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  355. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  356. // PRR
  357. PRTWI = 7; // Power Reduction TWI
  358. PRTIM2 = 6; // Power Reduction Timer/Counter2
  359. PRTIM0 = 5; // Power Reduction Timer/Counter0
  360. PRTIM1 = 3; // Power Reduction Timer/Counter1
  361. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  362. PRUSART0 = 1; // Power Reduction USART
  363. PRADC = 0; // Power Reduction ADC
  364. implementation
  365. {$i avrcommon.inc}
  366. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  367. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  368. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  369. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 4 Pin Change Interrupt Request 0
  370. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 5 Pin Change Interrupt Request 1
  371. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 6 Pin Change Interrupt Request 2
  372. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 7 Pin Change Interrupt Request 3
  373. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 8 Watchdog Time-out Interrupt
  374. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 9 Timer/Counter2 Compare Match A
  375. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 10 Timer/Counter2 Compare Match B
  376. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 11 Timer/Counter2 Overflow
  377. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 12 Timer/Counter1 Capture Event
  378. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 13 Timer/Counter1 Compare Match A
  379. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 14 Timer/Counter1 Compare Match B
  380. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 15 Timer/Counter1 Overflow
  381. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 16 Timer/Counter0 Compare Match A
  382. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 17 Timer/Counter0 Compare Match B
  383. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 18 Timer/Counter0 Overflow
  384. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 19 SPI Serial Transfer Complete
  385. procedure USART0__RX_ISR; external name 'USART0__RX_ISR'; // Interrupt 20 USART0, Rx Complete
  386. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 21 USART0 Data register Empty
  387. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 22 USART0, Tx Complete
  388. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 23 Analog Comparator
  389. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 24 ADC Conversion Complete
  390. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 25 EEPROM Ready
  391. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 26 2-wire Serial Interface
  392. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 27 Store Program Memory Read
  393. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  394. asm
  395. jmp __dtors_end
  396. jmp INT0_ISR
  397. jmp INT1_ISR
  398. jmp INT2_ISR
  399. jmp PCINT0_ISR
  400. jmp PCINT1_ISR
  401. jmp PCINT2_ISR
  402. jmp PCINT3_ISR
  403. jmp WDT_ISR
  404. jmp TIMER2_COMPA_ISR
  405. jmp TIMER2_COMPB_ISR
  406. jmp TIMER2_OVF_ISR
  407. jmp TIMER1_CAPT_ISR
  408. jmp TIMER1_COMPA_ISR
  409. jmp TIMER1_COMPB_ISR
  410. jmp TIMER1_OVF_ISR
  411. jmp TIMER0_COMPA_ISR
  412. jmp TIMER0_COMPB_ISR
  413. jmp TIMER0_OVF_ISR
  414. jmp SPI__STC_ISR
  415. jmp USART0__RX_ISR
  416. jmp USART0__UDRE_ISR
  417. jmp USART0__TX_ISR
  418. jmp ANALOG_COMP_ISR
  419. jmp ADC_ISR
  420. jmp EE_READY_ISR
  421. jmp TWI_ISR
  422. jmp SPM_READY_ISR
  423. .weak INT0_ISR
  424. .weak INT1_ISR
  425. .weak INT2_ISR
  426. .weak PCINT0_ISR
  427. .weak PCINT1_ISR
  428. .weak PCINT2_ISR
  429. .weak PCINT3_ISR
  430. .weak WDT_ISR
  431. .weak TIMER2_COMPA_ISR
  432. .weak TIMER2_COMPB_ISR
  433. .weak TIMER2_OVF_ISR
  434. .weak TIMER1_CAPT_ISR
  435. .weak TIMER1_COMPA_ISR
  436. .weak TIMER1_COMPB_ISR
  437. .weak TIMER1_OVF_ISR
  438. .weak TIMER0_COMPA_ISR
  439. .weak TIMER0_COMPB_ISR
  440. .weak TIMER0_OVF_ISR
  441. .weak SPI__STC_ISR
  442. .weak USART0__RX_ISR
  443. .weak USART0__UDRE_ISR
  444. .weak USART0__TX_ISR
  445. .weak ANALOG_COMP_ISR
  446. .weak ADC_ISR
  447. .weak EE_READY_ISR
  448. .weak TWI_ISR
  449. .weak SPM_READY_ISR
  450. .set INT0_ISR, Default_IRQ_handler
  451. .set INT1_ISR, Default_IRQ_handler
  452. .set INT2_ISR, Default_IRQ_handler
  453. .set PCINT0_ISR, Default_IRQ_handler
  454. .set PCINT1_ISR, Default_IRQ_handler
  455. .set PCINT2_ISR, Default_IRQ_handler
  456. .set PCINT3_ISR, Default_IRQ_handler
  457. .set WDT_ISR, Default_IRQ_handler
  458. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  459. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  460. .set TIMER2_OVF_ISR, Default_IRQ_handler
  461. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  462. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  463. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  464. .set TIMER1_OVF_ISR, Default_IRQ_handler
  465. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  466. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  467. .set TIMER0_OVF_ISR, Default_IRQ_handler
  468. .set SPI__STC_ISR, Default_IRQ_handler
  469. .set USART0__RX_ISR, Default_IRQ_handler
  470. .set USART0__UDRE_ISR, Default_IRQ_handler
  471. .set USART0__TX_ISR, Default_IRQ_handler
  472. .set ANALOG_COMP_ISR, Default_IRQ_handler
  473. .set ADC_ISR, Default_IRQ_handler
  474. .set EE_READY_ISR, Default_IRQ_handler
  475. .set TWI_ISR, Default_IRQ_handler
  476. .set SPM_READY_ISR, Default_IRQ_handler
  477. end;
  478. end.