2
0

atmega644p.pp 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534
  1. unit ATmega644P;
  2. interface
  3. var
  4. // ANALOG_COMPARATOR
  5. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  6. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  7. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  8. // USART0
  9. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  10. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  11. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  12. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  13. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  14. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  15. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  16. // PORTA
  17. PORTA : byte absolute $00+$22; // Port A Data Register
  18. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  19. PINA : byte absolute $00+$20; // Port A Input Pins
  20. // PORTB
  21. PORTB : byte absolute $00+$25; // Port B Data Register
  22. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  23. PINB : byte absolute $00+$23; // Port B Input Pins
  24. // PORTC
  25. PORTC : byte absolute $00+$28; // Port C Data Register
  26. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  27. PINC : byte absolute $00+$26; // Port C Input Pins
  28. // PORTD
  29. PORTD : byte absolute $00+$2B; // Port D Data Register
  30. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  31. PIND : byte absolute $00+$29; // Port D Input Pins
  32. // TIMER_COUNTER_0
  33. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  34. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  35. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  36. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  37. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  38. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  39. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  40. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  41. // TIMER_COUNTER_2
  42. TIMSK2 : byte absolute $00+$70; // Timer/Counter Interrupt Mask register
  43. TIFR2 : byte absolute $00+$37; // Timer/Counter Interrupt Flag Register
  44. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register A
  45. TCCR2B : byte absolute $00+$B1; // Timer/Counter2 Control Register B
  46. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  47. OCR2B : byte absolute $00+$B4; // Timer/Counter2 Output Compare Register B
  48. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register A
  49. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  50. // WATCHDOG
  51. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  52. // JTAG
  53. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  54. MCUCR : byte absolute $00+$55; // MCU Control Register
  55. MCUSR : byte absolute $00+$54; // MCU Status Register
  56. // BOOT_LOAD
  57. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  58. // EXTERNAL_INTERRUPT
  59. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  60. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  61. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  62. PCMSK3 : byte absolute $00+$73; // Pin Change Mask Register 3
  63. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  64. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  65. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  66. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  67. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  68. // AD_CONVERTER
  69. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  70. ADC : word absolute $00+$78; // ADC Data Register Bytes
  71. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  72. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  73. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register A
  74. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register
  75. // TIMER_COUNTER_1
  76. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  77. TIFR1 : byte absolute $00+$36; // Timer/Counter Interrupt Flag register
  78. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  79. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  80. TCCR1C : byte absolute $00+$82; // Timer/Counter1 Control Register C
  81. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  82. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  83. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  84. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  85. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  86. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  87. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  88. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  89. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  90. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  91. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  92. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  93. // EEPROM
  94. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  95. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  96. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  97. EEDR : byte absolute $00+$40; // EEPROM Data Register
  98. EECR : byte absolute $00+$3F; // EEPROM Control Register
  99. // TWI
  100. TWAMR : byte absolute $00+$BD; // TWI (Slave) Address Mask Register
  101. TWBR : byte absolute $00+$B8; // TWI Bit Rate register
  102. TWCR : byte absolute $00+$BC; // TWI Control Register
  103. TWSR : byte absolute $00+$B9; // TWI Status Register
  104. TWDR : byte absolute $00+$BB; // TWI Data register
  105. TWAR : byte absolute $00+$BA; // TWI (Slave) Address register
  106. // USART1
  107. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  108. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  109. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  110. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  111. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register Bytes
  112. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register Bytes
  113. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register Bytes
  114. // CPU
  115. SREG : byte absolute $00+$5F; // Status Register
  116. SP : word absolute $00+$5D; // Stack Pointer
  117. SPL : byte absolute $00+$5D; // Stack Pointer
  118. SPH : byte absolute $00+$5D+1; // Stack Pointer
  119. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  120. CLKPR : byte absolute $00+$61; //
  121. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  122. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  123. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  124. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  125. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  126. // SPI
  127. SPDR : byte absolute $00+$4E; // SPI Data Register
  128. SPSR : byte absolute $00+$4D; // SPI Status Register
  129. SPCR : byte absolute $00+$4C; // SPI Control Register
  130. const
  131. // ADCSRB
  132. ACME = 6; // Analog Comparator Multiplexer Enable
  133. // ACSR
  134. ACD = 7; // Analog Comparator Disable
  135. ACBG = 6; // Analog Comparator Bandgap Select
  136. ACO = 5; // Analog Compare Output
  137. ACI = 4; // Analog Comparator Interrupt Flag
  138. ACIE = 3; // Analog Comparator Interrupt Enable
  139. ACIC = 2; // Analog Comparator Input Capture Enable
  140. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  141. // DIDR1
  142. AIN1D = 1; // AIN1 Digital Input Disable
  143. AIN0D = 0; // AIN0 Digital Input Disable
  144. // UCSR0A
  145. RXC0 = 7; // USART Receive Complete
  146. TXC0 = 6; // USART Transmitt Complete
  147. UDRE0 = 5; // USART Data Register Empty
  148. FE0 = 4; // Framing Error
  149. DOR0 = 3; // Data overRun
  150. UPE0 = 2; // Parity Error
  151. U2X0 = 1; // Double the USART transmission speed
  152. MPCM0 = 0; // Multi-processor Communication Mode
  153. // UCSR0B
  154. RXCIE0 = 7; // RX Complete Interrupt Enable
  155. TXCIE0 = 6; // TX Complete Interrupt Enable
  156. UDRIE0 = 5; // USART Data register Empty Interrupt Enable
  157. RXEN0 = 4; // Receiver Enable
  158. TXEN0 = 3; // Transmitter Enable
  159. UCSZ02 = 2; // Character Size
  160. RXB80 = 1; // Receive Data Bit 8
  161. TXB80 = 0; // Transmit Data Bit 8
  162. // UCSR0C
  163. UMSEL0 = 6; // USART Mode Select
  164. UPM0 = 4; // Parity Mode Bits
  165. USBS0 = 3; // Stop Bit Select
  166. UCSZ0 = 1; // Character Size
  167. UCPOL0 = 0; // Clock Polarity
  168. // TCCR0B
  169. FOC0A = 7; // Force Output Compare A
  170. FOC0B = 6; // Force Output Compare B
  171. WGM02 = 3; //
  172. CS0 = 0; // Clock Select
  173. // TCCR0A
  174. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  175. COM0B = 4; // Compare Output Mode, Fast PWm
  176. WGM0 = 0; // Waveform Generation Mode
  177. // TIMSK0
  178. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  179. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  180. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  181. // TIFR0
  182. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  183. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  184. TOV0 = 0; // Timer/Counter0 Overflow Flag
  185. // GTCCR
  186. TSM = 7; // Timer/Counter Synchronization Mode
  187. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  188. // TIMSK2
  189. OCIE2B = 2; // Timer/Counter2 Output Compare Match B Interrupt Enable
  190. OCIE2A = 1; // Timer/Counter2 Output Compare Match A Interrupt Enable
  191. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  192. // TIFR2
  193. OCF2B = 2; // Output Compare Flag 2B
  194. OCF2A = 1; // Output Compare Flag 2A
  195. TOV2 = 0; // Timer/Counter2 Overflow Flag
  196. // TCCR2A
  197. COM2A = 6; // Compare Output Mode bits
  198. COM2B = 4; // Compare Output Mode bits
  199. WGM2 = 0; // Waveform Genration Mode
  200. // TCCR2B
  201. FOC2A = 7; // Force Output Compare A
  202. FOC2B = 6; // Force Output Compare B
  203. WGM22 = 3; // Waveform Generation Mode
  204. CS2 = 0; // Clock Select bits
  205. // ASSR
  206. EXCLK = 6; // Enable External Clock Input
  207. AS2 = 5; // Asynchronous Timer/Counter2
  208. TCN2UB = 4; // Timer/Counter2 Update Busy
  209. OCR2AUB = 3; // Output Compare Register2 Update Busy
  210. OCR2BUB = 2; // Output Compare Register 2 Update Busy
  211. TCR2AUB = 1; // Timer/Counter Control Register2 Update Busy
  212. TCR2BUB = 0; // Timer/Counter Control Register2 Update Busy
  213. // GTCCR
  214. PSRASY = 1; // Prescaler Reset Timer/Counter2
  215. // WDTCSR
  216. WDIF = 7; // Watchdog Timeout Interrupt Flag
  217. WDIE = 6; // Watchdog Timeout Interrupt Enable
  218. WDP = 0; // Watchdog Timer Prescaler Bits
  219. WDCE = 4; // Watchdog Change Enable
  220. WDE = 3; // Watch Dog Enable
  221. // MCUCR
  222. JTD = 7; // JTAG Interface Disable
  223. // MCUSR
  224. JTRF = 4; // JTAG Reset Flag
  225. // SPMCSR
  226. SPMIE = 7; // SPM Interrupt Enable
  227. RWWSB = 6; // Read While Write Section Busy
  228. SIGRD = 5; // Signature Row Read
  229. RWWSRE = 4; // Read While Write section read enable
  230. BLBSET = 3; // Boot Lock Bit Set
  231. PGWRT = 2; // Page Write
  232. PGERS = 1; // Page Erase
  233. SPMEN = 0; // Store Program Memory Enable
  234. // EICRA
  235. ISC2 = 4; // External Interrupt Sense Control Bit
  236. ISC1 = 2; // External Interrupt Sense Control Bit
  237. ISC0 = 0; // External Interrupt Sense Control Bit
  238. // EIMSK
  239. INT = 0; // External Interrupt Request 2 Enable
  240. // EIFR
  241. INTF = 0; // External Interrupt Flags
  242. // PCMSK3
  243. PCINT = 0; // Pin Change Enable Masks
  244. // PCMSK2
  245. // PCMSK1
  246. // PCMSK0
  247. // PCIFR
  248. PCIF = 0; // Pin Change Interrupt Flags
  249. // PCICR
  250. PCIE = 0; // Pin Change Interrupt Enables
  251. // ADMUX
  252. REFS = 6; // Reference Selection Bits
  253. ADLAR = 5; // Left Adjust Result
  254. MUX = 0; // Analog Channel and Gain Selection Bits
  255. // ADCSRA
  256. ADEN = 7; // ADC Enable
  257. ADSC = 6; // ADC Start Conversion
  258. ADATE = 5; // ADC Auto Trigger Enable
  259. ADIF = 4; // ADC Interrupt Flag
  260. ADIE = 3; // ADC Interrupt Enable
  261. ADPS = 0; // ADC Prescaler Select Bits
  262. // ADCSRB
  263. ADTS = 0; // ADC Auto Trigger Source bits
  264. // DIDR0
  265. ADC7D = 7; //
  266. ADC6D = 6; //
  267. ADC5D = 5; //
  268. ADC4D = 4; //
  269. ADC3D = 3; //
  270. ADC2D = 2; //
  271. ADC1D = 1; //
  272. ADC0D = 0; //
  273. // TIMSK1
  274. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  275. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  276. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  277. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  278. // TIFR1
  279. ICF1 = 5; // Timer/Counter1 Input Capture Flag
  280. OCF1B = 2; // Timer/Counter1 Output Compare B Match Flag
  281. OCF1A = 1; // Timer/Counter1 Output Compare A Match Flag
  282. TOV1 = 0; // Timer/Counter1 Overflow Flag
  283. // TCCR1A
  284. COM1A = 6; // Compare Output Mode 1A, bits
  285. COM1B = 4; // Compare Output Mode 1B, bits
  286. WGM1 = 0; // Pulse Width Modulator Select Bits
  287. // TCCR1B
  288. ICNC1 = 7; // Input Capture 1 Noise Canceler
  289. ICES1 = 6; // Input Capture 1 Edge Select
  290. CS1 = 0; // Clock Select1 bits
  291. // TCCR1C
  292. FOC1A = 7; // Force Output Compare for Channel A
  293. FOC1B = 6; // Force Output Compare for Channel B
  294. // EECR
  295. EEPM = 4; // EEPROM Programming Mode Bits
  296. EERIE = 3; // EEPROM Ready Interrupt Enable
  297. EEMPE = 2; // EEPROM Master Write Enable
  298. EEPE = 1; // EEPROM Write Enable
  299. EERE = 0; // EEPROM Read Enable
  300. // TWAMR
  301. TWAM = 1; //
  302. // TWCR
  303. TWINT = 7; // TWI Interrupt Flag
  304. TWEA = 6; // TWI Enable Acknowledge Bit
  305. TWSTA = 5; // TWI Start Condition Bit
  306. TWSTO = 4; // TWI Stop Condition Bit
  307. TWWC = 3; // TWI Write Collition Flag
  308. TWEN = 2; // TWI Enable Bit
  309. TWIE = 0; // TWI Interrupt Enable
  310. // TWSR
  311. TWS = 3; // TWI Status
  312. TWPS = 0; // TWI Prescaler
  313. // TWAR
  314. TWA = 1; // TWI (Slave) Address register Bits
  315. TWGCE = 0; // TWI General Call Recognition Enable Bit
  316. // UCSR1A
  317. RXC1 = 7; // USART Receive Complete
  318. TXC1 = 6; // USART Transmitt Complete
  319. UDRE1 = 5; // USART Data Register Empty
  320. FE1 = 4; // Framing Error
  321. DOR1 = 3; // Data overRun
  322. UPE1 = 2; // Parity Error
  323. U2X1 = 1; // Double the USART transmission speed
  324. MPCM1 = 0; // Multi-processor Communication Mode
  325. // UCSR1B
  326. RXCIE1 = 7; // RX Complete Interrupt Enable
  327. TXCIE1 = 6; // TX Complete Interrupt Enable
  328. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  329. RXEN1 = 4; // Receiver Enable
  330. TXEN1 = 3; // Transmitter Enable
  331. UCSZ12 = 2; // Character Size
  332. RXB81 = 1; // Receive Data Bit 8
  333. TXB81 = 0; // Transmit Data Bit 8
  334. // UCSR1C
  335. UMSEL1 = 6; // USART Mode Select
  336. UPM1 = 4; // Parity Mode Bits
  337. USBS1 = 3; // Stop Bit Select
  338. UCSZ1 = 1; // Character Size
  339. UCPOL1 = 0; // Clock Polarity
  340. // SREG
  341. I = 7; // Global Interrupt Enable
  342. T = 6; // Bit Copy Storage
  343. H = 5; // Half Carry Flag
  344. S = 4; // Sign Bit
  345. V = 3; // Two's Complement Overflow Flag
  346. N = 2; // Negative Flag
  347. Z = 1; // Zero Flag
  348. C = 0; // Carry Flag
  349. // MCUCR
  350. BODS = 6; // BOD Power Down in Sleep
  351. BODSE = 5; // BOD Power Down in Sleep Enable
  352. PUD = 4; // Pull-up disable
  353. IVSEL = 1; // Interrupt Vector Select
  354. IVCE = 0; // Interrupt Vector Change Enable
  355. // MCUSR
  356. WDRF = 3; // Watchdog Reset Flag
  357. BORF = 2; // Brown-out Reset Flag
  358. EXTRF = 1; // External Reset Flag
  359. PORF = 0; // Power-on reset flag
  360. // CLKPR
  361. CLKPCE = 7; //
  362. CLKPS = 0; //
  363. // SMCR
  364. SM = 1; // Sleep Mode Select bits
  365. SE = 0; // Sleep Enable
  366. // GPIOR2
  367. GPIOR = 0; // General Purpose IO Register 2 bis
  368. // GPIOR1
  369. // GPIOR0
  370. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  371. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  372. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  373. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  374. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  375. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  376. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  377. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  378. // PRR0
  379. PRTWI = 7; // Power Reduction TWI
  380. PRTIM2 = 6; // Power Reduction Timer/Counter2
  381. PRTIM0 = 5; // Power Reduction Timer/Counter0
  382. PRUSART = 1; // Power Reduction USARTs
  383. PRTIM1 = 3; // Power Reduction Timer/Counter1
  384. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  385. PRADC = 0; // Power Reduction ADC
  386. // SPSR
  387. SPIF = 7; // SPI Interrupt Flag
  388. WCOL = 6; // Write Collision Flag
  389. SPI2X = 0; // Double SPI Speed Bit
  390. // SPCR
  391. SPIE = 7; // SPI Interrupt Enable
  392. SPE = 6; // SPI Enable
  393. DORD = 5; // Data Order
  394. MSTR = 4; // Master/Slave Select
  395. CPOL = 3; // Clock polarity
  396. CPHA = 2; // Clock Phase
  397. SPR = 0; // SPI Clock Rate Selects
  398. implementation
  399. {$i avrcommon.inc}
  400. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  401. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  402. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  403. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 4 Pin Change Interrupt Request 0
  404. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 5 Pin Change Interrupt Request 1
  405. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 6 Pin Change Interrupt Request 2
  406. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 7 Pin Change Interrupt Request 3
  407. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 8 Watchdog Time-out Interrupt
  408. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 9 Timer/Counter2 Compare Match A
  409. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 10 Timer/Counter2 Compare Match B
  410. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 11 Timer/Counter2 Overflow
  411. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 12 Timer/Counter1 Capture Event
  412. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 13 Timer/Counter1 Compare Match A
  413. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 14 Timer/Counter1 Compare Match B
  414. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 15 Timer/Counter1 Overflow
  415. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 16 Timer/Counter0 Compare Match A
  416. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 17 Timer/Counter0 Compare Match B
  417. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 18 Timer/Counter0 Overflow
  418. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 19 SPI Serial Transfer Complete
  419. procedure USART0__RX_ISR; external name 'USART0__RX_ISR'; // Interrupt 20 USART0, Rx Complete
  420. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 21 USART0 Data register Empty
  421. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 22 USART0, Tx Complete
  422. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 23 Analog Comparator
  423. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 24 ADC Conversion Complete
  424. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 25 EEPROM Ready
  425. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 26 2-wire Serial Interface
  426. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 27 Store Program Memory Read
  427. procedure USART1_RX_ISR; external name 'USART1_RX_ISR'; // Interrupt 28 USART1 RX complete
  428. procedure USART1_UDRE_ISR; external name 'USART1_UDRE_ISR'; // Interrupt 29 USART1 Data Register Empty
  429. procedure USART1_TX_ISR; external name 'USART1_TX_ISR'; // Interrupt 30 USART1 TX complete
  430. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  431. asm
  432. jmp __dtors_end
  433. jmp INT0_ISR
  434. jmp INT1_ISR
  435. jmp INT2_ISR
  436. jmp PCINT0_ISR
  437. jmp PCINT1_ISR
  438. jmp PCINT2_ISR
  439. jmp PCINT3_ISR
  440. jmp WDT_ISR
  441. jmp TIMER2_COMPA_ISR
  442. jmp TIMER2_COMPB_ISR
  443. jmp TIMER2_OVF_ISR
  444. jmp TIMER1_CAPT_ISR
  445. jmp TIMER1_COMPA_ISR
  446. jmp TIMER1_COMPB_ISR
  447. jmp TIMER1_OVF_ISR
  448. jmp TIMER0_COMPA_ISR
  449. jmp TIMER0_COMPB_ISR
  450. jmp TIMER0_OVF_ISR
  451. jmp SPI__STC_ISR
  452. jmp USART0__RX_ISR
  453. jmp USART0__UDRE_ISR
  454. jmp USART0__TX_ISR
  455. jmp ANALOG_COMP_ISR
  456. jmp ADC_ISR
  457. jmp EE_READY_ISR
  458. jmp TWI_ISR
  459. jmp SPM_READY_ISR
  460. jmp USART1_RX_ISR
  461. jmp USART1_UDRE_ISR
  462. jmp USART1_TX_ISR
  463. .weak INT0_ISR
  464. .weak INT1_ISR
  465. .weak INT2_ISR
  466. .weak PCINT0_ISR
  467. .weak PCINT1_ISR
  468. .weak PCINT2_ISR
  469. .weak PCINT3_ISR
  470. .weak WDT_ISR
  471. .weak TIMER2_COMPA_ISR
  472. .weak TIMER2_COMPB_ISR
  473. .weak TIMER2_OVF_ISR
  474. .weak TIMER1_CAPT_ISR
  475. .weak TIMER1_COMPA_ISR
  476. .weak TIMER1_COMPB_ISR
  477. .weak TIMER1_OVF_ISR
  478. .weak TIMER0_COMPA_ISR
  479. .weak TIMER0_COMPB_ISR
  480. .weak TIMER0_OVF_ISR
  481. .weak SPI__STC_ISR
  482. .weak USART0__RX_ISR
  483. .weak USART0__UDRE_ISR
  484. .weak USART0__TX_ISR
  485. .weak ANALOG_COMP_ISR
  486. .weak ADC_ISR
  487. .weak EE_READY_ISR
  488. .weak TWI_ISR
  489. .weak SPM_READY_ISR
  490. .weak USART1_RX_ISR
  491. .weak USART1_UDRE_ISR
  492. .weak USART1_TX_ISR
  493. .set INT0_ISR, Default_IRQ_handler
  494. .set INT1_ISR, Default_IRQ_handler
  495. .set INT2_ISR, Default_IRQ_handler
  496. .set PCINT0_ISR, Default_IRQ_handler
  497. .set PCINT1_ISR, Default_IRQ_handler
  498. .set PCINT2_ISR, Default_IRQ_handler
  499. .set PCINT3_ISR, Default_IRQ_handler
  500. .set WDT_ISR, Default_IRQ_handler
  501. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  502. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  503. .set TIMER2_OVF_ISR, Default_IRQ_handler
  504. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  505. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  506. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  507. .set TIMER1_OVF_ISR, Default_IRQ_handler
  508. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  509. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  510. .set TIMER0_OVF_ISR, Default_IRQ_handler
  511. .set SPI__STC_ISR, Default_IRQ_handler
  512. .set USART0__RX_ISR, Default_IRQ_handler
  513. .set USART0__UDRE_ISR, Default_IRQ_handler
  514. .set USART0__TX_ISR, Default_IRQ_handler
  515. .set ANALOG_COMP_ISR, Default_IRQ_handler
  516. .set ADC_ISR, Default_IRQ_handler
  517. .set EE_READY_ISR, Default_IRQ_handler
  518. .set TWI_ISR, Default_IRQ_handler
  519. .set SPM_READY_ISR, Default_IRQ_handler
  520. .set USART1_RX_ISR, Default_IRQ_handler
  521. .set USART1_UDRE_ISR, Default_IRQ_handler
  522. .set USART1_TX_ISR, Default_IRQ_handler
  523. end;
  524. end.