atmega6450.pp 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446
  1. unit ATmega6450;
  2. interface
  3. var
  4. // AD_CONVERTER
  5. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  6. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  7. ADC : word absolute $00+$78; // ADC Data Register Bytes
  8. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  9. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  10. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  11. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 0
  12. // ANALOG_COMPARATOR
  13. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  14. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  15. // SPI
  16. SPCR : byte absolute $00+$4C; // SPI Control Register
  17. SPSR : byte absolute $00+$4D; // SPI Status Register
  18. SPDR : byte absolute $00+$4E; // SPI Data Register
  19. // USI
  20. USIDR : byte absolute $00+$BA; // USI Data Register
  21. USISR : byte absolute $00+$B9; // USI Status Register
  22. USICR : byte absolute $00+$B8; // USI Control Register
  23. // USART0
  24. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  25. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  26. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  27. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  28. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  29. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  30. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  31. // CPU
  32. SREG : byte absolute $00+$5F; // Status Register
  33. SP : word absolute $00+$5D; // Stack Pointer
  34. SPL : byte absolute $00+$5D; // Stack Pointer
  35. SPH : byte absolute $00+$5D+1; // Stack Pointer
  36. MCUCR : byte absolute $00+$55; // MCU Control Register
  37. MCUSR : byte absolute $00+$54; // MCU Status Register
  38. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  39. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  40. PRR : byte absolute $00+$64; // Power Reduction Register
  41. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  42. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  43. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  44. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  45. // JTAG
  46. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  47. // EEPROM
  48. EEAR : word absolute $00+$41; // EEPROM Read/Write Access Bytes
  49. EEARL : byte absolute $00+$41; // EEPROM Read/Write Access Bytes
  50. EEARH : byte absolute $00+$41+1; // EEPROM Read/Write Access Bytes
  51. EEDR : byte absolute $00+$40; // EEPROM Data Register
  52. EECR : byte absolute $00+$3F; // EEPROM Control Register
  53. // PORTA
  54. PORTA : byte absolute $00+$22; // Port A Data Register
  55. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  56. PINA : byte absolute $00+$20; // Port A Input Pins
  57. // PORTB
  58. PORTB : byte absolute $00+$25; // Port B Data Register
  59. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  60. PINB : byte absolute $00+$23; // Port B Input Pins
  61. // PORTC
  62. PORTC : byte absolute $00+$28; // Port C Data Register
  63. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  64. PINC : byte absolute $00+$26; // Port C Input Pins
  65. // PORTD
  66. PORTD : byte absolute $00+$2B; // Port D Data Register
  67. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  68. PIND : byte absolute $00+$29; // Port D Input Pins
  69. // PORTE
  70. PORTE : byte absolute $00+$2E; // Data Register, Port E
  71. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  72. PINE : byte absolute $00+$2C; // Input Pins, Port E
  73. // PORTF
  74. PORTF : byte absolute $00+$31; // Data Register, Port F
  75. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  76. PINF : byte absolute $00+$2F; // Input Pins, Port F
  77. // PORTG
  78. PORTG : byte absolute $00+$34; // Port G Data Register
  79. DDRG : byte absolute $00+$33; // Port G Data Direction Register
  80. PING : byte absolute $00+$32; // Port G Input Pins
  81. // TIMER_COUNTER_0
  82. TCCR0A : byte absolute $00+$44; // Timer/Counter0 Control Register
  83. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  84. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  85. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  86. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  87. GTCCR : byte absolute $00+$43; // General Timer/Control Register
  88. // TIMER_COUNTER_2
  89. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register
  90. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  91. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register
  92. TIMSK2 : byte absolute $00+$70; // Timer/Counter2 Interrupt Mask register
  93. TIFR2 : byte absolute $00+$37; // Timer/Counter2 Interrupt Flag Register
  94. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  95. // TIMER_COUNTER_1
  96. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  97. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  98. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  99. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  100. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  101. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  102. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  103. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  104. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  105. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  106. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  107. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  108. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  109. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  110. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  111. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  112. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  113. // WATCHDOG
  114. WDTCR : byte absolute $00+$60; // Watchdog Timer Control Register
  115. // BOOT_LOAD
  116. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  117. // PORTH
  118. PORTH : byte absolute $00+$DA; // PORT H Data Register
  119. DDRH : byte absolute $00+$D9; // PORT H Data Direction Register
  120. PINH : byte absolute $00+$D8; // PORT H Input Pins
  121. // PORTJ
  122. PORTJ : byte absolute $00+$DD; // PORT J Data Register
  123. DDRJ : byte absolute $00+$DC; // PORT J Data Direction Register
  124. PINJ : byte absolute $00+$DB; // PORT J Input Pins
  125. // EXTERNAL_INTERRUPT
  126. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  127. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  128. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  129. PCMSK3 : byte absolute $00+$73; // Pin Change Mask Register 3
  130. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  131. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  132. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  133. const
  134. // ADMUX
  135. REFS = 6; // Reference Selection Bits
  136. ADLAR = 5; // Left Adjust Result
  137. MUX = 0; // Analog Channel and Gain Selection Bits
  138. // ADCSRA
  139. ADEN = 7; // ADC Enable
  140. ADSC = 6; // ADC Start Conversion
  141. ADATE = 5; // ADC Auto Trigger Enable
  142. ADIF = 4; // ADC Interrupt Flag
  143. ADIE = 3; // ADC Interrupt Enable
  144. ADPS = 0; // ADC Prescaler Select Bits
  145. // ADCSRB
  146. ADTS = 0; // ADC Auto Trigger Sources
  147. // DIDR0
  148. ADC7D = 7; // ADC7 Digital input Disable
  149. ADC6D = 6; // ADC6 Digital input Disable
  150. ADC5D = 5; // ADC5 Digital input Disable
  151. ADC4D = 4; // ADC4 Digital input Disable
  152. ADC3D = 3; // ADC3 Digital input Disable
  153. ADC2D = 2; // ADC2 Digital input Disable
  154. ADC1D = 1; // ADC1 Digital input Disable
  155. ADC0D = 0; // ADC0 Digital input Disable
  156. // ADCSRB
  157. ACME = 6; // Analog Comparator Multiplexer Enable
  158. // ACSR
  159. ACD = 7; // Analog Comparator Disable
  160. ACBG = 6; // Analog Comparator Bandgap Select
  161. ACO = 5; // Analog Compare Output
  162. ACI = 4; // Analog Comparator Interrupt Flag
  163. ACIE = 3; // Analog Comparator Interrupt Enable
  164. ACIC = 2; // Analog Comparator Input Capture Enable
  165. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  166. // DIDR1
  167. AIN1D = 1; // AIN1 Digital Input Disable
  168. AIN0D = 0; // AIN0 Digital Input Disable
  169. // SPCR
  170. SPIE = 7; // SPI Interrupt Enable
  171. SPE = 6; // SPI Enable
  172. DORD = 5; // Data Order
  173. MSTR = 4; // Master/Slave Select
  174. CPOL = 3; // Clock polarity
  175. CPHA = 2; // Clock Phase
  176. SPR = 0; // SPI Clock Rate Selects
  177. // SPSR
  178. SPIF = 7; // SPI Interrupt Flag
  179. WCOL = 6; // Write Collision Flag
  180. SPI2X = 0; // Double SPI Speed Bit
  181. // USISR
  182. USISIF = 7; // Start Condition Interrupt Flag
  183. USIOIF = 6; // Counter Overflow Interrupt Flag
  184. USIPF = 5; // Stop Condition Flag
  185. USIDC = 4; // Data Output Collision
  186. USICNT = 0; // USI Counter Value Bits
  187. // USICR
  188. USISIE = 7; // Start Condition Interrupt Enable
  189. USIOIE = 6; // Counter Overflow Interrupt Enable
  190. USIWM = 4; // USI Wire Mode Bits
  191. USICS = 2; // USI Clock Source Select Bits
  192. USICLK = 1; // Clock Strobe
  193. USITC = 0; // Toggle Clock Port Pin
  194. // UCSR0A
  195. RXC0 = 7; // USART Receive Complete
  196. TXC0 = 6; // USART Transmit Complete
  197. UDRE0 = 5; // USART Data Register Empty
  198. FE0 = 4; // Framing Error
  199. DOR0 = 3; // Data OverRun
  200. UPE0 = 2; // USART Parity Error
  201. U2X0 = 1; // Double the USART Transmission Speed
  202. MPCM0 = 0; // Multi-processor Communication Mode
  203. // UCSR0B
  204. RXCIE0 = 7; // RX Complete Interrupt Enable
  205. TXCIE0 = 6; // TX Complete Interrupt Enable
  206. UDRIE0 = 5; // USART Data Register Empty Interrupt Enable
  207. RXEN0 = 4; // Receiver Enable
  208. TXEN0 = 3; // Transmitter Enable
  209. UCSZ02 = 2; // Character Size
  210. RXB80 = 1; // Receive Data Bit 8
  211. TXB80 = 0; // Transmit Data Bit 8
  212. // UCSR0C
  213. UMSEL0 = 6; // USART Mode Select
  214. UPM0 = 4; // Parity Mode Bits
  215. USBS0 = 3; // Stop Bit Select
  216. UCSZ0 = 1; // Character Size
  217. UCPOL0 = 0; // Clock Polarity
  218. // SREG
  219. I = 7; // Global Interrupt Enable
  220. T = 6; // Bit Copy Storage
  221. H = 5; // Half Carry Flag
  222. S = 4; // Sign Bit
  223. V = 3; // Two's Complement Overflow Flag
  224. N = 2; // Negative Flag
  225. Z = 1; // Zero Flag
  226. C = 0; // Carry Flag
  227. // MCUCR
  228. PUD = 4; // Pull-up disable
  229. IVSEL = 1; // Interrupt Vector Select
  230. IVCE = 0; // Interrupt Vector Change Enable
  231. // MCUSR
  232. JTRF = 4; // JTAG Reset Flag
  233. WDRF = 3; // Watchdog Reset Flag
  234. BORF = 2; // Brown-out Reset Flag
  235. EXTRF = 1; // External Reset Flag
  236. PORF = 0; // Power-on reset flag
  237. // CLKPR
  238. CLKPCE = 7; // Clock Prescaler Change Enable
  239. CLKPS = 0; // Clock Prescaler Select Bits
  240. // PRR
  241. PRLCD = 4; // Power Reduction LCD
  242. PRTIM1 = 3; // Power Reduction Timer/Counter1
  243. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  244. PRUSART0 = 1; // Power Reduction USART
  245. PRADC = 0; // Power Reduction ADC
  246. // SMCR
  247. SM = 1; // Sleep Mode Select bits
  248. SE = 0; // Sleep Enable
  249. // MCUCR
  250. JTD = 7; // JTAG Interface Disable
  251. // MCUSR
  252. // EECR
  253. EERIE = 3; // EEPROM Ready Interrupt Enable
  254. EEMWE = 2; // EEPROM Master Write Enable
  255. EEWE = 1; // EEPROM Write Enable
  256. EERE = 0; // EEPROM Read Enable
  257. // TCCR0A
  258. FOC0A = 7; // Force Output Compare
  259. WGM00 = 6; // Waveform Generation Mode 0
  260. COM0A = 4; // Compare Match Output Modes
  261. WGM01 = 3; // Waveform Generation Mode 1
  262. CS0 = 0; // Clock Selects
  263. // TIMSK0
  264. OCIE0A = 1; // Timer/Counter0 Output Compare Match Interrupt Enable
  265. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  266. // TIFR0
  267. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0
  268. TOV0 = 0; // Timer/Counter0 Overflow Flag
  269. // GTCCR
  270. TSM = 7; // Timer/Counter Synchronization Mode
  271. PSR310 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  272. // TCCR2A
  273. FOC2A = 7; // Force Output Compare A
  274. WGM20 = 6; // Waveform Generation Mode
  275. COM2A = 4; // Compare Output Mode bits
  276. WGM21 = 3; // Waveform Generation Mode
  277. CS2 = 0; // Clock Select bits
  278. // TIMSK2
  279. OCIE2A = 1; // Timer/Counter2 Output Compare Match Interrupt Enable
  280. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  281. // TIFR2
  282. OCF2A = 1; // Timer/Counter2 Output Compare Flag 2
  283. TOV2 = 0; // Timer/Counter2 Overflow Flag
  284. // GTCCR
  285. PSR2 = 1; // Prescaler Reset Timer/Counter2
  286. // ASSR
  287. EXCLK = 4; // Enable External Clock Interrupt
  288. AS2 = 3; // AS2: Asynchronous Timer/Counter2
  289. TCN2UB = 2; // TCN2UB: Timer/Counter2 Update Busy
  290. OCR2UB = 1; // Output Compare Register2 Update Busy
  291. TCR2UB = 0; // TCR2UB: Timer/Counter Control Register2 Update Busy
  292. // TCCR1A
  293. COM1A = 6; // Compare Output Mode 1A, bits
  294. COM1B = 4; // Compare Output Mode 1B, bits
  295. WGM1 = 0; // Waveform Generation Mode
  296. // TCCR1B
  297. ICNC1 = 7; // Input Capture 1 Noise Canceler
  298. ICES1 = 6; // Input Capture 1 Edge Select
  299. CS1 = 0; // Prescaler source of Timer/Counter 1
  300. // TCCR1C
  301. FOC1A = 7; // Force Output Compare 1A
  302. FOC1B = 6; // Force Output Compare 1B
  303. // TIMSK1
  304. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  305. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  306. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  307. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  308. // TIFR1
  309. ICF1 = 5; // Input Capture Flag 1
  310. OCF1B = 2; // Output Compare Flag 1B
  311. OCF1A = 1; // Output Compare Flag 1A
  312. TOV1 = 0; // Timer/Counter1 Overflow Flag
  313. // WDTCR
  314. WDCE = 4; // Watchdog Change Enable
  315. WDE = 3; // Watch Dog Enable
  316. WDP = 0; // Watch Dog Timer Prescaler bits
  317. // SPMCSR
  318. SPMIE = 7; // SPM Interrupt Enable
  319. RWWSB = 6; // Read While Write Section Busy
  320. RWWSRE = 4; // Read While Write section read enable
  321. BLBSET = 3; // Boot Lock Bit Set
  322. PGWRT = 2; // Page Write
  323. PGERS = 1; // Page Erase
  324. SPMEN = 0; // Store Program Memory Enable
  325. // EICRA
  326. ISC01 = 1; // External Interrupt Sense Control 0 Bit 1
  327. ISC00 = 0; // External Interrupt Sense Control 0 Bit 0
  328. // EIMSK
  329. PCIE = 4; // Pin Change Interrupt Enables
  330. INT0 = 0; // External Interrupt Request 0 Enable
  331. // EIFR
  332. PCIF = 4; // Pin Change Interrupt Flags
  333. INTF0 = 0; // External Interrupt Flag 0
  334. implementation
  335. {$i avrcommon.inc}
  336. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  337. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin Change Interrupt Request 0
  338. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 3 Pin Change Interrupt Request 1
  339. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 4 Timer/Counter2 Compare Match
  340. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 5 Timer/Counter2 Overflow
  341. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 6 Timer/Counter1 Capture Event
  342. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 7 Timer/Counter1 Compare Match A
  343. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 8 Timer/Counter Compare Match B
  344. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 9 Timer/Counter1 Overflow
  345. procedure TIMER0_COMP_ISR; external name 'TIMER0_COMP_ISR'; // Interrupt 10 Timer/Counter0 Compare Match
  346. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 11 Timer/Counter0 Overflow
  347. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 12 SPI Serial Transfer Complete
  348. procedure USART__RX_ISR; external name 'USART__RX_ISR'; // Interrupt 13 USART, Rx Complete
  349. procedure USART__UDRE_ISR; external name 'USART__UDRE_ISR'; // Interrupt 14 USART Data register Empty
  350. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 15 USART0, Tx Complete
  351. procedure USI_START_ISR; external name 'USI_START_ISR'; // Interrupt 16 USI Start Condition
  352. procedure USI_OVERFLOW_ISR; external name 'USI_OVERFLOW_ISR'; // Interrupt 17 USI Overflow
  353. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 18 Analog Comparator
  354. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 19 ADC Conversion Complete
  355. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 20 EEPROM Ready
  356. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 21 Store Program Memory Read
  357. procedure NOT_USED_ISR; external name 'NOT_USED_ISR'; // Interrupt 22 RESERVED
  358. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 23 Pin Change Interrupt Request 2
  359. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 24 Pin Change Interrupt Request 3
  360. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  361. asm
  362. jmp __dtors_end
  363. jmp INT0_ISR
  364. jmp PCINT0_ISR
  365. jmp PCINT1_ISR
  366. jmp TIMER2_COMP_ISR
  367. jmp TIMER2_OVF_ISR
  368. jmp TIMER1_CAPT_ISR
  369. jmp TIMER1_COMPA_ISR
  370. jmp TIMER1_COMPB_ISR
  371. jmp TIMER1_OVF_ISR
  372. jmp TIMER0_COMP_ISR
  373. jmp TIMER0_OVF_ISR
  374. jmp SPI__STC_ISR
  375. jmp USART__RX_ISR
  376. jmp USART__UDRE_ISR
  377. jmp USART0__TX_ISR
  378. jmp USI_START_ISR
  379. jmp USI_OVERFLOW_ISR
  380. jmp ANALOG_COMP_ISR
  381. jmp ADC_ISR
  382. jmp EE_READY_ISR
  383. jmp SPM_READY_ISR
  384. jmp NOT_USED_ISR
  385. jmp PCINT2_ISR
  386. jmp PCINT3_ISR
  387. .weak INT0_ISR
  388. .weak PCINT0_ISR
  389. .weak PCINT1_ISR
  390. .weak TIMER2_COMP_ISR
  391. .weak TIMER2_OVF_ISR
  392. .weak TIMER1_CAPT_ISR
  393. .weak TIMER1_COMPA_ISR
  394. .weak TIMER1_COMPB_ISR
  395. .weak TIMER1_OVF_ISR
  396. .weak TIMER0_COMP_ISR
  397. .weak TIMER0_OVF_ISR
  398. .weak SPI__STC_ISR
  399. .weak USART__RX_ISR
  400. .weak USART__UDRE_ISR
  401. .weak USART0__TX_ISR
  402. .weak USI_START_ISR
  403. .weak USI_OVERFLOW_ISR
  404. .weak ANALOG_COMP_ISR
  405. .weak ADC_ISR
  406. .weak EE_READY_ISR
  407. .weak SPM_READY_ISR
  408. .weak NOT_USED_ISR
  409. .weak PCINT2_ISR
  410. .weak PCINT3_ISR
  411. .set INT0_ISR, Default_IRQ_handler
  412. .set PCINT0_ISR, Default_IRQ_handler
  413. .set PCINT1_ISR, Default_IRQ_handler
  414. .set TIMER2_COMP_ISR, Default_IRQ_handler
  415. .set TIMER2_OVF_ISR, Default_IRQ_handler
  416. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  417. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  418. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  419. .set TIMER1_OVF_ISR, Default_IRQ_handler
  420. .set TIMER0_COMP_ISR, Default_IRQ_handler
  421. .set TIMER0_OVF_ISR, Default_IRQ_handler
  422. .set SPI__STC_ISR, Default_IRQ_handler
  423. .set USART__RX_ISR, Default_IRQ_handler
  424. .set USART__UDRE_ISR, Default_IRQ_handler
  425. .set USART0__TX_ISR, Default_IRQ_handler
  426. .set USI_START_ISR, Default_IRQ_handler
  427. .set USI_OVERFLOW_ISR, Default_IRQ_handler
  428. .set ANALOG_COMP_ISR, Default_IRQ_handler
  429. .set ADC_ISR, Default_IRQ_handler
  430. .set EE_READY_ISR, Default_IRQ_handler
  431. .set SPM_READY_ISR, Default_IRQ_handler
  432. .set NOT_USED_ISR, Default_IRQ_handler
  433. .set PCINT2_ISR, Default_IRQ_handler
  434. .set PCINT3_ISR, Default_IRQ_handler
  435. end;
  436. end.