2
0

atmega8a.pp 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344
  1. unit ATmega8A;
  2. interface
  3. var
  4. // ANALOG_COMPARATOR
  5. SFIOR : byte absolute $00+$50; // Special Function IO Register
  6. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  7. // SPI
  8. SPDR : byte absolute $00+$2F; // SPI Data Register
  9. SPSR : byte absolute $00+$2E; // SPI Status Register
  10. SPCR : byte absolute $00+$2D; // SPI Control Register
  11. // EXTERNAL_INTERRUPT
  12. GICR : byte absolute $00+$5B; // General Interrupt Control Register
  13. GIFR : byte absolute $00+$5A; // General Interrupt Flag Register
  14. MCUCR : byte absolute $00+$55; // MCU Control Register
  15. // TIMER_COUNTER_0
  16. TIMSK : byte absolute $00+$59; // Timer/Counter Interrupt Mask Register
  17. TIFR : byte absolute $00+$58; // Timer/Counter Interrupt Flag register
  18. TCCR0 : byte absolute $00+$53; // Timer/Counter0 Control Register
  19. TCNT0 : byte absolute $00+$52; // Timer Counter 0
  20. // TIMER_COUNTER_1
  21. TCCR1A : byte absolute $00+$4F; // Timer/Counter1 Control Register A
  22. TCCR1B : byte absolute $00+$4E; // Timer/Counter1 Control Register B
  23. TCNT1 : word absolute $00+$4C; // Timer/Counter1 Bytes
  24. TCNT1L : byte absolute $00+$4C; // Timer/Counter1 Bytes
  25. TCNT1H : byte absolute $00+$4C+1; // Timer/Counter1 Bytes
  26. OCR1A : word absolute $00+$4A; // Timer/Counter1 Output Compare Register Bytes
  27. OCR1AL : byte absolute $00+$4A; // Timer/Counter1 Output Compare Register Bytes
  28. OCR1AH : byte absolute $00+$4A+1; // Timer/Counter1 Output Compare Register Bytes
  29. OCR1B : word absolute $00+$48; // Timer/Counter1 Output Compare Register Bytes
  30. OCR1BL : byte absolute $00+$48; // Timer/Counter1 Output Compare Register Bytes
  31. OCR1BH : byte absolute $00+$48+1; // Timer/Counter1 Output Compare Register Bytes
  32. ICR1 : word absolute $00+$46; // Timer/Counter1 Input Capture Register Bytes
  33. ICR1L : byte absolute $00+$46; // Timer/Counter1 Input Capture Register Bytes
  34. ICR1H : byte absolute $00+$46+1; // Timer/Counter1 Input Capture Register Bytes
  35. // TIMER_COUNTER_2
  36. TCCR2 : byte absolute $00+$45; // Timer/Counter2 Control Register
  37. TCNT2 : byte absolute $00+$44; // Timer/Counter2
  38. OCR2 : byte absolute $00+$43; // Timer/Counter2 Output Compare Register
  39. ASSR : byte absolute $00+$42; // Asynchronous Status Register
  40. // USART
  41. UDR : byte absolute $00+$2C; // USART I/O Data Register
  42. UCSRA : byte absolute $00+$2B; // USART Control and Status Register A
  43. UCSRB : byte absolute $00+$2A; // USART Control and Status Register B
  44. UCSRC : byte absolute $00+$40; // USART Control and Status Register C
  45. UBRRH : byte absolute $00+$40; // USART Baud Rate Register Hight Byte
  46. UBRRL : byte absolute $00+$29; // USART Baud Rate Register Low Byte
  47. // TWI
  48. TWBR : byte absolute $00+$20; // TWI Bit Rate register
  49. TWCR : byte absolute $00+$56; // TWI Control Register
  50. TWSR : byte absolute $00+$21; // TWI Status Register
  51. TWDR : byte absolute $00+$23; // TWI Data register
  52. TWAR : byte absolute $00+$22; // TWI (Slave) Address register
  53. // WATCHDOG
  54. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  55. // PORTB
  56. PORTB : byte absolute $00+$38; // Port B Data Register
  57. DDRB : byte absolute $00+$37; // Port B Data Direction Register
  58. PINB : byte absolute $00+$36; // Port B Input Pins
  59. // PORTC
  60. PORTC : byte absolute $00+$35; // Port C Data Register
  61. DDRC : byte absolute $00+$34; // Port C Data Direction Register
  62. PINC : byte absolute $00+$33; // Port C Input Pins
  63. // PORTD
  64. PORTD : byte absolute $00+$32; // Port D Data Register
  65. DDRD : byte absolute $00+$31; // Port D Data Direction Register
  66. PIND : byte absolute $00+$30; // Port D Input Pins
  67. // EEPROM
  68. EEAR : word absolute $00+$3E; // EEPROM Address Register Bytes
  69. EEARL : byte absolute $00+$3E; // EEPROM Address Register Bytes
  70. EEARH : byte absolute $00+$3E+1; // EEPROM Address Register Bytes
  71. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  72. EECR : byte absolute $00+$3C; // EEPROM Control Register
  73. // CPU
  74. SREG : byte absolute $00+$5F; // Status Register
  75. SP : word absolute $00+$5D; // Stack Pointer
  76. SPL : byte absolute $00+$5D; // Stack Pointer
  77. SPH : byte absolute $00+$5D+1; // Stack Pointer
  78. MCUCSR : byte absolute $00+$54; // MCU Control And Status Register
  79. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Value
  80. SPMCR : byte absolute $00+$57; // Store Program Memory Control Register
  81. // AD_CONVERTER
  82. ADMUX : byte absolute $00+$27; // The ADC multiplexer Selection Register
  83. ADCSRA : byte absolute $00+$26; // The ADC Control and Status register
  84. ADC : word absolute $00+$24; // ADC Data Register Bytes
  85. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  86. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  87. const
  88. // SFIOR
  89. ACME = 3; // Analog Comparator Multiplexer Enable
  90. // ACSR
  91. ACD = 7; // Analog Comparator Disable
  92. ACBG = 6; // Analog Comparator Bandgap Select
  93. ACO = 5; // Analog Compare Output
  94. ACI = 4; // Analog Comparator Interrupt Flag
  95. ACIE = 3; // Analog Comparator Interrupt Enable
  96. ACIC = 2; // Analog Comparator Input Capture Enable
  97. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  98. // SPSR
  99. SPIF = 7; // SPI Interrupt Flag
  100. WCOL = 6; // Write Collision Flag
  101. SPI2X = 0; // Double SPI Speed Bit
  102. // SPCR
  103. SPIE = 7; // SPI Interrupt Enable
  104. SPE = 6; // SPI Enable
  105. DORD = 5; // Data Order
  106. MSTR = 4; // Master/Slave Select
  107. CPOL = 3; // Clock polarity
  108. CPHA = 2; // Clock Phase
  109. SPR = 0; // SPI Clock Rate Selects
  110. // GICR
  111. INT = 6; // External Interrupt Request 1 Enable
  112. IVSEL = 1; // Interrupt Vector Select
  113. IVCE = 0; // Interrupt Vector Change Enable
  114. // GIFR
  115. INTF = 6; // External Interrupt Flags
  116. // MCUCR
  117. ISC1 = 2; // Interrupt Sense Control 1 Bits
  118. ISC0 = 0; // Interrupt Sense Control 0 Bits
  119. // TIMSK
  120. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  121. // TIFR
  122. TOV0 = 0; // Timer/Counter0 Overflow Flag
  123. // TCCR0
  124. CS02 = 2; // Clock Select0 bit 2
  125. CS01 = 1; // Clock Select0 bit 1
  126. CS00 = 0; // Clock Select0 bit 0
  127. // TIMSK
  128. TICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  129. OCIE1A = 4; // Timer/Counter1 Output CompareA Match Interrupt Enable
  130. OCIE1B = 3; // Timer/Counter1 Output CompareB Match Interrupt Enable
  131. TOIE1 = 2; // Timer/Counter1 Overflow Interrupt Enable
  132. // TIFR
  133. ICF1 = 5; // Input Capture Flag 1
  134. OCF1A = 4; // Output Compare Flag 1A
  135. OCF1B = 3; // Output Compare Flag 1B
  136. TOV1 = 2; // Timer/Counter1 Overflow Flag
  137. // TCCR1A
  138. COM1A = 6; // Compare Output Mode 1A, bits
  139. COM1B = 4; // Compare Output Mode 1B, bits
  140. FOC1A = 3; // Force Output Compare 1A
  141. FOC1B = 2; // Force Output Compare 1B
  142. WGM1 = 0; // Waveform Generation Mode
  143. // TCCR1B
  144. ICNC1 = 7; // Input Capture 1 Noise Canceler
  145. ICES1 = 6; // Input Capture 1 Edge Select
  146. CS1 = 0; // Prescaler source of Timer/Counter 1
  147. // TIMSK
  148. OCIE2 = 7; // Timer/Counter2 Output Compare Match Interrupt Enable
  149. TOIE2 = 6; // Timer/Counter2 Overflow Interrupt Enable
  150. // TIFR
  151. OCF2 = 7; // Output Compare Flag 2
  152. TOV2 = 6; // Timer/Counter2 Overflow Flag
  153. // TCCR2
  154. FOC2 = 7; // Force Output Compare
  155. WGM20 = 6; // Waveform Genration Mode
  156. COM2 = 4; // Compare Output Mode bits
  157. WGM21 = 3; // Waveform Generation Mode
  158. CS2 = 0; // Clock Select bits
  159. // ASSR
  160. AS2 = 3; // Asynchronous Timer/counter2
  161. TCN2UB = 2; // Timer/Counter2 Update Busy
  162. OCR2UB = 1; // Output Compare Register2 Update Busy
  163. TCR2UB = 0; // Timer/counter Control Register2 Update Busy
  164. // SFIOR
  165. PSR2 = 1; // Prescaler Reset Timer/Counter2
  166. // UCSRA
  167. RXC = 7; // USART Receive Complete
  168. TXC = 6; // USART Transmitt Complete
  169. UDRE = 5; // USART Data Register Empty
  170. FE = 4; // Framing Error
  171. DOR = 3; // Data overRun
  172. UPE = 2; // Parity Error
  173. U2X = 1; // Double the USART transmission speed
  174. MPCM = 0; // Multi-processor Communication Mode
  175. // UCSRB
  176. RXCIE = 7; // RX Complete Interrupt Enable
  177. TXCIE = 6; // TX Complete Interrupt Enable
  178. UDRIE = 5; // USART Data register Empty Interrupt Enable
  179. RXEN = 4; // Receiver Enable
  180. TXEN = 3; // Transmitter Enable
  181. UCSZ2 = 2; // Character Size
  182. RXB8 = 1; // Receive Data Bit 8
  183. TXB8 = 0; // Transmit Data Bit 8
  184. // UCSRC
  185. URSEL = 7; // Register Select
  186. UMSEL = 6; // USART Mode Select
  187. UPM = 4; // Parity Mode Bits
  188. USBS = 3; // Stop Bit Select
  189. UCSZ = 1; // Character Size
  190. UCPOL = 0; // Clock Polarity
  191. // TWCR
  192. TWINT = 7; // TWI Interrupt Flag
  193. TWEA = 6; // TWI Enable Acknowledge Bit
  194. TWSTA = 5; // TWI Start Condition Bit
  195. TWSTO = 4; // TWI Stop Condition Bit
  196. TWWC = 3; // TWI Write Collition Flag
  197. TWEN = 2; // TWI Enable Bit
  198. TWIE = 0; // TWI Interrupt Enable
  199. // TWSR
  200. TWS = 3; // TWI Status
  201. TWPS = 0; // TWI Prescaler
  202. // TWAR
  203. TWA = 1; // TWI (Slave) Address register Bits
  204. TWGCE = 0; // TWI General Call Recognition Enable Bit
  205. // WDTCR
  206. WDCE = 4; // Watchdog Change Enable
  207. WDE = 3; // Watch Dog Enable
  208. WDP = 0; // Watch Dog Timer Prescaler bits
  209. // EECR
  210. EERIE = 3; // EEPROM Ready Interrupt Enable
  211. EEMWE = 2; // EEPROM Master Write Enable
  212. EEWE = 1; // EEPROM Write Enable
  213. EERE = 0; // EEPROM Read Enable
  214. // SREG
  215. I = 7; // Global Interrupt Enable
  216. T = 6; // Bit Copy Storage
  217. H = 5; // Half Carry Flag
  218. S = 4; // Sign Bit
  219. V = 3; // Two's Complement Overflow Flag
  220. N = 2; // Negative Flag
  221. Z = 1; // Zero Flag
  222. C = 0; // Carry Flag
  223. // MCUCR
  224. SE = 7; // Sleep Enable
  225. SM = 4; // Sleep Mode Select
  226. // MCUCSR
  227. WDRF = 3; // Watchdog Reset Flag
  228. BORF = 2; // Brown-out Reset Flag
  229. EXTRF = 1; // External Reset Flag
  230. PORF = 0; // Power-on reset flag
  231. // SPMCR
  232. SPMIE = 7; // SPM Interrupt Enable
  233. RWWSB = 6; // Read-While-Write Section Busy
  234. RWWSRE = 4; // Read-While-Write Section Read Enable
  235. BLBSET = 3; // Boot Lock Bit Set
  236. PGWRT = 2; // Page Write
  237. PGERS = 1; // Page Erase
  238. SPMEN = 0; // Store Program Memory Enable
  239. // SFIOR
  240. ADHSM = 4; // ADC High Speed Mode
  241. PUD = 2; // Pull-up Disable
  242. PSR10 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  243. // ADMUX
  244. REFS = 6; // Reference Selection Bits
  245. ADLAR = 5; // Left Adjust Result
  246. MUX = 0; // Analog Channel and Gain Selection Bits
  247. // ADCSRA
  248. ADEN = 7; // ADC Enable
  249. ADSC = 6; // ADC Start Conversion
  250. ADFR = 5; // ADC Free Running Select
  251. ADIF = 4; // ADC Interrupt Flag
  252. ADIE = 3; // ADC Interrupt Enable
  253. ADPS = 0; // ADC Prescaler Select Bits
  254. implementation
  255. {$define RELBRANCHES}
  256. {$i avrcommon.inc}
  257. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  258. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  259. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 3 Timer/Counter2 Compare Match
  260. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 4 Timer/Counter2 Overflow
  261. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 5 Timer/Counter1 Capture Event
  262. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 6 Timer/Counter1 Compare Match A
  263. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 7 Timer/Counter1 Compare Match B
  264. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 8 Timer/Counter1 Overflow
  265. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 9 Timer/Counter0 Overflow
  266. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 10 Serial Transfer Complete
  267. procedure USART__RXC_ISR; external name 'USART__RXC_ISR'; // Interrupt 11 USART, Rx Complete
  268. procedure USART__UDRE_ISR; external name 'USART__UDRE_ISR'; // Interrupt 12 USART Data Register Empty
  269. procedure USART__TXC_ISR; external name 'USART__TXC_ISR'; // Interrupt 13 USART, Tx Complete
  270. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 14 ADC Conversion Complete
  271. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 15 EEPROM Ready
  272. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 16 Analog Comparator
  273. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 17 2-wire Serial Interface
  274. procedure SPM_RDY_ISR; external name 'SPM_RDY_ISR'; // Interrupt 18 Store Program Memory Ready
  275. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  276. asm
  277. rjmp __dtors_end
  278. rjmp INT0_ISR
  279. rjmp INT1_ISR
  280. rjmp TIMER2_COMP_ISR
  281. rjmp TIMER2_OVF_ISR
  282. rjmp TIMER1_CAPT_ISR
  283. rjmp TIMER1_COMPA_ISR
  284. rjmp TIMER1_COMPB_ISR
  285. rjmp TIMER1_OVF_ISR
  286. rjmp TIMER0_OVF_ISR
  287. rjmp SPI__STC_ISR
  288. rjmp USART__RXC_ISR
  289. rjmp USART__UDRE_ISR
  290. rjmp USART__TXC_ISR
  291. rjmp ADC_ISR
  292. rjmp EE_RDY_ISR
  293. rjmp ANA_COMP_ISR
  294. rjmp TWI_ISR
  295. rjmp SPM_RDY_ISR
  296. .weak INT0_ISR
  297. .weak INT1_ISR
  298. .weak TIMER2_COMP_ISR
  299. .weak TIMER2_OVF_ISR
  300. .weak TIMER1_CAPT_ISR
  301. .weak TIMER1_COMPA_ISR
  302. .weak TIMER1_COMPB_ISR
  303. .weak TIMER1_OVF_ISR
  304. .weak TIMER0_OVF_ISR
  305. .weak SPI__STC_ISR
  306. .weak USART__RXC_ISR
  307. .weak USART__UDRE_ISR
  308. .weak USART__TXC_ISR
  309. .weak ADC_ISR
  310. .weak EE_RDY_ISR
  311. .weak ANA_COMP_ISR
  312. .weak TWI_ISR
  313. .weak SPM_RDY_ISR
  314. .set INT0_ISR, Default_IRQ_handler
  315. .set INT1_ISR, Default_IRQ_handler
  316. .set TIMER2_COMP_ISR, Default_IRQ_handler
  317. .set TIMER2_OVF_ISR, Default_IRQ_handler
  318. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  319. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  320. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  321. .set TIMER1_OVF_ISR, Default_IRQ_handler
  322. .set TIMER0_OVF_ISR, Default_IRQ_handler
  323. .set SPI__STC_ISR, Default_IRQ_handler
  324. .set USART__RXC_ISR, Default_IRQ_handler
  325. .set USART__UDRE_ISR, Default_IRQ_handler
  326. .set USART__TXC_ISR, Default_IRQ_handler
  327. .set ADC_ISR, Default_IRQ_handler
  328. .set EE_RDY_ISR, Default_IRQ_handler
  329. .set ANA_COMP_ISR, Default_IRQ_handler
  330. .set TWI_ISR, Default_IRQ_handler
  331. .set SPM_RDY_ISR, Default_IRQ_handler
  332. end;
  333. end.