atmega8u2.pp 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529
  1. unit ATmega8U2;
  2. interface
  3. var
  4. // PORTB
  5. PORTB : byte absolute $00+$25; // Port B Data Register
  6. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  7. PINB : byte absolute $00+$23; // Port B Input Pins
  8. // PORTD
  9. PORTD : byte absolute $00+$2B; // Port D Data Register
  10. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  11. PIND : byte absolute $00+$29; // Port D Input Pins
  12. // SPI
  13. SPCR : byte absolute $00+$4C; // SPI Control Register
  14. SPSR : byte absolute $00+$4D; // SPI Status Register
  15. SPDR : byte absolute $00+$4E; // SPI Data Register
  16. // BOOT_LOAD
  17. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  18. // EEPROM
  19. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  20. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  21. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  22. EEDR : byte absolute $00+$40; // EEPROM Data Register
  23. EECR : byte absolute $00+$3F; // EEPROM Control Register
  24. // TIMER_COUNTER_0
  25. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  26. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  27. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  28. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  29. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  30. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  31. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  32. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  33. // TIMER_COUNTER_1
  34. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  35. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  36. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  37. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  38. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  39. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  40. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  41. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  42. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  43. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  44. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  45. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  46. OCR1C : word absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  47. OCR1CL : byte absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  48. OCR1CH : byte absolute $00+$8C+1; // Timer/Counter1 Output Compare Register C Bytes
  49. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  50. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  51. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  52. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  53. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  54. // PLL
  55. PLLCSR : byte absolute $00+$49; // PLL Status and Control register
  56. // USB_DEVICE
  57. UEINT : byte absolute $00+$F4; //
  58. UEBCLX : byte absolute $00+$F2; //
  59. UEDATX : byte absolute $00+$F1; //
  60. UEIENX : byte absolute $00+$F0; //
  61. UESTA1X : byte absolute $00+$EF; //
  62. UESTA0X : byte absolute $00+$EE; //
  63. UECFG1X : byte absolute $00+$ED; //
  64. UECFG0X : byte absolute $00+$EC; //
  65. UECONX : byte absolute $00+$EB; //
  66. UERST : byte absolute $00+$EA; //
  67. UENUM : byte absolute $00+$E9; //
  68. UEINTX : byte absolute $00+$E8; //
  69. UDMFN : byte absolute $00+$E6; //
  70. UDFNUM : word absolute $00+$E4; //
  71. UDFNUML : byte absolute $00+$E4; //
  72. UDFNUMH : byte absolute $00+$E4+1; //
  73. UDADDR : byte absolute $00+$E3; //
  74. UDIEN : byte absolute $00+$E2; //
  75. UDINT : byte absolute $00+$E1; //
  76. UDCON : byte absolute $00+$E0; //
  77. USBCON : byte absolute $00+$D8; // USB General Control Register
  78. REGCR : byte absolute $00+$63; // Regulator Control Register
  79. // CPU
  80. SREG : byte absolute $00+$5F; // Status Register
  81. SP : word absolute $00+$5D; // Stack Pointer
  82. SPL : byte absolute $00+$5D; // Stack Pointer
  83. SPH : byte absolute $00+$5D+1; // Stack Pointer
  84. MCUCR : byte absolute $00+$55; // MCU Control Register
  85. MCUSR : byte absolute $00+$54; // MCU Status Register
  86. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  87. CLKPR : byte absolute $00+$61; //
  88. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  89. EIND : byte absolute $00+$5C; // Extended Indirect Register
  90. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  91. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  92. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  93. PRR1 : byte absolute $00+$65; // Power Reduction Register1
  94. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  95. CLKSTA : byte absolute $00+$D2; //
  96. CLKSEL1 : byte absolute $00+$D1; //
  97. CLKSEL0 : byte absolute $00+$D0; //
  98. DWDR : byte absolute $00+$51; // debugWire communication register
  99. // EXTERNAL_INTERRUPT
  100. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  101. EICRB : byte absolute $00+$6A; // External Interrupt Control Register B
  102. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  103. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  104. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  105. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  106. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  107. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  108. // USART1
  109. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  110. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  111. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  112. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  113. UCSR1D : byte absolute $00+$CB; // USART Control and Status Register D
  114. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register Bytes
  115. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register Bytes
  116. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register Bytes
  117. // WATCHDOG
  118. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  119. WDTCKD : byte absolute $00+$62; // Watchdog Timer Clock Divider
  120. // ANALOG_COMPARATOR
  121. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  122. DIDR1 : byte absolute $00+$7F; //
  123. // PORTC
  124. PORTC : byte absolute $00+$28; // Port C Data Register
  125. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  126. PINC : byte absolute $00+$26; // Port C Input Pins
  127. const
  128. // SPCR
  129. SPIE = 7; // SPI Interrupt Enable
  130. SPE = 6; // SPI Enable
  131. DORD = 5; // Data Order
  132. MSTR = 4; // Master/Slave Select
  133. CPOL = 3; // Clock polarity
  134. CPHA = 2; // Clock Phase
  135. SPR = 0; // SPI Clock Rate Selects
  136. // SPSR
  137. SPIF = 7; // SPI Interrupt Flag
  138. WCOL = 6; // Write Collision Flag
  139. SPI2X = 0; // Double SPI Speed Bit
  140. // SPMCSR
  141. SPMIE = 7; // SPM Interrupt Enable
  142. RWWSB = 6; // Read While Write Section Busy
  143. SIGRD = 5; // Signature Row Read
  144. RWWSRE = 4; // Read While Write section read enable
  145. BLBSET = 3; // Boot Lock Bit Set
  146. PGWRT = 2; // Page Write
  147. PGERS = 1; // Page Erase
  148. SPMEN = 0; // Store Program Memory Enable
  149. // EECR
  150. EEPM = 4; // EEPROM Programming Mode Bits
  151. EERIE = 3; // EEPROM Ready Interrupt Enable
  152. EEMPE = 2; // EEPROM Master Write Enable
  153. EEPE = 1; // EEPROM Write Enable
  154. EERE = 0; // EEPROM Read Enable
  155. // TCCR0B
  156. FOC0A = 7; // Force Output Compare A
  157. FOC0B = 6; // Force Output Compare B
  158. WGM02 = 3; //
  159. CS0 = 0; // Clock Select
  160. // TCCR0A
  161. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  162. COM0B = 4; // Compare Output Mode, Fast PWm
  163. WGM0 = 0; // Waveform Generation Mode
  164. // TIMSK0
  165. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  166. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  167. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  168. // TIFR0
  169. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  170. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  171. TOV0 = 0; // Timer/Counter0 Overflow Flag
  172. // GTCCR
  173. TSM = 7; // Timer/Counter Synchronization Mode
  174. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  175. // TCCR1A
  176. COM1A = 6; // Compare Output Mode 1A, bits
  177. COM1B = 4; // Compare Output Mode 1B, bits
  178. COM1C = 2; // Compare Output Mode 1C, bits
  179. WGM1 = 0; // Waveform Generation Mode
  180. // TCCR1B
  181. ICNC1 = 7; // Input Capture 1 Noise Canceler
  182. ICES1 = 6; // Input Capture 1 Edge Select
  183. CS1 = 0; // Prescaler source of Timer/Counter 1
  184. // TCCR1C
  185. FOC1A = 7; // Force Output Compare 1A
  186. FOC1B = 6; // Force Output Compare 1B
  187. FOC1C = 5; // Force Output Compare 1C
  188. // TIMSK1
  189. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  190. OCIE1C = 3; // Timer/Counter1 Output Compare C Match Interrupt Enable
  191. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  192. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  193. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  194. // TIFR1
  195. ICF1 = 5; // Input Capture Flag 1
  196. OCF1C = 3; // Output Compare Flag 1C
  197. OCF1B = 2; // Output Compare Flag 1B
  198. OCF1A = 1; // Output Compare Flag 1A
  199. TOV1 = 0; // Timer/Counter1 Overflow Flag
  200. // PLLCSR
  201. PLLP = 2; // PLL prescaler Bits
  202. PLLE = 1; // PLL Enable Bit
  203. PLOCK = 0; // PLL Lock Status Bit
  204. // UEIENX
  205. FLERRE = 7; //
  206. NAKINE = 6; //
  207. NAKOUTE = 4; //
  208. RXSTPE = 3; //
  209. RXOUTE = 2; //
  210. STALLEDE = 1; //
  211. TXINE = 0; //
  212. // UESTA1X
  213. CTRLDIR = 2; //
  214. CURRBK = 0; //
  215. // UESTA0X
  216. CFGOK = 7; //
  217. OVERFI = 6; //
  218. UNDERFI = 5; //
  219. DTSEQ = 2; //
  220. NBUSYBK = 0; //
  221. // UECFG1X
  222. EPSIZE = 4; //
  223. EPBK = 2; //
  224. ALLOC = 1; //
  225. // UECFG0X
  226. EPTYPE = 6; //
  227. EPDIR = 0; //
  228. // UECONX
  229. STALLRQ = 5; //
  230. STALLRQC = 4; //
  231. RSTDT = 3; //
  232. EPEN = 0; //
  233. // UERST
  234. EPRST = 0; //
  235. // UEINTX
  236. FIFOCON = 7; //
  237. NAKINI = 6; //
  238. RWAL = 5; //
  239. NAKOUTI = 4; //
  240. RXSTPI = 3; //
  241. RXOUTI = 2; //
  242. STALLEDI = 1; //
  243. TXINI = 0; //
  244. // UDMFN
  245. FNCERR = 4; //
  246. // UDADDR
  247. ADDEN = 7; //
  248. UADD = 0; //
  249. // UDIEN
  250. UPRSME = 6; //
  251. EORSME = 5; //
  252. WAKEUPE = 4; //
  253. EORSTE = 3; //
  254. SOFE = 2; //
  255. SUSPE = 0; //
  256. // UDINT
  257. UPRSMI = 6; //
  258. EORSMI = 5; //
  259. WAKEUPI = 4; //
  260. EORSTI = 3; //
  261. SOFI = 2; //
  262. SUSPI = 0; //
  263. // UDCON
  264. RSTCPU = 2; //
  265. RMWKUP = 1; //
  266. DETACH = 0; //
  267. // USBCON
  268. USBE = 7; //
  269. FRZCLK = 5; //
  270. // REGCR
  271. REGDIS = 0; //
  272. // SREG
  273. I = 7; // Global Interrupt Enable
  274. T = 6; // Bit Copy Storage
  275. H = 5; // Half Carry Flag
  276. S = 4; // Sign Bit
  277. V = 3; // Two's Complement Overflow Flag
  278. N = 2; // Negative Flag
  279. Z = 1; // Zero Flag
  280. C = 0; // Carry Flag
  281. // MCUCR
  282. PUD = 4; // Pull-up disable
  283. IVSEL = 1; // Interrupt Vector Select
  284. IVCE = 0; // Interrupt Vector Change Enable
  285. // MCUSR
  286. USBRF = 5; // USB reset flag
  287. WDRF = 3; // Watchdog Reset Flag
  288. BORF = 2; // Brown-out Reset Flag
  289. EXTRF = 1; // External Reset Flag
  290. PORF = 0; // Power-on reset flag
  291. // CLKPR
  292. CLKPCE = 7; //
  293. CLKPS = 0; //
  294. // SMCR
  295. SM = 1; // Sleep Mode Select bits
  296. SE = 0; // Sleep Enable
  297. // GPIOR2
  298. GPIOR = 0; // General Purpose IO Register 2 bis
  299. // GPIOR1
  300. // GPIOR0
  301. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  302. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  303. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  304. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  305. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  306. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  307. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  308. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  309. // PRR1
  310. PRUSB = 7; // Power Reduction USB
  311. PRUSART1 = 0; // Power Reduction USART1
  312. // PRR0
  313. PRTIM0 = 5; // Power Reduction Timer/Counter0
  314. PRTIM1 = 3; // Power Reduction Timer/Counter1
  315. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  316. // CLKSTA
  317. RCON = 1; //
  318. EXTON = 0; //
  319. // CLKSEL1
  320. RCCKSEL = 4; //
  321. EXCKSEL = 0; //
  322. // CLKSEL0
  323. RCSUT = 6; //
  324. EXSUT = 4; //
  325. RCE = 3; //
  326. EXTE = 2; //
  327. CLKS = 0; //
  328. // EICRA
  329. ISC3 = 6; // External Interrupt Sense Control Bit
  330. ISC2 = 4; // External Interrupt Sense Control Bit
  331. ISC1 = 2; // External Interrupt Sense Control Bit
  332. ISC0 = 0; // External Interrupt Sense Control Bit
  333. // EICRB
  334. ISC7 = 6; // External Interrupt 7-4 Sense Control Bit
  335. ISC6 = 4; // External Interrupt 7-4 Sense Control Bit
  336. ISC5 = 2; // External Interrupt 7-4 Sense Control Bit
  337. ISC4 = 0; // External Interrupt 7-4 Sense Control Bit
  338. // EIMSK
  339. INT = 0; // External Interrupt Request 7 Enable
  340. // EIFR
  341. INTF = 0; // External Interrupt Flags
  342. // PCMSK0
  343. PCINT = 0; // Pin Change Enable Masks
  344. // PCMSK1
  345. // PCIFR
  346. PCIF = 0; // Pin Change Interrupt Flags
  347. // PCICR
  348. PCIE = 0; // Pin Change Interrupt Enables
  349. // UCSR1A
  350. RXC1 = 7; // USART Receive Complete
  351. TXC1 = 6; // USART Transmitt Complete
  352. UDRE1 = 5; // USART Data Register Empty
  353. FE1 = 4; // Framing Error
  354. DOR1 = 3; // Data overRun
  355. UPE1 = 2; // Parity Error
  356. U2X1 = 1; // Double the USART transmission speed
  357. MPCM1 = 0; // Multi-processor Communication Mode
  358. // UCSR1B
  359. RXCIE1 = 7; // RX Complete Interrupt Enable
  360. TXCIE1 = 6; // TX Complete Interrupt Enable
  361. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  362. RXEN1 = 4; // Receiver Enable
  363. TXEN1 = 3; // Transmitter Enable
  364. UCSZ12 = 2; // Character Size
  365. RXB81 = 1; // Receive Data Bit 8
  366. TXB81 = 0; // Transmit Data Bit 8
  367. // UCSR1C
  368. UMSEL1 = 6; // USART Mode Select
  369. UPM1 = 4; // Parity Mode Bits
  370. USBS1 = 3; // Stop Bit Select
  371. UCSZ1 = 1; // Character Size
  372. UCPOL1 = 0; // Clock Polarity
  373. // UCSR1D
  374. CTSEN = 1; // CTS Enable
  375. RTSEN = 0; // RTS Enable
  376. // WDTCSR
  377. WDIF = 7; // Watchdog Timeout Interrupt Flag
  378. WDIE = 6; // Watchdog Timeout Interrupt Enable
  379. WDP = 0; // Watchdog Timer Prescaler Bits
  380. WDCE = 4; // Watchdog Change Enable
  381. WDE = 3; // Watch Dog Enable
  382. // WDTCKD
  383. WDEWIF = 3; // Watchdog Early Warning Interrupt Flag
  384. WDEWIE = 2; // Watchdog Early Warning Interrupt Enable
  385. WCLKD = 0; // Watchdog Timer Clock Dividers
  386. // ACSR
  387. ACD = 7; // Analog Comparator Disable
  388. ACBG = 6; // Analog Comparator Bandgap Select
  389. ACO = 5; // Analog Compare Output
  390. ACI = 4; // Analog Comparator Interrupt Flag
  391. ACIE = 3; // Analog Comparator Interrupt Enable
  392. ACIC = 2; // Analog Comparator Input Capture Enable
  393. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  394. // DIDR1
  395. AIN1D = 1; // AIN1 Digital Input Disable
  396. AIN0D = 0; // AIN0 Digital Input Disable
  397. // PORTC
  398. // DDRC
  399. DDC = 4; // Port C Data Direction Register bits
  400. // PINC
  401. implementation
  402. {$i avrcommon.inc}
  403. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 2 External Interrupt Request 0
  404. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 4 External Interrupt Request 1
  405. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 6 External Interrupt Request 2
  406. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 8 External Interrupt Request 3
  407. procedure INT4_ISR; external name 'INT4_ISR'; // Interrupt 10 External Interrupt Request 4
  408. procedure INT5_ISR; external name 'INT5_ISR'; // Interrupt 12 External Interrupt Request 5
  409. procedure INT6_ISR; external name 'INT6_ISR'; // Interrupt 14 External Interrupt Request 6
  410. procedure INT7_ISR; external name 'INT7_ISR'; // Interrupt 16 External Interrupt Request 7
  411. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 18 Pin Change Interrupt Request 0
  412. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 20 Pin Change Interrupt Request 1
  413. procedure USB_GEN_ISR; external name 'USB_GEN_ISR'; // Interrupt 22 USB General Interrupt Request
  414. procedure USB_COM_ISR; external name 'USB_COM_ISR'; // Interrupt 24 USB Endpoint/Pipe Interrupt Communication Request
  415. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 26 Watchdog Time-out Interrupt
  416. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 28 Timer/Counter2 Capture Event
  417. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 30 Timer/Counter2 Compare Match B
  418. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 32 Timer/Counter2 Compare Match B
  419. procedure TIMER1_COMPC_ISR; external name 'TIMER1_COMPC_ISR'; // Interrupt 34 Timer/Counter2 Compare Match C
  420. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 36 Timer/Counter1 Overflow
  421. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 38 Timer/Counter0 Compare Match A
  422. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 40 Timer/Counter0 Compare Match B
  423. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 42 Timer/Counter0 Overflow
  424. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 44 SPI Serial Transfer Complete
  425. procedure USART1__RX_ISR; external name 'USART1__RX_ISR'; // Interrupt 46 USART1, Rx Complete
  426. procedure USART1__UDRE_ISR; external name 'USART1__UDRE_ISR'; // Interrupt 48 USART1 Data register Empty
  427. procedure USART1__TX_ISR; external name 'USART1__TX_ISR'; // Interrupt 50 USART1, Tx Complete
  428. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 52 Analog Comparator
  429. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 54 EEPROM Ready
  430. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 56 Store Program Memory Read
  431. procedure _FPC_start; assembler; nostackframe; noreturn; public name '_START'; section '.init';
  432. asm
  433. jmp __dtors_end
  434. jmp INT0_ISR
  435. jmp INT1_ISR
  436. jmp INT2_ISR
  437. jmp INT3_ISR
  438. jmp INT4_ISR
  439. jmp INT5_ISR
  440. jmp INT6_ISR
  441. jmp INT7_ISR
  442. jmp PCINT0_ISR
  443. jmp PCINT1_ISR
  444. jmp USB_GEN_ISR
  445. jmp USB_COM_ISR
  446. jmp WDT_ISR
  447. jmp TIMER1_CAPT_ISR
  448. jmp TIMER1_COMPA_ISR
  449. jmp TIMER1_COMPB_ISR
  450. jmp TIMER1_COMPC_ISR
  451. jmp TIMER1_OVF_ISR
  452. jmp TIMER0_COMPA_ISR
  453. jmp TIMER0_COMPB_ISR
  454. jmp TIMER0_OVF_ISR
  455. jmp SPI__STC_ISR
  456. jmp USART1__RX_ISR
  457. jmp USART1__UDRE_ISR
  458. jmp USART1__TX_ISR
  459. jmp ANALOG_COMP_ISR
  460. jmp EE_READY_ISR
  461. jmp SPM_READY_ISR
  462. .weak INT0_ISR
  463. .weak INT1_ISR
  464. .weak INT2_ISR
  465. .weak INT3_ISR
  466. .weak INT4_ISR
  467. .weak INT5_ISR
  468. .weak INT6_ISR
  469. .weak INT7_ISR
  470. .weak PCINT0_ISR
  471. .weak PCINT1_ISR
  472. .weak USB_GEN_ISR
  473. .weak USB_COM_ISR
  474. .weak WDT_ISR
  475. .weak TIMER1_CAPT_ISR
  476. .weak TIMER1_COMPA_ISR
  477. .weak TIMER1_COMPB_ISR
  478. .weak TIMER1_COMPC_ISR
  479. .weak TIMER1_OVF_ISR
  480. .weak TIMER0_COMPA_ISR
  481. .weak TIMER0_COMPB_ISR
  482. .weak TIMER0_OVF_ISR
  483. .weak SPI__STC_ISR
  484. .weak USART1__RX_ISR
  485. .weak USART1__UDRE_ISR
  486. .weak USART1__TX_ISR
  487. .weak ANALOG_COMP_ISR
  488. .weak EE_READY_ISR
  489. .weak SPM_READY_ISR
  490. .set INT0_ISR, Default_IRQ_handler
  491. .set INT1_ISR, Default_IRQ_handler
  492. .set INT2_ISR, Default_IRQ_handler
  493. .set INT3_ISR, Default_IRQ_handler
  494. .set INT4_ISR, Default_IRQ_handler
  495. .set INT5_ISR, Default_IRQ_handler
  496. .set INT6_ISR, Default_IRQ_handler
  497. .set INT7_ISR, Default_IRQ_handler
  498. .set PCINT0_ISR, Default_IRQ_handler
  499. .set PCINT1_ISR, Default_IRQ_handler
  500. .set USB_GEN_ISR, Default_IRQ_handler
  501. .set USB_COM_ISR, Default_IRQ_handler
  502. .set WDT_ISR, Default_IRQ_handler
  503. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  504. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  505. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  506. .set TIMER1_COMPC_ISR, Default_IRQ_handler
  507. .set TIMER1_OVF_ISR, Default_IRQ_handler
  508. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  509. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  510. .set TIMER0_OVF_ISR, Default_IRQ_handler
  511. .set SPI__STC_ISR, Default_IRQ_handler
  512. .set USART1__RX_ISR, Default_IRQ_handler
  513. .set USART1__UDRE_ISR, Default_IRQ_handler
  514. .set USART1__TX_ISR, Default_IRQ_handler
  515. .set ANALOG_COMP_ISR, Default_IRQ_handler
  516. .set EE_READY_ISR, Default_IRQ_handler
  517. .set SPM_READY_ISR, Default_IRQ_handler
  518. end;
  519. end.